HYS72V32300GR-7-D [INFINEON]
PC133 Registered SDRAM-Modules; PC133 SDRAM注册模块型号: | HYS72V32300GR-7-D |
厂家: | Infineon |
描述: | PC133 Registered SDRAM-Modules |
文件: | 总22页 (文件大小:573K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
HYS 72Vxx3xxGR
PC133 Registered SDRAM-Modules
3.3 V 168-pin Registered SDRAM Modules
PC133 128 MByte Module
PC133 256 MByte module
PC133 512 MByte Module
PC133 1 GByte Module
PC133 2 GByte Module
•
168-pin Registered 8 Byte Dual-In-Line
SDRAM Module for PC and Server main
memory applications
•
Programmable CAS Latency, Burst Length,
and Wrap Sequence (Sequential &
Interleave)
•
One bank 16M × 72, 32M x 72, 64M × 72and
128M x 72, two bank 128M × 72 and
256M x 72 organization
•
•
•
All inputs and outputs are LVTTL compatible
Serial Presence Detect with E2PROM
Utilizes SDRAMs in TSOPII-54 packages
with registers and PLL.
•
•
Optimized for ECC applications with very low
input capacitances
•
•
Card Size: 133.35 mm × 38.10 / 43.18 mm
with Gold contact pads and max. 4.00 / 6.80
mm thickness (JEDEC MO-161)
JEDEC standard Synchronous DRAMs
(SDRAM) Programmable CASLatency, Burst
Length and Wrap Sequence (Sequential &
Interleave)
These modules all fully compatible with the
current industry standard PC133 and PC100
specifications
•
•
Single + 3.3 V ( 0.3 V) power supply
Auto Refresh (CBR) and Self Refresh
•
Performance:
speed grade
-7
-7.5
133
7.5
5.4
100
10
Unit
MHz
ns
fCK
tCK
tAC
fCK
tCK
tAC
Clock Frequency (max.) @ CL = 3
Clock Cycle Time (min.) @ CL = 3
Clock Access Time (min.) @ CL= 3
Clock Frequency (max.) @ CL = 2
Clock Cycle Time (min.) @ CL = 2
Clock Access Time (min.) @ CL= 2
133
7.5
5.4
133
7.5
5.4
ns
MHz
ns
6
ns
Description
The HYS 72Vxx3xxGR-7 and -7.5 are industry standard 168-pin 8-byte Dual in-line Memory Modules (DIMMs)
organized as 16M × 72, 32M x 72, 64M × 72, 128M × 72 and 256M x 72 high speed memory arrays designed with
Synchronous DRAMs (SDRAMs) for ECC applications. All control and address signals are registered on-DIMM
and the design incorporates a PLL circuit for the Clock inputs. Use of an on-board register reduces capacitive
loading on the input signals but are delayed by one cycle in arriving at the SDRAM devices. Decoupling capacitors
are mounted on the PC board. The DIMMs use a serial presence detects scheme implemented via a serial
E2PROM using the 2-pin I2C protocol. The first 128 bytes are utilized by the DIMM manufacturer and the second
128 bytes are available to the end user. All Infineon 168-pin DIMMs provide a high performance, flexible 8-byte
interface in a 133.35 mm long footprint.
INFINEON Technologies
1
2002-07-18
HYS 72Vxx3xxGR
PC133 Registered SDRAM-Modules
Ordering Information
Partnumber 1)
Compliance
Code 2)
Description
SDRAM
Technology
PC133-333:
HYS 72V16300GR-7.5-C
HYS 72V16300GR-7.5-E
PC133R-333-542-B2 one bank 128 MB Reg. DIMM
64 MBit (x4)
HYS 72V16301GR-7.5-C2
HYS 72V32301GR-7.5-C2
PC133R-333-542-B2 one bank 128 MB Reg. DIMM
PC133R-333-542-B2 one bank 256 MB Reg. DIMM
PC133R-333-542-AA one bank 256 MB Reg. DIMM
128 MBit (x8)
128 Mbit (x4)
256 Mbit (x8)
HYS 72V32300GR-7.5-C2
HYS 72V32300GR-7.5-D
HYS 72V64300GR-7.5-C2
HYS 72V64300GR-7.5-D
PC133R-333-542-B2 one bank 512 MB Reg. DIMM
256 MBit (x4)
HYS 72V128320/1GR-7.5-C2 PC133R-333-542-B2 two banks 1 GByte Reg. DIMM
HYS 72V128320/1GR-7.5-D
256 MBit
(x4, stacked) 3)
HYS 72V128300GR-7.5-A
PC133R-333-542-B2 one bank 1 GByte Reg. DIMM
512 MBit (x4)
HYS 72V256320/1GR-7.5-A PC133R-333-542-B2 two banks 2 GByte Reg. DIMM
512 MBit
(x4, stacked) 3)
PC133-222:
HYS 72V16300GR-7-E
HYS 72V16301GR-7-C2
HYS 72V32301GR-7-C2
HYS 72V32300GR-7-D
HYS 72V64300GR-7-D
HYS 72V128320/1GR-7-D
PC133R-222-542-B2 one bank 128 MB Reg. DIMM
PC133R-222-542-B2 one bank 128 MB Reg. DIMM
PC133R-222-542-B2 one bank 256 MB Reg. DIMM
PC133R-222-542-AA one bank 256 MB Reg. DIMM
PC133R-222-542-B2 one bank 512 MB Reg. DIMM
PC133R-222-542-B2 two banks 1 GByte Reg. DIMM
64 MBit (x4)
128 MBit (x8)
128 Mbit (x4)
256 Mbit (x8)
256 MBit (x4)
256 MBit
(x4, stacked) 3)
HYS 72V128300GR-7-A
HYS 72V256320/1GR-7-A
PC133R-222-542-B2 one bank 1 GByte Reg. DIMM
PC133R-222-542-B2 two banks 2 GByte Reg. DIMM
512 MBit (x4)
512 MBit
(x4, stacked) 3)
Notes:
1.) All part numbers end with a place code, designating the die revision of the components used on the
Registered DIMM module. Consult factory for current revision. Example: HYS 64V32300GR-7.5-D,
indicating Rev.D dies are used for 256Mbit SDRAM components.
2.) The Compliance Code is printed on the modules labels and describes speed sort of the modules,
latencies, access time from clock,SPD revision and Raw Card version acording to the actual JEDEC
standard.
3.) Modules with stacked components are available in two version, with components stacked using a
soldering stacking technique (f.e. HYS72V128320GR-7.5 ) and an welding technique developed by
INFINEON Technologies (f.e. HYS72V128321GR-7.5)
.
INFINEON Technologies
2
2002-07-18
HYS 72Vxx3xxGR
PC133 Registered SDRAM-Modules
Pin Definitions and Functions
A0 - A11, A12
Address Inputs (A12 is used for
256Mbit based modules only)
DQMB0 - DQMB7
Data Mask
Chip Select
BA0, BA1
Bank Selects
CS0 - CS3
REGE*)
DQ0 - DQ63
Data Input/Output
Register Enable
“H” or N.C = registered mode
“L” = buffered mode
CB0 - CB7
RAS
Check Bits
VDD
VSS
SCL
SDA
N.C.
–
Power (+ 3.3 V)
Ground
Row Address Strobe
Column Address Strobe
Read/Write Input
Clock Enable
CAS
Clock for Presence Detect
Serial Data Out
No Connection
–
WE
CKE0
CLK0 - CLK3
Clock Input
Note : *) To confirm to this specification, motherboards must pull this pin to high state or no connect.
Address Format
Density Organization Memory SDRAMs # of
# of row/bank/ Refresh Period Interval
Banks
SDRAMs columns bits
128 MB 16M × 72
128 MB 16M × 72
256 MB 32M x 72
256 MB 32M x 72
512 MB 64M × 72
1
1
1
1
1
2
1
2
16M × 4
16M x 8
32M x 4
32M x 8
64M × 4
64M × 4
18
9
12/2/10
12/2/10
12/2/11
13/2/10
13/2/11
13/2/11
13/2/12
13/2/12
4k
4k
4k
8k
8k
8k
8k
8k
64 ms 15.6 µs
64 ms 15.6 µs
64 ms 15.6 µs
64 ms 7.8 µs
64 ms 7.8 µs
64 ms 7.8 µs
64ms 7.8 µs
64ms 7.8 µs
18
9
18
36
1 GB
1 GB
2 GB
128M × 72
128M × 72
256M × 72
128M × 4 18
128M × 4 36
INFINEON Technologies
3
2002-07-18
HYS 72Vxx3xxGR
PC133 Registered SDRAM-Modules
Pin Configuration
PIN# Symbol
PIN# Symbol
PIN# Symbol
PIN# Symbol
1
2
3
4
5
6
7
8
VSS
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
VSS
DU
CS2
DQMB2
DQMB3
DU
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
VSS
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
VSS
CKE0
CS3
DQMB6
DQMB7
N.C.
VDD
N.C.
N.C.
CB6
DQ0
DQ1
DQ2
DQ3
VDD
DQ4
DQ5
DQ6
DQ7
DQ8
VSS
DQ9
DQ10
DQ11
DQ12
DQ13
VDD
DQ14
DQ15
CB0
CB1
VSS
DQ32
DQ33
DQ34
DQ35
VDD
DQ36
DQ37
DQ38
DQ39
DQ40
VSS
DQ41
DQ42
DQ43
DQ44
DQ45
VDD
DQ46
DQ47
CB4
VDD
N.C.
N.C.
CB2
CB3
VSS
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
CB7
VSS
DQ16
DQ17
DQ18
DQ19
VDD
DQ20
N.C.
DU
N.C.
VSS
DQ21
DQ22
DQ23
VSS
DQ24
DQ25
DQ26
DQ27
VDD
DQ28
DQ29
DQ30
DQ31
VSS
CLK2
N.C.
WP
SDA
SCL
DQ48
DQ49
DQ50
DQ51
VDD
DQ52
N.C.
DU
REGE
VSS
DQ53
DQ54
DQ55
VSS
DQ56
DQ57
DQ58
DQ59
VDD
DQ60
DQ61
DQ62
DQ63
VSS
CB5
VSS
N.C.
N.C.
VDD
N.C.
N.C.
VDD
CAS
DQMB4
DQMB5
CS1
RAS
VSS
A1
A3
A5
A7
A9
BA0
A11
VDD
CLK1
A12
WE
DQMB0
DQMB1
CS0
DU
VSS
A0
A2
A4
A6
A8
A10 (AP)
BA1
VDD
VDD
CLK0
CLK3
N.C.
SA0
SA1
SA2
VDD
VDD
INFINEON Technologies
4
2002-07-18
HYS 72Vxx3xxGR
PC133 Registered SDRAM-Modules
RCS0
RDQMB0
RDQMB4
DQM
CS
DQM
CS
DQ0-DQ3
DQ4-DQ7
DQ32-DQ35
DQ0-DQ3
DQ0-DQ3
D0
D8
DQM
CS
DQM
CS
DQ36-DQ39
DQ0-DQ3
DQ0-DQ3
D1
D9
RDQMB1
RDQMB5
DQM
DQM
CS
DQ8-DQ11
DQ40-DQ43
DQ0-DQ3
DQ0-DQ3
D2
D3
D10
DQM
CS
DQ0-DQ3
DQM
CS
DQ0-DQ3
DQ12-DQ15
CB0-CB3
DQ44-DQ47
CB4-CB7
D11
DQM
CS
DQM
CS
DQ0-DQ3
D17
DQ0-DQ3
D16
RCS2
RDQMB2
RDQMB6
DQM
DQ0-DQ3
CS
DQM
DQ0-DQ3
D12
CS
DQ16-DQ19
DQ48-DQ51
D4
DQM
CS
DQ0-DQ3
DQM
CS
DQ0-DQ3
D13
DQ20-DQ23
DQ52-DQ55
D5
RDQMB3
RDQMB7
DQM
CS
DQ0-DQ3
DQM
DQ0-DQ3
D14
CS
DQ24-DQ27
DQ56-DQ59
D6
DQM
CS
DQ0-DQ3
DQM
CS
DQ0-DQ3
D15
DQ28-DQ31
DQ60-DQ63
D7
E2PROM
(256 word x 8 Bit)
CLK0
12 pF
PLL
SDRAMs D0-D17
CLK1, CLK2, CLK3
SA0
SA1
SA2
SCL
SA0
SA1 SDA
SA2
SCL
12 pF
CS0/CS2
DQMB0-7
BA0, BA1
A0-A11, A12
RAS
CAS
CKE0
RCS0/RCS2
WP
RDQMB0-7
RBA0, RBA1
RA0-RA11, RA12
RRAS
RCAS
RCKE0
SDRAMs D0-D17
SDRAMs D0-D17
SDRAMs D0-D17
SDRAMs D0-D17
SDRAMs D0-D17
SDRAMs D0-D17
47 kΩ
VCC
VSS
D0-D17, Reg., DLL
D0-D17, Reg., DLL
C
WE
RWE
REGE
1) DQ wirding may differ from that decribed
in this drawing; however DQ/DQB relationship
must be maintained as shown
10 kΩ
VCC
2) All resistors are 10 Ω unless otherwise noted
SPB04135
Block Diagram: One Bank 16M x 72, 32M x 72, 64M x 72 and 128M x 72 SDRAM DIMM Modules
HYS72V16300GR, HYS72V32301GR, HYS72V64300GR and HYS72V128320GR
using x4 organized SDRAMs
INFINEON Technologies
5
2002-07-18
HYS 72Vxx3xxGR
PC133 Registered SDRAM-Modules
R C S 0
C S
D Q M
C S
D Q M
R D Q M B 0
D Q 0 -D Q 7
R D Q M B 4
D Q 3 2-D Q 3 9
D Q 0-D Q 7
D Q 0 -D Q 7
D 0
D 1
D 4
D 5
C S
D Q M
C S
D Q M
R D Q M B 1
R D Q M B 5
D Q 8 -D Q 1 5
D Q 4 0-D Q 4 7
D Q 0-D Q 7
D Q 0 -D Q 7
C S W E
D Q M
C B 0- C B 7
R C S 2
D Q 0-D Q 7
D 8
C S
D Q M
C S
D Q M
R D Q M B 2
R D Q M B 4
D Q 1 6 -D Q 2 3
D Q 4 8-D Q 5 5
D Q 0-D Q 7
D Q 0 -D Q 7
D 2
D 3
D 6
D 7
C S
D Q M
C S
D Q M
R D Q M B 3
R D Q M B 7
D Q 2 4 -D Q 3 1
D Q 5 6-D Q 6 3
D Q 0-D Q 7
D Q 0 -D Q 7
E 2 P R O M
(25 6 w o rd x 8 B it)
S A 0
V C C
V S S
D 0 -D 8, R e g ., D L L
S A 0
S A 1
S A 2
S C L
C
S A 1
S A 2
S C L
S DA
W P
D 0 -D 8, R e g ., D L L
Ω
k
4 7
C LK 0
1 2 p F
P L L
S D R A M s D 0 -D 8
N ote s:
1 )
D Q w ird in g m ay d iffe r from th a t
d e crib e d in th is d ra w in g ;
h ow eve r D Q /D Q B rela tio n ship
m u st b e m ain ta in ed a s sh ow n
C S 0 /C S 2
D Q M B 0 -7
B A 0 , B A 1
A 0 -A 1 1,1 2* )
R A S
C A S
C K E 0
W E
R C S 0 /R C S 2
R D Q M B 0 -7
R B A 0 , R B A 1
R A 0 -1 1 ,1 2
R R A S
R C A S
R C K E 0
S D R A M s D 0-D 8
S D R A M s D 0-D 8
S D R A M s D 0-D 8
S D R A M s D 0-D 8
S D R A M s D 0-D 8
S D R A M s D 0-D 8
2 )
Ω
A ll res is to rs are 10
o th e rw ise n o te d
un le ss
)
*
A 1 2 is o n ly fo r 32
o rg a n is a tio n
M x
72
R W E
C LK 1 , C L K 2 , C L K 3
R E G E
1 2 p F
Ω
k
1 0
V C
C
S P B 0 4 1 3 0 -2
Block Diagram: One Bank 16M x72 and 32M x 72 Modules
HYS72V16301 & HYS72V32300GR using x8 organized SDRAMs
INFINEON Technologies
6
2002-07-18
HYS 72Vxx3xxGR
PC133 Registered SDRAM-Modules
RCS0
RCS1
RDQMB0
RDQMB4
DQM
CS DQM
CS
DQM CS
DQ0-DQ3
DQM
CS
DQ0-DQ3
DQ0-DQ3
DQ32-DQ35
DQ0-DQ3
DQ0-DQ3
D0
CS DQM
D0
CS
D8
D8
DQM
DQM CS
DQ0-DQ3
DQM
DQ0-DQ3
CS
DQ4-DQ7
DQ36-DQ39
DQ0-DQ3 DQ0-DQ3
D1
D1
D9
D9
RDQMB1
RDQMB5
DQM
DQ0-DQ3
CS DQM
DQ0-DQ3
CS
DQM CS
DQ0-DQ3
DQM
DQ0-DQ3
CS
DQ8-DQ11
DQ40-DQ43
D2
D2
D10
D10
DQM
CS DQM
DQ0-DQ3 DQ0-DQ3
CS
DQM CS
DQ0-DQ3
DQM
CS
DQ0-DQ3
DQ12-DQ15
CB0-CB3
DQ44-DQ47
CB4-CB7
D3
D3
D11
D11
DQM
CS DQM
DQ0-DQ3 DQ0-DQ3
CS
DQM CS
DQ0-DQ3
DQM
CS
DQ0-DQ3
D17
D16
D16
D17
RCS2
RCS3
RDQMB2
RDQMB6
DQM
DQ0-DQ3
CS DQM
CS
DQM CS
DQ0-DQ3
DQM
DQ0-DQ3
D12
CS
DQ16-DQ19
DQ48-DQ51
DQ0-DQ3
D4
D4
D12
DQM
CS DQM
CS
DQM CS
DQ0-DQ3
DQM
CS
DQ0-DQ3
D13
DQ20-DQ23
DQ52-DQ55
DQ0-DQ3 DQ0-DQ3
D5
D5
D13
RDQMB3
RDQMB7
DQM
DQ0-DQ3
CS DQM
DQ0-DQ3
D6
CS
DQM CS
DQ0-DQ3
DQM
DQ0-DQ3
D14
CS
DQ24-DQ27
DQ56-DQ59
D6
D14
DQM
CS DQM
CS
DQM CS
DQ0-DQ3
DQM
DQ0-DQ3
CS
DQ28-DQ31
DQ61-DQ63
DQ0-DQ3 DQ0-DQ3
D7
D7
D15
D15
E2PROM
(256 word x 8 Bit)
CLK0
12 pF
PLL
Stacked SDRAMs D0-D17
CLK1, CLK2, CLK3
SA0
SA1
SA2
SCL
SA0
SA1 SDA
SA2
SCL
12 pF
CS0-CS3
DQMB0-7
BA0, BA1
A0-A11, A12* )
RAS
CAS
CKE0
RCS0-RCS3
WP
RDQMB0-7
RBA0, RBA1
RA0-RA11
RRAS
RCAS
RCKE0
Stacked SDRAMs D0-D17
Stacked SDRAMs D0-D17
Stacked SDRAMs D0-D17
Stacked SDRAMs D0-D17
Stacked SDRAMs D0-D17
Stacked SDRAMs D0-D17
47 k
Ω
VCC
VSS
D0-D17, Reg. DLL
D0-D17, Reg. DLL
C
WE
RWE
REGE
1.) DQ wirding may differ from that decribed
*
) A12 is only used for
128 M x 72 organisation
10 k
Ω
in this drawing; however DQ/DQB relationship
must be maintained as shown
VCC
2.) All resistors are 10
Ω
unless otherwise noted
SPB04136
Block Diagram: Two Bank 128M x 72 and 256M x 72 SDRAM DIMM Modules
HYS 72V128320GR and HYS72V256320GR Using Stacked x4 Organized SDRAMs
INFINEON Technologies
7
2002-07-18
HYS 72Vxx3xxGR
PC133 Registered SDRAM-Modules
Absolute Maximum Ratings
Parameter
Symbol
Limit Values
max.
Unit
min.
VIN, VOUT – 1.0
Input / Output voltage relative to VSS
Power supply voltage on VDD
V
4.6
VDD
TSTG
PD
– 1.0
4.6
+150
1
V
Storage temperature range
-55
–
oC
W
mA
Power dissipation (per SDRAM component)
Data out current (short circuit)
IOS
–
50
Permanent device damage may occur if “Absolute Maximum Ratings” are exceeded.
Functional operation should be restricted to recommended operation conditions.
Exposure to higher than recommended voltage for extended periods of time affect device reliability
DC Characteristics
T
A = 0 to 70 °C 1); VSS = 0 V; VDD = 3.3 V 0.3 V
Parameter
Symbol
Limit Values
max.
Unit
min.
2.0
Input High Voltage
VIH
VIL
VDD + 0.3
V
Input Low Voltage
– 0.5
2.4
0.8
–
V
Output High Voltage (IOUT = – 4.0 mA)
Output Low Voltage (IOUT = 4.0 mA)
VOH
VOL
II(L)
V
–
0.4
10
V
Input Leakage Current, any input
(0 V < VIN < 3.6 V, all other inputs = 0 V)
– 10
µA
Output Leakage Current
(DQ is disabled, 0 V < VOUT < VDD
IO(L)
– 10
10
µA
)
Capacitance
TA = 0 to 70 °C 1); VDD = 3.3 V 0.3 V, f = 1 MHz
Parameter
Symbol
Limit Values
Unit
One Bank Two Bank
Modules Modules
Input Capacitance
CIN
10
20
pF
(all inputs except CLK and CKE)
Input Capacitance (CLK)
Input Capacitance (CKE)
CCLK
CCKE
CIO
30
17
10
8
30
30
17
8
pF
pF
pF
pF
pF
Input/Output Capacitance(DQ0 - DQ63, CB0 - CB7)
Input Capacitance (SCL, SA0 - 2)
CSC
CSD
Input/Output Capacitance (SDA)
8
8
INFINEON Technologies
8
2002-07-18
HYS 72Vxx3xxGR
PC133 Registered SDRAM-Modules
Operating Currents per SDRAM Component
A = 0 to 70 °C 1), VDD = 3.3 V 0.3 V
T
Parameter
Test Condition Symbol 64
128 256 512 Unit Note
Mb Mb Mb Mb
max.
2)
Operating current
–
tRC = tRC(MIN.), tCK = tCK(MIN.)
Outputs open, Burst Length = 4,
CL = 3. All banks operated in
random access, all banks
operated in ping-pong manner
to maximize gapless data
access
110 160 270 tbd. mA
ICC1
2)
2)
Precharge stand-by current
in Power Down Mode
tCK = min.
tCK = min.
ICC2P
2
1.5
40
2
tbd. mA
tbd. mA
CS = VIH(MIN.), CKE ≤ VIL(MAX.)
Precharge Stand-by Current
in Non-Power Down Mode
ICC2N
40
25
CS = VIH (MIN.), CKE ≥ VIH(MIN.)
2)
2)
No operating current
CKE ≥ VIH(MIN.) ICC3N
CKE ≤ VIL(MAX.) ICC3P
50
8
50
10
50
10
tbd. mA
tbd. mA
tCK = min., CS = VIH(MIN.)
,
active state (max. 4 banks)
2), 3)
Burst operating current
tCK = min.,
Read command cycling
–
–
–
ICC4
ICC5
ICC6
70
100 170 tbd. mA
2)
Auto refresh current
tCK = min.,
Auto Refresh command cycling
140 230 240 tbd. mA
2)
Self refresh current
1
1.5 2.5 tbd. mA
Self Refresh Mode,CKE = 0.2 V
INFINEON Technologies
9
2002-07-18
HYS 72Vxx3xxGR
PC133 Registered SDRAM-Modules
4), 5)
AC Characteristics (SDRAM Device Specification)
T
A = 0 to 70 °C 1); VSS = 0 V; VDD = 3.3 V 0.3 V, tT = 1 ns
Parameter
Symbol
Limit Values
Unit Note
-7
PC133-222
-7.5
PC133-333
min.
max.
min.
max.
Clock and Access Time
Clock Cycle Time
tCK
fCK
tAC
–
ns
ns
CAS Latency = 3
CAS Latency = 2
7.5
7.5
–
–
7.5
10
–
–
Clock Frequency
–
MHz
MHz
CAS Latency = 3
CAS Latency = 2
–
–
133
133
–
–
133
100
Access Time from Clock
CAS Latency = 3
CAS Latency = 2
–
ns
ns
–
–
5.4
5.4
–
–
5.4
6
Clock High Pulse Width
tCH
tCL
tT
2.5
2.5
0.5
–
2.5
2.5
0.5
–
ns
ns
ns
–
–
–
Clock Low Pulse Width
Transition Time
–
–
7.5
10
Setup and Hold Parameters
Input Setup Time
tIS
1.5
0.8
–
–
–
1
–
–
1.5
0.8
–
–
–
1
–
–
ns
–
–
–
–
–
Input Hold Time
tIH
ns
Power Down Mode Entry Time
Power Down Mode Exit Setup Time
Mode Register Setup Time
tSB
tPDE
tRCS
CLK
CLK
CLK
1
1
2
2
Common Parameters
Row to Column Delay Time
Row Precharge Time
Row Active Time
tRCD
tRP
tRAS
tRC
15
15
37
60
2
–
–
–
–
–
20
20
45
67.5
2
–
ns
–
–
–
–
–
–
ns
100k
ns
Row Cycle Time
–
–
ns
Activate (a) to Activate (b) Command tRRD
CLK
Period
CAS(a) to CAS(b) Command Period
tCCD
1
–
1
–
CLK
–
INFINEON Technologies
10
2002-07-18
HYS 72Vxx3xxGR
PC133 Registered SDRAM-Modules
AC Characteristics (SDRAM Device Specification) (cont’d) 4), 5)
A = 0 to 70 °C 1); VSS = 0 V; VDD = 3.3 V 0.3 V, tT = 1 ns
T
Parameter
Symbol
Limit Values
Unit Note
-7
PC133-222
-7.5
PC133-333
min.
max.
min.
max.
Refresh Cycle
Refresh Period
64&128MBit SDRAM Based Modules
256&512MBit SDRAM Based Modules
tREF
–
µs
µs
–
–
15.6
7.8
–
–
15.6
7.8
6)
Self Refresh Exit Time
tSREX
1
–
1
–
CLK
Read Cycle
Data Out Hold Time
tOH
tLZ
3
0
3
–
–
–
7
2
3
0
3
–
–
–
7
2
ns
–
7)
Data Out to Low Impedance Time
Data Out to High Impedance Time
DQM Data Out Disable Latency
ns
7)
tHZ
ns
tDQZ
CLK
–
Write Cycle
Data Input to Precharge
(write recovery)
tWR
2
0
–
–
2
0
–
–
CLK
CLK
–
–
DQM Write Mask Latency
tDQW
INFINEON Technologies
11
2002-07-18
HYS 72Vxx3xxGR
PC133 Registered SDRAM-Modules
Notes
1. The registered DIMM modules are designed to operate under system operating conditions
between 0-55 deg C ambient, maximum sustained bandwidth and 0 LFM airflow. Operating at
higher ambient temperatures needs sufficient air flow to limit the case temperature of the
SDRAM components do not exceed 85oC.
2. These parameters depend on the cycle rate. All values are measured at 133 MHz operation
frequency. Input signals are changed once during tck excepts for Icc6 and for standby currents
when tck = infinity.
3. These parameters are measured with continous data stream during read access and all DQ
toggling. CL=3 and BL=4 is assumed and the data-out current is excluded.
4. An initial pause of 100 µs is required after power-up. Then a Precharge All Banks command must
be given followed by eight Auto Refresh (CBR) cycles before the Mode Register Set Operation
can begin. Also the on-DIMM PLL must be given enough clock cycles to stabilize (tSTAB) before
any operation can be guaranteed.
5. AC timing tests have VIL = 0.8 V and VIH = 2.0 V with the timing referenced to the 1.4 V crossover
point. The transition time is measured between VIH and VIL. All AC measurements assume
tT = 1 ns with the AC output load circuit shown. Specified tAC and tOH parameters are measured
with a 50 pF only, without any resistive termination and with a input signal of 1 V/ns edge rate
between 0.8 V and 2.0 V.
6. Self Refresh Exit is a synchronous operation and begins on the second positive clock edge after
CKE returns high. Self Refresh Exit is not complete until a time period equal to tRC is satisfied
after the Self Refresh Exit command is registered.
7. Referenced to the time at which the output achieves the open circuit condition, not to output
voltage levels.
tC H
2.4
0.4
V
V
1.4
V
C LO C K
t T
t C L
t IH
tIS
IN P U T
1.4 V
tAC
tAC
t LZ
t O H
I/O
50 pF
O U T P U T
1.4 V
t HZ
Measurement conditions for
AC and tOH
t
IO.vsd
Serial Presence Detect
A serial presence detect storage device - E2PROM 34C02 - is assembled onto the module.
Information about the module configuration, speed, etc. is written into the E2PROM device during
module production using a serial presence detect protocol (I2C synchronous 2-wire bus).The first
128 bytes are utilized by the DIMM manufacturer and the second 128 bytes are available to the end
user.
INFINEON Technologies
12
2002-07-18
HYS 72Vxx3xxGR
PC133 Registered SDRAM-Modules
SPD-Table for -7.5 Registered DIMM Modules
Hex
Byte Description
#
SPD
Entry
Value
Number of SPD Bytes
128
80
08
04
0
1
2
3
4
Total Bytes in Serial PD
Memory Type
256
SDRAM
Number of Row Addresses 12/13
0C
0A
0C
0A
0C
0B
0D
0A
0D
0A
0D
0B
0D
0B
0D
0B
0D
0B
0D
0C
0D
0C
Number of Column
Addresses
10/11/12
Number of DIMM Banks
Module Data Width
1/2
01
01
01
01
01
01
48
00
01
75
54
01
02
02
01
02
5
6
7
8
9
10
72
Module Data Width (cont’d)
Module Interface Levels
Cycle Time at CL = 3
0
LVTTL
7.5 ns
Access Time from Clock at 5.4 ns
CL = 3
DIMM Config (Error Det/
Corr.)
ECC
02
11
Refresh Rate/Type
15.6/7.8 µs
x4 / x8
80
04
04
80
08
08
80
04
04
82
08
08
82
08
08
82
04
04
82
04
04
82
04
04
82
04
04
82
04
04
82
04
04
12
13
14
SDRAM Width, Primary
Error Checking SDRAM
Data Width
x4 / x8
Minimum tCCD
1 CLK
01
15
16
Burst Length Supported
1, 2, 4, 8 & 8F
(full page)
0F
0F
0F
8F
0F
8F
0F
8F
8F
8F
Number of SDRAM Banks
4
04
06
17
18
SDRAM Supported CAS
Latencies
2 & 3
SDRAM CS Latencies
SDRAM WE Latencies
0
01
01
1F
19
20
21
0
SDRAM DIMM Module
Attributes
with PLL
SDRAM Device Attributes
VDD tol +/–
10%
0E
A0
60
22
23
24
Min. Clock Cycle Time at
CL = 2
10 ns
Max. Data Access Time from 6.0 ns
Clock for CL = 2
INFINEON Technologies
13
2002-07-18
HYS 72Vxx3xxGR
PC133 Registered SDRAM-Modules
SPD-Table for -7.5 Registered DIMM Modules (cont’d)
Hex
Byte Description
#
SPD
Entry
Value
Min. Clock Cycle Time at
CL = 1
not
supported
00
00
25
Max. Data Access Time from not supp.
Clock at CL = 1
26
SDRAM Minimum tRP
SDRAM Minimum tRRD
SDRAM Minimum tRCD
SDRAM Minimum tRAS
20 ns
15 ns
20 ns
45 ns
14
0F
14
2D
27
28
29
30
31
Module Bank Density (per
bank)
128 MByte
256 Mbyte
512 MByte
1 GByte
20
20
40
40
40
80
80
80
80
01
01
SDRAM Input Setup Time
SDRAM Input Hold Time
1.5 ns
0.8 ns
1.5 ns
15
08
15
32
33
34
SDRAM Data Input Setup
Time
SDRAM Data Input Hold
Time
0.8 ns
–
08
00
35
Superset Information
(may be used in future)
36-61
SPD Revision
JEDEC 2
12
62
Checksum for Bytes 0 - 62
Manufacturer’s Information
–
–
D8
60
79
83
03
BC
3C
BD
3D
BE
BF
63
64-
125
126
127
128+
Frequency Specification
Details of Clocks
–
–
–
64
8F
FF
Unused Storage Locations
INFINEON Technologies
14
2002-07-18
HYS 72Vxx3xxGR
PC133 Registered SDRAM-Modules
SPD-Table for -7 Registered DIMM Modules
Hex
Byte# Description
SPD
Entry
Value
Number of SPD Bytes
128
80
08
04
0
1
2
3
4
Total Bytes in Serial PD
Memory Type
256
SDRAM
12/13
10/11/12
Number of Row Addresses
0C
0A
0C
0A
0C
0B
0D
0A
0D
0B
0D
0B
0D
0C
0D
0C
Number of Column
Addresses
Number of DIMM Banks
Module Data Width
1/2
01
01
01
01
01
02
01
02
5
6
7
8
9
10
72
48
00
01
75
54
Module Data Width (cont’d)
Module Interface Levels
Cycle Time at CL = 3
0
LVTTL
7.5 ns
5.4 ns
Access Time from Clock at
CL = 3
DIMM Config (Error Det/
Corr.)
ECC
02
11
Refresh Rate/Type
15.6/7.8 µs
80
04
04
80
08
08
80
04
04
82
08
08
82
04
04
82
04
04
82
04
04
82
04
04
12
13
14
SDRAM Width, Primary
x4 / x8
Error Checking SDRAM Data x4 / x8
Width
Minimum tCCD
1 CLK
01
15
16
Burst Length Supported
1, 2, 4, 8 &
(full page)
8F
0F
0F
8F
8F
8F
8F
8F
Number of SDRAM Banks
4
04
06
17
18
SDRAM Supported CAS
Latencies
2 & 3
SDRAM CS Latencies
SDRAM WE Latencies
0
01
01
1F
19
20
21
0
SDRAM DIMM Module
Attributes
with PLL
SDRAM Device Attributes
VDD tol +/–
10%
0E
75
54
22
23
24
Min. Clock Cycle Time at
CL = 2
7.5 ns
Max. Data Access Time from 5.6 ns
Clock for CL = 2
INFINEON Technologies
15
2002-07-18
HYS 72Vxx3xxGR
PC133 Registered SDRAM-Modules
Hex
Byte# Description
SPD
Entry
Value
Min. Clock Cycle Time at
CL = 1
not
supported
00
00
25
Max. Data Access Time from not supp.
Clock at CL = 1
26
SDRAM Minimum tRP
SDRAM Minimum tRRD
SDRAM Minimum tRCD
SDRAM Minimum tRAS
15 ns
14 ns
15 ns
37 ns
0F
0E
0F
25
27
28
29
30
31
Module Bank Density (per
bank)
128 MByte
256 Mbyte
512 MByte
1024 MByte
20
20
40
40
80
80
01
01
SDRAM Input Setup Time
SDRAM Input Hold Time
1.5 ns
0.8 ns
1.5 ns
15
08
15
32
33
34
SDRAM Data Input Setup
Time
SDRAM Data Input Hold
Time
0.8 ns
–
08
00
12
35
Superset Information
(may be used in future)
36-61
SPD Revision
JEDEC 2
62
Checksum for Bytes 0 - 62
Manufacturer’s Information
Frequency Specification
Details of Clocks
–
–
–
–
–
8E
16
2F
B9
F2
F3
74
75
63
64-125
126
127
128+
64
8F
FF
Unused Storage Locations
INFINEON Technologies
16
2002-07-18
HYS 72Vxx3xxGR
PC133 Registered SDRAM-Modules
Package Outlines for Raw Card AA
Module Package
JEDEC MO-161
Registered DIMM Modules Raw Card AA (L-DIM168-44)
0.15
133.35
4
m ax.
127.35
Register
42.18
R egister
P LL
3
1
10
11
6.35
40
41
6.35
84
0.1
1.27
3
1.27
66.68
2
85
94
95
124
125
168
D etail of Contacts
1+ 0.5
L-DIM-168-44
1.27
note: all outline dimensions and tolerances are in accordance with the JEDEC standard
INFINEON Technologies
17
2002-07-18
HYS 72Vxx3xxGR
PC133 Registered SDRAM-Modules
Package Outlines for Raw Card B
Module Package
JEDEC MO-161
Registered DIMM Modules Raw Card B (L-DIM168-37)
128MB, 256MB, 512MB & 1GB modules based on
x4 SDRAM components
0 .1 5
133.35
4
m ax.
127.35
R egister
R egister
41
PLL
3
1
10
11
6.35
40
84
0.1
1.27
3
6.35
1.27
42.18
66.68
2
85
94
95
124
125
168
R egister
D etail of Contacts
1+0.5
L-DIM-168-37
1.27
note: all outline dimensions and tolerances are in accordance with the JEDEC standard
INFINEON Technologies
18
2002-07-18
HYS 72Vxx3xxGR
PC133 Registered SDRAM-Modules
Package Outlines for Raw Card B (with stacked components)
Module Package
JEDEC MO-161
Registered DIMM Modules Raw Card B (L-DIM168-37)
1 GByte and 2 GByte modules
0 .1 5
133.35
6.8 m ax.
127.35
R egister
40
R egister
PLL
1
10
11
6.35
41
6.35
84
0.1
1.27
3
1.27
42.18
66.68
2
85
94
95
124
125
168
R egister
D etail of Contacts
1+0.5
L-DIM-168-37-S
1.27
note: all outline dimensions and tolerances are in accordance with the JEDEC standard
INFINEON Technologies
19
2002-07-18
HYS 72Vxx3xxGR
PC133 Registered SDRAM-Modules
Functional Description
All these PC133 168-pin Registered DIMMs conform to a compatible set of timing and operation
characteristics intended to comply with the 133 MHz standards. The Registered DIMMs achieve
high speed data transfer rate up to 133 MHz, when in “registered mode”. The “registered mode” is
achieved when the REGE input signal is in “high” state or the pin is not connected. Operation in
“buffered mode” (REGE = “low”) needs careful system design to compensate all input signals for the
extra delay time of the register components when in “buffered mode”. “Buffered mode” is limited to
66 Mhz maximum operation frequency.
Registered Mode:
All control and address signals are synchronized with the positive edge of externally supplied clocks
and are registered on-DIMM and hence delayed by one clock cycle in arriving at the SDRAM
devices. The use of the on-board register reduces the capacitive loading of the DIMM on input
control and address signals. The SDRAM device data lines (DQ) are connected directly to the DIMM
tabs through 10 Ohm series resistors. All the following timing diagrams and explanations show
DIMM operation at the tabs, not SDRAM operation.
The picture below depicts an overview of the effect of the Registered Mode on the data outputs
(DQs) for a Read operation. Without the registers, the data is delayed according to the device CAS
latency, in the case two clocks. With the register, the data is delayed according to the device CAS
latency plus an additional clock cycle. This is known as the DIMM CAS latency, and in this example
is four three. The data path can be thought of as a pipeline in which the register effectively lengthens
the pipe by one clock cycle.
Registered DIMM Burst Read Operation (BL = 4)
T0
T1
T2
T3
T4
T5
T6
CLK
Command
Read A
NOP
NOP
NOP
NOP
NOP
NOP
Device
CAS latency = 2
DOUT A0 DOUT A1 DOUT A2 DOUT A3
t
CK2, DQ’s
DIMM
CAS latency = 3
DOUT A0 DOUT A1 DOUT A2 DOUT A3
Added for on-DIMM pipeline register
t
CK3, DQ’s
One Clock
Reg-DIMM Latency = 1
SPT03968
In case of a Burst Write Command the data-in is delayed one clock due the op-DIMM pipeline
register also. Therefore, data for the first Burst Write cycle must be applied on the DQ pins on the
next clock cycle after the Write command is issued. the remaining data inputs must be supplied on
INFINEON Technologies
20
2002-07-18
HYS 72Vxx3xxGR
PC133 Registered SDRAM-Modules
each subsequent rising clock edge until the burst length is completed. When the burst has finished,
any additional data supplied to the DQ pins will be ignored.
T0
T1
T2
T3
T4
T5
T6
T7
T8
CLK
Command
DQ’s
NOP
Write A
NOP
NOP
NOP
NOP
NOP
NOP
NOP
don’t care
DIN A0
DIN A1
DIN A2
DIN A3
The first data element and the Write
are registered on the next clock edge
Reg-DIMM Latency = 1 CLK
Extra data is ignored after
termination of a Burst.
SPT03969
Registered DIMM Burst Write Operation (BL = 4)
INFINEON Technologies
21
2002-07-18
HYS 72Vxx3xxGR
PC133 Registered SDRAM-Modules
INFINEON Technologies
22
2002-07-18
相关型号:
HYS72V32300GU-7-D
3.3 V 32M x 64/72-Bit, 256MByte SDRAM Modules 168-pin Unbuffered DIMM Modules
INFINEON
HYS72V32300GU-75-C2
3.3 V 32M x 64/72-Bit, 256MByte SDRAM Modules 168-pin Unbuffered DIMM Modules
INFINEON
HYS72V32300GU-75-D
3.3 V 32M x 64/72-Bit, 256MByte SDRAM Modules 168-pin Unbuffered DIMM Modules
INFINEON
©2020 ICPDF网 联系我们和版权申明