ISL80020AIRZ-T [INTERSIL]

Negative current protection;
ISL80020AIRZ-T
型号: ISL80020AIRZ-T
厂家: Intersil    Intersil
描述:

Negative current protection

文件: 总16页 (文件大小:708K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
DATASHEET  
Compact Synchronous Buck Converters  
ISL80020, ISL80020A, ISL80015, ISL80015A  
The ISL80020, ISL80020A, ISL80015 and ISL80015A are highly  
efficient, monolithic, synchronous step-down DC/DC converters  
Features  
• V range 2.7V to 5.5V  
IN  
that can deliver up to 2A of continuous output current from a 2.7V  
to 5.5V input supply. They use peak current mode control  
architecture to allow very low duty cycle operation. They operate  
at either 1MHz or 2MHz switching frequency, thereby providing  
superior transient response and allowing for the use of small  
inductors. They have excellent stability.  
• I  
OUT  
maximum is 1.5A or 2A (see Table 1 on page 2)  
• Switching frequency is 1MHz or 2MHz (see Table 1 on page 2)  
• Overcurrent and short circuit protection  
• Over-temperature/thermal protection  
• Negative current protection  
The ISL80020, ISL80020A, ISL80015 and ISL80015A integrate  
very low r  
MOSFETs in order to maximize efficiency. In  
DS(ON)  
• Power-good and enable  
addition, since the high-side MOSFET is a PMOS, the need for a  
Boot capacitor is eliminated, thereby reducing external  
component count. They can operate at 100% duty cycle  
(at 1MHz).  
• 100% duty cycle (1MHZ)  
• Internal soft-start and soft-stop  
• V undervoltage lockout and V  
IN  
overvoltage protection  
OUT  
The device is configured in PWM (pulse width modulation) for  
fast transient response, which helps reduce the output noise  
and RF interference.  
• Up to 95% peak efficiency  
Applications  
• General purpose POL  
These devices are offered in a space saving 8 pin 2mmx2mm  
TDFN lead free package with exposed pad for improved thermal  
performance. The complete converter occupies less than  
• Industrial, instrumentation, and medical equipment  
• Telecom and networking equipment  
• Game console  
2
64mm area.  
Related Literature  
UG026, “ISL800xxxDEMO1Z Demonstration Boards User  
Guide”  
100  
90  
ISL80015, ISL80020  
L1  
+1.8V/2A  
+2.7V...+5.5V  
1
2
3
4
8
7
6
VIN  
PHASE  
PGND  
NC  
VOUT  
GND  
VIN  
C1  
22µF  
C2  
22µF  
GND  
EN  
80  
C3  
22pF  
EN  
PG  
SGND  
PG  
2.5V  
OUT  
3.3V  
1.5V  
OUT  
R1  
200kΩ 1%  
OUT  
1.8V  
OUT  
70  
60  
50  
40  
5
EPAD  
9
FB  
0.6V  
R2  
100kΩ 1%  
V
O
(EQ. 1)  
------------  
R
= R  
1  
0.0 0.2 0.4  
0.6  
0.8  
1.0  
1.2  
1.4  
1.6  
1.8  
2.0  
1
2
VFB  
OUTPUT LOAD (A)  
FIGURE 1. TYPICAL APPLICATION CIRCUIT CONFIGURATION  
FIGURE 2. EFFICIENCY vs LOAD, f  
= 2MHz, V = 5V, T = +25°C  
IN  
SW  
A
June 5, 2015  
FN6692.3  
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.  
1-888-INTERSIL or 1-888-468-3774 | Copyright Intersil Americas LLC 2015. All Rights Reserved  
Intersil (and design) is a trademark owned by Intersil Corporation or one of its subsidiaries.  
All other trademarks mentioned are the property of their respective owners.  
1
ISL80020, ISL80020A, ISL80015, ISL80015A  
TABLE 1. SUMMARY OF KEY DIFFERENCES  
I
(MAX)  
f
V
RANGE  
(V)  
V
OUT  
RANGE  
(V)  
PACKAGE  
SIZE  
OUT  
(A)  
SW  
IN  
PART#  
(MHz)  
ISL80015  
ISL80015A  
ISL80020  
ISL80020A  
1.5  
1.5  
2
1
2
1
2
2.7 to 5.5  
0.6 to 5.5  
8 pin 2mmx2mm TDFN  
2
NOTE: In this datasheet, the parts listed in the table are collectively called “device”.  
TABLE 2. COMPONENT VALUE SELECTION TABLE  
V
C1  
C2  
C3  
L1  
R1  
R2  
OUT  
(V)  
0.8  
1.2  
1.5  
1.8  
2.5  
3.3  
(µF)  
(µF)  
(pF)  
(µH)  
(kΩ)  
(kΩ)  
22  
22  
22  
22  
22  
22  
22  
22  
22  
22  
22  
22  
22  
22  
22  
22  
22  
22  
1.0~2.2  
1.0~2.2  
1.0~2.2  
1.0~3.3  
1.5~3.3  
1.5~4.7  
33  
100  
100  
100  
100  
100  
100  
100  
150  
200  
316  
450  
FN6692.3  
June 5, 2015  
Submit Document Feedback  
2
ISL80020, ISL80020A, ISL80015, ISL80015A  
Pin Configuration  
ISL80020, ISL80020A, ISL80015, ISL80015A  
(8 LD 2x2 TDFN)  
TOP VIEW  
VIN  
EN  
1
2
3
4
8
7
6
5
PHASE  
PGND  
NC  
EPAD  
(GND)  
PIN 9  
SGND  
PG  
FB  
Pin Descriptions  
PIN #  
PIN NAME  
PIN DESCRIPTION  
1
VIN  
The input supply for the power stage of the PWM regulator and the source for the internal linear regulator that provides  
bias for the IC. Place a minimum of 10µF ceramic capacitance from VIN to GND and as close as possible to the IC for  
decoupling.  
2
EN  
Device enable input. When the voltage on this pin rises above 1.4V, the device is enabled. The device is disabled when  
the pin is pulled to ground. When the device is disabled, a 100Ω resistor discharges the output through the PHASE pin.  
See Figure 3, “FUNCTIONAL BLOCK DIAGRAM” on page 4 for details.  
3
4
SGND  
PG  
Connect pin 3 to EPAD  
Power-good output is pulled to ground during the soft-start interval and also when the output voltage is below regulation  
limits. There is an internal 5MΩ internal pull-up resistor on this pin.  
5
FB  
Feedback pin for the regulator. FB is the negative input to the voltage loop error amplifier. The output voltage is set by  
an external resistor divider connected to FB. In addition, the power-good PWM regulator’s power-good and undervoltage  
protection circuits use FB to monitor the output voltage.  
6
7
8
NC  
Connect NC pin to EPAD  
PGND  
PHASE  
Power and analog ground connections. Connect directly to the board GROUND plane.  
Power stage switching node for output voltage regulation. Connect to the output inductor. This pin is discharged by an  
100Ω resistor when the device is disabled. See Figure 3, “FUNCTIONAL BLOCK DIAGRAM” on page 4 for details.  
9
E PAD  
The exposed pad must be connected to the PGND pin for proper electrical performance. Place as many vias as possible  
under the pad connecting to the PGND plane for optimal thermal performance.  
FN6692.3  
June 5, 2015  
Submit Document Feedback  
3
ISL80020, ISL80020A, ISL80015, ISL80015A  
Functional Block Diagram  
27pF  
SOFT-  
SHUTDOWN  
START  
200kΩ  
+
+
VIN  
OSCILLATOR  
EN  
VREF  
+
BANDGAP  
EAMP  
COMP  
P
N
-
-
PWM  
LOGIC  
SHUTDOWN  
PHASE  
PGND  
CONTROLLER  
PROTECTION  
HS DRIVER  
3pF  
+
FB  
SLOPE
COMP  
1.15*VREF  
6kΩ  
+
-
-
CSA  
OV  
+
+
OCP  
-
-
0.85*VREF  
VIN  
5MΩ  
+
UV  
PG  
1ms  
DELAY  
NEG CURRENT  
SENSING  
-
SCP  
+
0.3V  
100Ω  
SHUTDOWN  
FIGURE 3. FUNCTIONAL BLOCK DIAGRAM  
FN6692.3  
June 5, 2015  
Submit Document Feedback  
4
ISL80020, ISL80020A, ISL80015, ISL80015A  
Ordering Information  
PACKAGE  
PART NUMBER  
(Notes 1, 2, 3)  
TAPE AND REEL  
QUANTITY  
PART  
MARKING  
TECHNICAL  
SPECIFICATIONS  
TEMP. RANGE  
(°C)  
Tape and Reel  
(RoHS Compliant)  
PKG.  
DWG. #  
ISL80020IRZ-T  
ISL80020IRZ-T7A  
ISL80020AIRZ-T  
ISL80020AIRZ-T7A  
ISL80015IRZ-T  
1000  
250  
020  
020  
20A  
20A  
015  
015  
A15  
A15  
20F  
20F  
0AF  
0AF  
15F  
15F  
5AF  
5AF  
2A, 1MHz  
2A, 1MHz  
-40 to +85  
-40 to +85  
-40 to +85  
-40 to +85  
-40 to +85  
-40 to +85  
-40 to +85  
-40 to +85  
-40 to +125  
-40 to +125  
-40 to +125  
-40 to +125  
-40 to +125  
-40 to +125  
-40 to +125  
-40 to +125  
8 Ld TDFN  
8 Ld TDFN  
8 Ld TDFN  
8 Ld TDFN  
8 Ld TDFN  
8 Ld TDFN  
8 Ld TDFN  
8 Ld TDFN  
8 Ld TDFN  
8 Ld TDFN  
8 Ld TDFN  
8 Ld TDFN  
8 Ld TDFN  
8 Ld TDFN  
8 Ld TDFN  
8 Ld TDFN  
L8.2x2C  
L8.2x2C  
L8.2x2C  
L8.2x2C  
L8.2x2C  
L8.2x2C  
L8.2x2C  
L8.2x2C  
L8.2x2C  
L8.2x2C  
L8.2x2C  
L8.2x2C  
L8.2x2C  
L8.2x2C  
L8.2x2C  
L8.2x2C  
1000  
250  
2A, 2MHz  
2A, 2MHz  
1000  
250  
1.5A, 1MHz  
1.5A, 1MHz  
1.5A, 2MHz  
1.5A, 2MHz  
2A, 1MHz  
ISL80015IRZ-T7A  
ISL80015AIRZ-T  
ISL80015AIRZ-T7A  
ISL80020FRZ-T  
ISL80020FRZ-T7A  
ISL80020AFRZ-T  
ISL80020AFRZ-T7A  
ISL80015FRZ-T  
ISL80015FRZ-T7A  
ISL80015AFRZ-T  
ISL80015AFRZ-T7A  
NOTES:  
1000  
250  
1000  
250  
2A, 1MHz  
1000  
250  
2A, 2MHz  
2A, 2MHz  
1000  
250  
1.5A, 1MHz  
1.5A, 1MHz  
1.5A, 2MHz  
1.5A, 2MHz  
1000  
250  
1. Please refer to TB347 for details on reel specifications.  
2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte  
tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil  
Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.  
3. For Moisture Sensitivity Level (MSL), please see device information page for ISL80020, ISL80020A, ISL80015, ISL80015A. For more information on  
MSL please see techbrief TB363.  
FN6692.3  
June 5, 2015  
Submit Document Feedback  
5
ISL80020, ISL80020A, ISL80015, ISL80015A  
Absolute Maximum Ratings  
Thermal Information  
VIN . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3V to 6V (DC) or 7V (20ms)  
PHASE . . . . . . . . . . . . . . -1.5V (100ns)/-0.3V (DC) to 6V (DC) or 7V (20ms)  
EN, PG . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3V to VIN + 0.3V  
FB . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3V to 2.7V  
Junction Temperature Range at 0A . . . . . . . . . . . . . . . . . . . . . . . . . .+150°C  
ESD Rating  
Human Body Model (Tested per JESD22-JS-001). . . . . . . . . . . . . . . . 4kV  
Machine Model (Tested per JESD22-A115C) . . . . . . . . . . . . . . . . . . 300V  
Charged Device Model (Tested per JESD22-C101D) . . . . . . . . . . . . . 2kV  
Latch-up (Tested per JESD78D, Class 2, Level A) . . . ± 100mA at +125°C  
Thermal Resistance (Typical, Notes 4, 5)  
2x2 TDFN Package . . . . . . . . . . . . . . . . . . .  
Maximum Junction Temperature (Plastic Package) . . . . . . . . . . . +150°C  
Maximum Storage Temperature Range . . . . . . . . . . . . . .-65°C to +150°C  
Ambient Temperature Range . . . . . . . . . . . . . . . . . . . . . . .-40°C to +125°C  
Operating Junction Temperature Range . . . . . . . . . . . . . .-40°C to +125°C  
Pb-free Reflow Profile . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . see TB493  
(°C/W)  
71  
(°C/W)  
7
JA  
JC  
Recommended Operating Conditions  
VIN Supply Voltage Range. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2.7V to 5.5V  
Load Current Range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0A to 2A  
Temperature . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .-40°C to +125°C  
CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product  
reliability and result in failures not covered by warranty.  
NOTES:  
4. is measured in free air with the component mounted on a high effective thermal conductivity test board with “direct attach” features. See Tech  
JA  
Brief TB379 for details.  
5. For , the “case temp” location is the center of the exposed metal pad on the package underside.  
JC  
Electrical Specifications T = -40°C to +125°C, V = 2.7V to 5.5V, unless otherwise noted. Typical values are at T = +25°C. Boldface  
A
IN  
A
limits apply across the junction operating temperature range, -40°C to +125°C.  
MIN  
MAX  
PARAMETER  
INPUT SUPPLY  
Undervoltage Lockout Threshold  
SYMBOL  
TEST CONDITIONS  
(Note 6)  
TYP  
(Note 6)  
UNITS  
V
V
Rising, no load  
Falling, no load  
2.5  
2.4  
7
2.7  
V
IN  
UVLO  
2.2  
V
Quiescent Supply Current  
I
f
f
= 1MHz, no load at the output  
= 2MHz, no load at the output  
= 5.5V, EN = low  
15  
22  
10  
mA  
mA  
µA  
VIN  
SW  
10  
1.2  
SW  
Shutdown Supply Current  
OUTPUT REGULATION  
Feedback Voltage  
I
V
IN  
SD  
V
0.594  
0.589  
-350  
0.600  
0.606  
0.606  
350  
V
V
FB  
T = -40°C to +125°C  
A
VFB Bias Current  
Line Regulation  
I
V
= 2.7V, T = -40°C to +125°C  
50  
nA  
%/V  
VFB  
FB  
IN  
A
V
= V + 0.5V to 5.5V (nominal 3.6V)  
-0.32  
-0.05  
0.28  
O
T = -40°C to +125°C  
A
Load Regulation  
See (Note 7)  
< -0.2  
1
%/A  
ms  
Soft-start Ramp Time Cycle (Note 7)  
PROTECTIONS  
Positive Peak Current Limit  
IPLIMIT  
2A application (V = 3.6V)  
IN  
2.8  
2.1  
3.18  
2.5  
3.6  
2.9  
A
A
1.5A application (V = 3.6V)  
IN  
Thermal Shutdown  
Temperature rising  
Temperature falling  
150  
25  
°C  
°C  
Thermal Shutdown Hysteresis (Note 7)  
COMPENSATION  
Error Amplifier Transconductance  
(Note 7)  
40  
µA/V  
Transresistance  
RT  
0.24  
0.3  
0.40  
Ω
PHASE  
P-channel MOSFET ON-resistance  
N-channel MOSFET ON-resistance  
V
V
= 5V, I = 200mA  
117  
86  
mΩ  
mΩ  
IN  
O
= 5V, I = 200mA  
IN  
O
FN6692.3  
June 5, 2015  
Submit Document Feedback  
6
ISL80020, ISL80020A, ISL80015, ISL80015A  
Electrical Specifications T = -40°C to +125°C, V = 2.7V to 5.5V, unless otherwise noted. Typical values are at T = +25°C. Boldface  
A
IN  
A
limits apply across the junction operating temperature range, -40°C to +125°C. (Continued)  
MIN  
MAX  
PARAMETER  
SYMBOL  
TEST CONDITIONS  
(Note 6)  
TYP  
(Note 6)  
UNITS  
OSCILLATOR  
Nominal Switching Frequency  
f
ISL80020, ISL80015  
800  
1000  
2000  
1200  
2360  
kHz  
kHz  
SW  
ISL80020A, ISL80015A  
1640  
PG  
Output Low Voltage  
Delay Time (Rising Edge)  
PGOOD Delay Time (Falling Edge)  
PG Pin Leakage Current  
OVP PG Rising Threshold  
OVP PG Hysteresis  
UVP PG Rising Threshold  
UVP PG Hysteresis  
EN LOGIC  
1mA sinking current  
0.3  
2.5  
V
ms  
µs  
µA  
%
0.5  
1
5
PG = V  
0.01  
115  
2
0.1  
IN  
110  
80  
125  
%
85  
5
90  
%
%
Logic Input Low  
0.4  
1
V
V
Logic Input High  
1.4  
Logic Input Leakage Current  
NOTES:  
I
Pulled up to 5.5V  
0.1  
µA  
EN  
6. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization  
and are not production tested.  
7. Not tested in production. Characterized using evaluation board. Refer to Figures 8 through 11 load regulation diagrams. +105°C T represents near  
A
worst case operating point.  
FN6692.3  
June 5, 2015  
Submit Document Feedback  
7
ISL80020, ISL80020A, ISL80015, ISL80015A  
Typical Performance Curves  
100  
90  
80  
70  
60  
50  
40  
100  
90  
80  
70  
60  
50  
40  
2.5V  
OUT  
2.5V  
OUT  
1.2V  
OUT  
1.2V  
OUT  
1.5V  
1.5V  
OUT  
OUT  
1.8V  
1.8V  
OUT  
OUT  
0.0 0.2  
0.4  
0.6  
0.8  
1.0  
1.2  
1.4  
1.6  
1.8  
2.0  
0.0 0.2  
0.4  
0.6  
0.8  
1.0  
1.2  
1.4  
1.6  
1.8  
2.0  
OUTPUT LOAD (A)  
OUTPUT LOAD (A)  
FIGURE 5. EFFICIENCY vs LOAD, f  
= 2MHz, V = 3.3V,  
IN  
FIGURE 4. EFFICIENCY vs LOAD, f  
SW  
= 1MHz, V = 3.3V,  
IN  
SW  
T
= +25°C  
T
= +25°C  
A
A
100  
90  
80  
70  
60  
50  
40  
100  
90  
80  
70  
60  
50  
40  
2.5V  
OUT  
2.5V  
OUT  
3.3V  
1.5V  
OUT  
1.5V  
OUT  
OUT  
1.8V  
3.3V  
1.8V  
OUT  
OUT  
OUT  
0.0 0.2 0.4  
0.6  
0.8  
1.0  
1.2  
1.4  
1.6  
1.8  
2.0  
0.0 0.2  
0.4  
0.6  
0.8  
1.0  
1.2  
1.4 1.6  
1.8  
2.0  
OUTPUT LOAD (A)  
OUTPUT LOAD (A)  
FIGURE 7. EFFICIENCY vs LOAD, f  
= 2MHz, V = 5V, T = +25°C  
FIGURE 6. EFFICIENCY vs LOAD, f  
= 1MHz, V = 5V, T = +25°C  
SW  
IN  
A
SW  
IN  
A
1.520  
1.515  
1.510  
1.505  
1.500  
1.495  
1.490  
1.810  
1.805  
3.3V  
IN  
1.800  
1.795  
1.790  
3.3V  
IN  
5V  
IN  
5V  
1.785  
IN  
1.780  
0.0  
0.2  
0.4  
0.6  
0.8  
1.0  
1.2  
1.4  
1.6  
1.8  
2.0  
0.0  
0.2  
0.4  
0.6  
0.8  
1.0  
1.2  
1.4  
1.6  
1.8 2.0  
OUTPUT LOAD (A)  
OUTPUT LOAD (A)  
FIGURE 8. V  
OUT  
REGULATION vs LOAD, f  
= 2MHz, V  
= 1.5V, T  
FIGURE 9. V  
OUT  
REGULATION vs LOAD, f  
= 2MHz, V  
= 1.8V,  
SW  
OUT  
A
SW  
OUT  
= +25°C  
T = +25°C  
A
FN6692.3  
June 5, 2015  
Submit Document Feedback  
8
ISL80020, ISL80020A, ISL80015, ISL80015A  
Typical Performance Curves(Continued)  
2.505  
2.500  
2.495  
2.490  
2.485  
2.480  
2.475  
3.335  
3.330  
3.325  
3.320  
3.315  
3.310  
3.305  
3.3V PWM  
IN  
5V  
IN  
5V PWM  
IN  
0.0 0.2  
0.4  
0.6  
0.8  
1.0  
1.2  
1.4  
1.6  
1.8  
2.0  
0.0 0.2  
0.4  
0.6  
0.8  
1.0  
1.2  
1.4  
1.6  
1.8  
2.0  
OUTPUT LOAD (A)  
OUTPUT LOAD (A)  
FIGURE 10. V  
T
REGULATION vs LOAD, f  
= +25°C  
= 2MHz, V = 2.5V,  
OUT  
FIGURE 11. V  
T
REGULATION vs LOAD, f  
= +25°C  
= 2MHz, V = 3.3V,  
OUT  
OUT  
SW  
OUT  
SW  
A
A
PHASE 5V/DIV  
PHASE 5V/DIV  
V
1V/DIV  
OUT  
V
1V/DIV  
OUT  
VEN 2V/DIV  
PG 5V/DIV  
VEN 2V/DIV  
PG 5V/DIV  
1ms/DIV  
1ms/DIV  
FIGURE 12. START-UP AT NO LOAD, f  
= 2MHz, V = 5V,  
IN  
FIGURE 13. SHUTDOWN AT NO LOAD, f  
= 2MHz, V = 5V,  
SW IN  
SW  
T
= +25°C  
T = +25°C  
A
A
PHASE 5V/DIV  
PHASE 5V/DIV  
V
1V/DIV  
OUT  
V
1V/DIV  
OUT  
VEN 2V/DIV  
PG 5V/DIV  
VEN 2V/DIV  
PG 5V/DIV  
1ms/DIV  
1ms/DIV  
FIGURE 15. SHUTDOWN AT 2A LOAD, f  
= 2MHz, V = 5V,  
IN  
FIGURE 14. START-UP AT 2A LOAD, f  
= 2MHz, V = 5V,  
IN  
SW  
SW  
T
= +25°C  
T
= +25°C  
A
A
FN6692.3  
June 5, 2015  
Submit Document Feedback  
9
ISL80020, ISL80020A, ISL80015, ISL80015A  
Typical Performance Curves(Continued)  
VEN 5V/DIV  
VEN 5V/DIV  
V
1V/DIV  
OUT  
V
1V/DIV  
OUT  
I
1A/DIV  
L
PG 5V/DIV  
I
1A/DIV  
L
PG 5V/DIV  
1ms/DIV  
1ms/DIV  
FIGURE 16. START-UP AT 1.5A LOAD, f  
= 2MHz, V = 5V,  
IN  
FIGURE 17. SHUTDOWN AT 1.5A LOAD, f  
= 2MHz, V = 5V,  
SW IN  
SW  
T
= +25°C  
T = +25°C  
A
A
V
5V/DIV  
1V/DIV  
IN  
V
5V/DIV  
IN  
V
OUT  
I
1A/DIV  
L
I
1A/DIV  
L
PG 5V/DIV  
V
1V/DIV  
OUT  
PG 5V/DIV  
500µs/DIV  
1ms/DIV  
FIGURE 18. START-UP V AT 2A LOAD, f  
IN  
= 2MHz, V = 5V,  
IN  
FIGURE 19. SHUTDOWN V AT 2A LOAD, f  
IN  
= 2MHz, V = 5V,  
SW IN  
SW  
T
= +25°C  
T = +25°C  
A
A
PHASE 1V/DIV  
PHASE 1V/DIV  
10ns/DIV  
10ns/DIV  
FIGURE 20. JITTER AT NO LOAD, f  
= 2MHz, V = 5V, T = +25°C  
IN  
FIGURE 21. JITTER AT FULL LOAD, f  
= 2MHz, V = 5V, T = +25°C  
IN  
SW  
A
SW  
A
FN6692.3  
June 5, 2015  
Submit Document Feedback  
10  
ISL80020, ISL80020A, ISL80015, ISL80015A  
Typical Performance Curves(Continued)  
PHASE 5V/DIV  
V
RIPPLE 50mV/DIV  
OUT  
V
10mV/DIV  
0.5A/DIV  
OUT  
I
L
I
1A/DIV  
L
500ns/DIV  
200µs/DIV  
FIGURE 23. LOAD TRANSIENT, f  
= 2MHz, V = 5V, T = +25°C  
FIGURE 22. STEADY STATE AT NO LOAD, f  
= 2MHz, V = 5V,  
IN  
SW  
IN  
A
SW  
T
= +25°C  
A
V
0.5V/DIV  
OUT  
I
1A/DIV  
L
V
0.5V/DIV  
OUT  
PG 2V/DIV  
PG 5V/DIV  
1ms/DIV  
500µs/DIV  
FIGURE 24. OVERCURRENT PROTECTION, f  
= 2MHz, V = 5V,  
IN  
FIGURE 25. OVER-TEMPERATURE PROTECTION, f  
= 2MHz,  
SW  
SW  
T
= +25°C  
V
= 5V, T = +163°C  
A
IN A  
FN6692.3  
June 5, 2015  
Submit Document Feedback  
11  
ISL80020, ISL80020A, ISL80015, ISL80015A  
turn off the P-FET immediately. The overcurrent function protects  
the switching converter from a shorted output by monitoring the  
current flowing through the upper MOSFET.  
Theory of Operation  
The device is a step-down switching regulator optimized for battery  
powered applications. It operates at a high switching frequency  
(1MHz or 2MHz), which enables the use of smaller inductors  
resulting in small form factor, while also providing excellent  
efficiency. The quiescent current is typically only 1.2µA when the  
regulator is shut down.  
Upon detection of overcurrent condition, the upper MOSFET will  
be immediately turned off and will not be turned on again until  
the next switching cycle. If the overcurrent condition goes away,  
the output will resume back into regulation point.  
Short-Circuit Protection  
PWM Control Scheme  
The short-circuit protection (SCP) comparator monitors the VFB  
pin voltage for output short-circuit protection. When the VFB is  
lower than 0.3V, the SCP comparator forces the PWM oscillator  
frequency to drop to 1/3 of the normal operation value. This  
comparator is effective during start-up or an output short-circuit  
event.  
The device employs the current-mode pulse-width modulation  
(PWM) control scheme for fast transient response and  
pulse-by-pulse current limiting. See “Functional Block Diagram” on  
page 4. The current loop consists of the oscillator, the PWM  
comparator, current sensing circuit and the slope compensation for  
the current loop stability. The slope compensation is 900mV/Ts,  
which changes with frequency. The gain for the current sensing  
circuit is typically 300mV/A. The control reference for the current  
loops comes from the error amplifier's (EAMP) output.  
Negative Current Protection  
Similar to the overcurrent, the negative current protection is  
realized by monitoring the current across the low-side N-FET, as  
shown in the “Functional Block Diagram” on page 4. When the  
valley point of the inductor current reaches -1.5A for 2 consecutive  
cycles, both P-FET and N-FET shut off. The 100Ω in parallel to the  
N-FET will activate discharging the output into regulation. The  
control will begin to switch when output is within regulation.  
The PWM operation is initialized by the clock from the oscillator.  
The P-channel MOSFET is turned on at the beginning of a PWM  
cycle and the current in the MOSFET starts to ramp-up. When the  
sum of the current amplifier CSA and the slope compensation  
reaches the control reference of the current loop, the PWM  
comparator COMP sends a signal to the PWM logic to turn off the  
P-FET and turn on the N-Channel MOSFET. The N-FET stays on until  
the end of the PWM cycle. Figure 26 shows the typical operating  
waveforms during the PWM operation. The dotted lines illustrate  
the sum of the slope compensation ramp and the current-sense  
amplifier’s CSA output.  
PG  
PG is an output of a window comparator that continuously monitors  
the buck regulator output voltage. PG is actively held low when EN is  
low and during the buck regulator soft-start period. After 1ms delay  
of the soft-start period, PG becomes high impedance as-long-as the  
output voltage is within nominal regulation voltage set by VFB.  
When VFB drops 15% below or raises 15% above the nominal  
regulation voltage, the device pulls PG low. Any fault condition forces  
PG low until the fault condition is cleared by attempts to soft-start.  
There is an internal 5MΩ pull-up resistor to fit most applications. An  
external resistor can be added from PG to VIN for more pull-up  
strength.  
V
EAMP  
V
CSA  
DUTY  
CYCLE  
UVLO  
I
L
When the input voltage is below the undervoltage lock-out (UVLO)  
threshold, the regulator is disabled.  
V
OUT  
Enable, Disable and Soft Start-up  
After the VIN pin exceeds its rising POR trip point (nominal 2.5V),  
the device begins operation. If the EN pin is held low externally,  
nothing happens until this pin is released. Once the EN is  
released and above the logic threshold, the internal default  
soft-start time is 1ms.  
FIGURE 26. PWM OPERATION WAVEFORMS  
The reference voltage is 0.6V, which is used by Feedback to  
adjust the output of the error amplifier, VEAMP. The error  
amplifier is a trans conductance amplifier that converts the  
voltage error signal to a current output. The voltage loop is  
internally compensated with the 27pF and 200kΩ RC network.  
The maximum EAMP voltage output is precisely clamped to 1.6V.  
Discharge Mode (Soft-stop)  
When a transition to shutdown mode occurs or the VIN UVLO is set,  
the outputs discharge to GND through an internal 100Ω switch.  
Overcurrent Protection  
Thermal Shutdown  
The overcurrent protection is realized by monitoring the CSA  
output with the OCP comparator, as shown in the “Functional  
Block Diagram” on page 4. The current sensing circuit has a gain  
of 300mV/A, from the P-FET current to the CSA output. When the  
CSA output reaches a threshold, the OCP comparator is tripped to  
The device has built-in thermal protection. When the internal  
temperature reaches +150°C, the regulator is completely  
shutdown. As the temperature drops to +125°C, the device resume  
operation by stepping through the soft-start.  
FN6692.3  
June 5, 2015  
Submit Document Feedback  
12  
ISL80020, ISL80020A, ISL80015, ISL80015A  
for optimized performance. The inductor ripple current can be  
expressed as shown in Equation 4:  
Power Derating Characteristics  
To prevent the device from exceeding the maximum junction  
temperature, some thermal analysis is required. The  
temperature rise is given by Equation 2:  
V
O
---------  
V
1 –  
O
(EQ. 4)  
V
IN  
--------------------------------------  
I =  
(EQ. 2)  
L f  
T
= PD  
JA  
SW  
RISE  
The inductor’s saturation current rating needs to be at least  
larger than the peak current.  
Where PD is the power dissipated by the regulator and θ is the  
thermal resistance from the junction of the die to the ambient  
JA  
temperature. The junction temperature, T , is given by  
Equation 3:  
The device uses an internal compensation network and the  
output capacitor value is dependent on the output voltage. The  
ceramic capacitor is recommended to be X5R or X7R.  
J
(EQ. 3)  
T
= T + T  
RISE  
J
A
Output Voltage Selection  
Where T is the ambient temperature. For the DFN package, the  
A
The output voltage of the regulator can be programmed via an  
external resistor divider that is used to scale the output voltage  
relative to the internal reference voltage and feed it back to the  
inverting input of the error amplifier.  
θ
is +71°C/W.  
JA  
The actual junction temperature should not exceed the absolute  
maximum junction temperature of +125°C when considering  
the thermal design.  
The output voltage programming resistor, R , will depend on the  
1
value chosen for the feedback resistor and the desired output  
voltage of the regulator. The value for the feedback resistor is  
typically between 10kΩ and 100kΩas shown in Equation 5.  
V
The device delivers full current at ambient temperatures up to  
+85°C if the thermal impedance from the thermal pad  
maintains the junction temperature below the thermal shutdown  
level, depending on the input voltage/output voltage  
combination and the switching frequency. The device power  
dissipation must be reduced to maintain the junction  
temperature at or below the thermal shutdown level. Figure 27  
illustrates the approximate output current derating curve versus  
ambient temperature for the ISL80020EVAL1Z kit.  
O
(EQ. 5)  
-----------  
R
= R  
1  
1
2
VFB  
If the output voltage desired is 0.6V, then R is left unpopulated  
2
and R is shorted. There is a leakage current from VIN to PHASE.  
1
It is recommended to preload the output with 10µA minimum.  
For better performance, add 22pF in parallel with R   
1
2.5  
Input Capacitor Selection  
2.0  
The main functions for the input capacitor are to provide  
decoupling of the parasitic inductance and to provide filtering  
function to prevent the switching current flowing back to the  
battery rail. At least two 22µF X5R or X7R ceramic capacitors are  
a good starting point for the input capacitor selection.  
1V  
1.5  
1.5V  
1.0  
2.5V  
3.3V  
Output Capacitor Selection  
0.5  
An output capacitor is required to filter the inductor current.  
Output ripple voltage and transient response are two critical  
factors when considering output capacitance choice. The current  
mode control loop allows for the usage of low ESR ceramic  
capacitors and thus smaller board layout. Electrolytic and  
polymer capacitors may also be used.  
V
= 5V, OLFM  
IN  
0
50  
60  
70  
80  
90  
100  
110  
120  
130  
TEMPERATURE (°C)  
FIGURE 27. DERATING CURVE vs TEMPERATURE  
Applications Information  
Output Inductor and Capacitor Selection  
Additional consideration applies to ceramic capacitors. While  
they offer excellent overall performance and reliability, the actual  
in-circuit capacitance must be considered. Ceramic capacitors  
are rated using large peak-to-peak voltage swings and with no DC  
bias. In the DC/DC converter application, these conditions do not  
reflect reality. As a result, the actual capacitance may be  
considerably lower than the advertised value. Consult the  
manufacturers datasheet to determine the actual in-application  
capacitance. Most manufacturers publish capacitance vs DC bias  
so this effect can be easily accommodated. The effects of AC  
voltage are not frequently published, but an assumption of ~20%  
further reduction will generally suffice. The result of these  
considerations can easily result in an effective capacitance 50%  
lower than the rated value. Nonetheless, they are a very good  
To consider steady state and transient operations, the  
ISL80020A and ISL80015A typically requires a 1.2µH, while the  
ISL80020 and ISL80015 typically requires a 2.2µH output  
inductor. Higher or lower inductor values can be used to optimize  
the total converter system performance. For example, for higher  
output voltage 3.3V application, in order to decrease the inductor  
ripple current and output voltage ripple, the output inductor value  
can be increased. It is recommended to set the inductor ripple  
current to be approximately 30% of the maximum output current  
FN6692.3  
June 5, 2015  
Submit Document Feedback  
13  
ISL80020, ISL80020A, ISL80015, ISL80015A  
choice in many applications due to their reliability and extremely  
low ESR.  
Where V is the relative maximum overshoot  
allowed during the removal of the load. For an overshoot of 5%,  
the equation becomes Equation 9:  
/V  
OUTMAX OUT  
Equations 6 and 7 allow calculation of the required capacitance  
to meet a desired ripple voltage level. Additional capacitance  
may be used.  
2
I
L
*
OUT  
-----------------------------------------------------  
=
C
(EQ. 9)  
OUT  
2
2
V
1.05 1  
*
OUT  
For the ceramic capacitors (low ESR) =  
I  
Layout Considerations  
The PCB layout is a very important converter design step to make  
sure the designed converter works well. The power loop is  
------------------------------------  
V
=
(EQ. 6)  
is the  
OUTripple  
8 f  
C
OUT  
SW  
Where I is the inductor’s peak-to-peak ripple current, f  
SW  
switching frequency and C  
composed of the output inductor Ls, the output capacitor C  
,
OUT  
is the output capacitor.  
OUT  
the PHASE’s pins and the PGND pin. It is necessary to make the  
power loop as small as possible and the connecting traces  
among them should be direct, short and wide. The switching  
node of the converter, the PHASE pins and the traces connected  
to the node are very noisy, so keep the voltage feedback trace  
away from these noisy traces. The input capacitor should be  
placed as closely as possible to the VIN pin and the ground of the  
input and output capacitors should be connected as closely as  
possible. The heat of the IC is mainly dissipated through the  
thermal pad. Maximizing the copper area connected to the  
thermal pad is preferable. In addition, a solid ground plane is  
helpful for better EMI performance. It is recommended to add at  
least 4 vias ground connection within the pad for the best  
thermal relief.  
If using electrolytic capacitors then:  
V
= I*ESR  
(EQ. 7)  
OUTripple  
Regarding transient response needs, a good starting point is to  
determine the allowable overshoot in V if the load is suddenly  
OUT  
removed. In this case, energy stored in the inductor will be  
transferred to C causing its voltage to rise. After calculating  
OUT  
capacitance required for both ripple and transient needs, choose  
the larger of the calculated values. Equation 8 determines the  
required output capacitor value in order to achieve a desired  
overshoot relative to the regulated voltage.  
2
I
L
*
OUT  
--------------------------------------------------------------------------------------------  
=
C
(EQ. 8)  
OUT  
2
2
V
V  
V  
1  
*
OUT  
OUTMAX  
OUT  
FN6692.3  
June 5, 2015  
Submit Document Feedback  
14  
ISL80020, ISL80020A, ISL80015, ISL80015A  
Revision History  
The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you  
have the latest revision.  
DATE  
REVISION  
CHANGE  
June 5, 2015  
FN6692.3 Added Related Literature on page 1.  
-Thermal information table on page 6:  
Updated:  
-Junction Temperature Range: -55°C to +125°C to Maximum Junction Temperature (Plastic Package): +150°C  
Added:  
-Ambient Temperature Range: -40°C to +125°C  
-Operating Junction Temperature Range: -40°C to +125°C  
-Recommended Operating Conditions on page 6  
Updated from “Junction Temperature Range: -40°C to +125°C” to “Temperature: -40°C to +125°C  
-Electrical Specifications on page 6:  
In heading:  
-Changed temperature range, from -40°C to +85°C to: -40°C to +125°C.  
-Changed from: “TJ = -40°C to +125°C to: “TA = -40°C to +125°C.  
Under Output Regulation section for test condition updated:  
-Feedback Voltage from: “TJ = -40°C to +125°C” to “TA = -40°C to +125°C”.  
-VFB Bias Current from “VFB = 2.7V, TJ = -40°C to +125°C” to “VFB = 2.7V, TA = -40°C to +125°C”.  
-Line Regulation from “TJ = -40°C to +125°C” to “TA = -40°C to +125°C”.  
- POD L8.2x2C updated from rev 0 to rev 1. Changes since rev 0:  
Tiebar Note updated  
From: Tiebar shown (if present) is a non-functional feature.  
To: Tiebar shown (if present) is a non-functional feature and may be located on any of the 4 sides (or ends).  
April 1, 2015  
FN6692.2 Under “Theory of Operation” on page 12, changed typical value from “5µA” to “1.2µA”.  
Under “Enable, Disable and Soft Start-up” on page 12, changed typical value from “2.7V” to “2.5V”.  
February 17, 2015  
February 5, 2015  
FN6692.1 Changed MIN value of VFB Bias Current in Electrical Spec Table from -120 to -350.  
FN6692.0 Initial release  
About Intersil  
Intersil Corporation is a leading provider of innovative power management and precision analog solutions. The company's products  
address some of the largest markets within the industrial and infrastructure, mobile computing and high-end consumer markets.  
For the most updated datasheet, application notes, related documentation and related parts, please see the respective product  
information page found at www.intersil.com.  
You may report errors or suggestions for improving this datasheet by visiting www.intersil.com/ask.  
Reliability reports are also available from our website at www.intersil.com/support  
For additional products, see www.intersil.com/en/products.html  
Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted  
in the quality certifications found at www.intersil.com/en/support/qualandreliability.html  
Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time  
without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be  
accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third  
parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.  
For information regarding Intersil Corporation and its products, see www.intersil.com  
FN6692.3  
June 5, 2015  
Submit Document Feedback  
15  
ISL80020, ISL80020A, ISL80015, ISL80015A  
Package Outline Drawing  
L8.2x2C  
8 LEAD THIN DUAL FLAT NO-LEAD PLASTIC PACKAGE (TDFN) WITH E-PAD  
Rev 1, 5/15  
2.00  
6
A
PIN #1 INDEX AREA  
6
B
PIN 1  
INDEX AREA  
8
1
0.50  
1.45±0.050  
Exp.DAP  
(4X)  
0.15  
0.25  
( 8x0.30 )  
0.10  
C A B  
M
TOP VIEW  
0.80±0.050  
Exp.DAP  
BOTTOM VIEW  
( 8x0.20 )  
( 8x0.30 )  
Package Outline  
SEE DETAIL "X"  
( 6x0.50 )  
C
0.10  
C
0 . 75 ( 0 . 80 max)  
1.45  
2.00  
BASE PLANE  
SEATING PLANE  
0.08  
C
SIDE VIEW  
( 8x0.25 )  
0.80  
2.00  
TYPICAL RECOMMENDED LAND PATTERN  
0 . 2 REF  
C
0 . 00 MIN.  
0 . 05 MAX.  
DETAIL "X"  
NOTES:  
1. Dimensions are in millimeters.  
Dimensions in ( ) for Reference Only.  
2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.  
3. Unless otherwise specified, tolerance : Decimal ± 0.05  
4. Dimension b applies to the metallized terminal and is measured  
between 0.15mm and 0.30mm from the terminal tip.  
Tiebar shown (if present) is a non-functional feature and may  
be located on any of the 4 sides (or ends).  
5.  
The configuration of the pin #1 identifier is optional, but must be  
located within the zone indicated. The pin #1 identifier may be  
either a mold or mark feature.  
6.  
FN6692.3  
June 5, 2015  
Submit Document Feedback  
16  

相关型号:

ISL80020AIRZ-T7A

Negative current protection
INTERSIL

ISL80020FRZ-T

Negative current protection
INTERSIL

ISL80020FRZ-T7A

Negative current protection
INTERSIL

ISL80020IRZ-T

Negative current protection
INTERSIL

ISL80020IRZ-T7A

Negative current protection
INTERSIL

ISL8002A

Compact Synchronous Buck Regulators
INTERSIL

ISL8002A

Compact Synchronous Buck Regulators
RENESAS

ISL8002AEVAL1Z

Compact Synchronous Buck Regulators
RENESAS

ISL8002AFRZ-T

Compact Synchronous Buck Regulators
INTERSIL

ISL8002AFRZ-T

Compact Synchronous Buck Regulators
RENESAS

ISL8002AFRZ-T7A

Compact Synchronous Buck Regulators
INTERSIL

ISL8002AFRZ-T7A

Compact Synchronous Buck Regulators
RENESAS