X9279UV14 [INTERSIL]

Single Supply/Low Power/256-Tap/2-Wire Bus; 单电源/低功耗/ 256点击/ 2 ​​- Wire总线
X9279UV14
型号: X9279UV14
厂家: Intersil    Intersil
描述:

Single Supply/Low Power/256-Tap/2-Wire Bus
单电源/低功耗/ 256点击/ 2 ​​- Wire总线

转换器 电阻器 光电二极管
文件: 总22页 (文件大小:363K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
X9279  
®
Single Supply/Low Power/256-Tap/2-Wire Bus  
Data Sheet  
September 27, 2005  
FN8175.2  
DESCRIPTION  
Single Digitally-Controlled (XDCP™)  
Potentiometer  
The X9279 integrates a single digitally controlled  
potentiometer (XDCP) on  
integrated circuit.  
a
monolithic CMOS  
FEATURES  
• 256 Resistor Taps  
The digital controlled potentiometer is implemented  
using 255 resistive elements in a series array.  
Between each element are tap points connected to the  
wiper terminal through switches. The position of the  
wiper on the array is controlled by the user through the  
2-Wire bus interface. The potentiometer has  
associated with it a volatile Wiper Counter Register  
(WCR) and a four nonvolatile Data Registers that can  
be directly written to and read by the user. The  
contents of the WCR controls the position of the wiper  
on the resistor array though the switches. Powerup  
recalls the contents of the default data register (DR0)  
to the WCR.  
• 2-Wire Serial Interface for Write, Read, and  
Transfer Operations of the Potentiometer  
• Wiper Resistance, 100Typical @ 5V  
• 16 Nonvolatile Data Registers for Each  
Potentiometer  
• Nonvolatile Storage of Multiple Wiper Positions  
• Power-on Recall. Loads Saved Wiper Position  
on Power-up.  
• Standby Current < 5µA Max  
• V : 2.7V to 5.5V Operation  
CC  
• 50k, 100kVersions of End to End Resistance  
• Endurance: 100,000 Data Changes per Bit per  
Register  
• 100 yr. Data Retention  
The XDCP can be used as a three-terminal  
• 14 Ld TSSOP  
• Low Power CMOS  
• Pb-Free Plus Anneal Available (RoHS Compliant)  
potentiometer or as a two terminal variable resistor in  
a wide variety of applications including control,  
parameter adjustments, and signal processing.  
FUNCTIONAL DIAGRAM  
V
R
H
CC  
Write  
Read  
Address  
Transfer  
50kand 100kΩ  
Power-on Recall  
Data  
Inc/Dec  
256-taps  
wiper  
Status  
Bus  
Wiper Counter  
Register (WCR)  
2-Wire  
Bus  
Interface  
POT  
Interface  
and Control  
Data Registers  
16 Bytes  
Control  
R
V
R
W
SS  
L
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.  
1-888-INTERSIL or 1-888-468-3774 | Intersil (and design) is a registered trademark of Intersil Americas Inc.  
XDCP is a trademark of Intersil Americas Inc. Copyright Intersil Americas Inc. 2005. All Rights Reserved  
All other trademarks mentioned are the property of their respective owners.  
1
X9279  
Ordering Information  
POTENTIOMETER  
PART NUMBER  
X9279TV14*  
PART MARKING  
V
LIMITS (V) ORGANIZATION (k) TEMP RANGE (°C)  
PACKAGE  
CC  
X9279TV  
5 ±10%  
100  
0 to 70  
-40 to 85  
0 to 70  
14 Ld TSSOP (4.4mm)  
X9279TV14I*  
X9279TV I  
X9279UV  
X9279UV Z  
X9279UV I  
14 Ld TSSOP (4.4mm)  
X9279UV14*  
50  
14 Ld TSSOP (4.4mm)  
X9279UV14Z (Note)  
X9279UV14I*  
0 to 70  
14 Ld TSSOP (4.4mm) (Pb-free)  
14 Ld TSSOP (4.4mm)  
-40 to 85  
-40 to 85  
0 to 70  
X9279UV14IZ* (Note)  
X9279TV14-2.7*  
X9279TV14I-2.7*  
X9279UV14-2.7*  
X9279UV14Z-2.7 (Note)  
X9279UV14I-2.7*  
X9279UV14IZ-2.7* (Note)  
14 Ld TSSOP (4.4mm) (Pb-free)  
14 Ld TSSOP (4.4mm)  
X9279TV F  
X9279TV G  
X9279UV F  
2.7 to 5.5  
100  
50  
-40 to 85  
0 to 70  
14 Ld TSSOP (4.4mm)  
14 Ld TSSOP (4.4mm)  
0 to 70  
14 Ld TSSOP (4.4mm) (Pb-free)  
14 Ld TSSOP (4.4mm)  
X9279UV G  
-40 to 85  
-40 to 85  
14 Ld TSSOP (4.4mm) (Pb-free)  
*Add "T1" suffix for tape and reel.  
NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate  
termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL  
classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.  
DETAILED FUNCTIONAL DIAGRAM  
V
CC  
Bank 0  
Power-on Recall  
WIPER  
R
H
DR0 DR1  
50kand 100kΩ  
COUNTER  
REGISTER  
(WCR)  
256-taps  
R
R
L
SCL  
DR2 DR3  
INTERFACE  
AND  
CONTROL  
SDA  
A2  
W
CIRCUITRY  
A1  
Bank 1  
DR0  
A0  
Bank 2  
Bank 3  
DATA  
DR1 DR0 DR1  
DR0 DR1  
WP  
DR2 DR3  
DR2 DR3  
DR2 DR3  
Control  
12 additional nonvolatile registers  
3 Banks of 4 registers x 8-bits  
V
SS  
FN8175.2  
2
September 27, 2005  
X9279  
CIRCUIT LEVEL APPLICATIONS  
SYSTEM LEVEL APPLICATIONS  
• Vary the gain of a voltage amplifier  
• Adjust the contrast in LCD displays  
• Provide programmable dc reference voltages for  
comparators and detectors  
• Control the power level of LED transmitters in  
communication systems  
• Control the volume in audio circuits  
• Set and regulate the DC biasing point in an RF  
power amplifier in wireless systems  
• Trim out the offset voltage error in a voltage  
amplifier circuit  
• Control the gain in audio and home entertainment  
systems  
• Set the output voltage of a voltage regulator  
• Provide the variable DC bias for tuners in RF  
wireless systems  
• Trim the resistance in Wheatstone bridge circuits  
• Control the gain, characteristic frequency and  
Q-factor in filter circuits  
• Set the operating points in temperature control  
systems  
• Set the scale factor and zero point in sensor signal  
conditioning circuits  
• Control the operating point for sensors in industrial  
systems  
• Vary the frequency and duty cycle of timer ICs  
• Trim offset and gain errors in artificial intelligent  
systems  
• Vary the dc biasing of a pin diode attenuator in RF  
circuits  
• Provide a control variable (I, V, or R) in feedback  
circuits  
PIN CONFIGURATION  
TSSOP  
NC  
A0  
14  
13  
12  
11  
10  
1
2
3
4
5
6
7
V
CC  
X9279  
R
R
R
L
NC  
H
W
A2  
SCL  
A3  
A1  
WP  
SDA  
9
8
V
SS  
PIN ASSIGNMENTS  
Pin  
TSSOP  
Symbol  
Function  
1
2
NC  
No Connect  
A0  
Device Address for 2-Wire bus.  
No Connect  
3
NC  
4
A2  
Device Address for 2-Wire bus.  
Serial Clock for 2-Wire bus.  
5
SCL  
SDA  
6
Serial Data Input/Output for 2-Wire bus.  
System Ground.  
7
V
SS  
8
WP  
A1  
Hardware Write Protect  
9
Device Address for 2-Wire bus.  
Device Address for 2 wire-bus.  
Wiper Terminal of the Potentiometer.  
High Terminal of the Potentiometer.  
Low Terminal of the Potentiometer.  
System Supply Voltage.  
10  
11  
12  
13  
14  
A3  
R
W
R
H
R
L
V
CC  
FN8175.2  
3
September 27, 2005  
X9279  
PIN DESCRIPTIONS  
Potentiometer Pins  
R , R  
Bus Interface Pins  
H
L
The R and R pins are equivalent to the terminal  
connections on a mechanical potentiometer.  
H
L
SERIAL DATA INPUT/OUTPUT (SDA)  
The SDA is a bidirectional serial data input/output pin  
for a 2-Wire slave device and is used to transfer data  
into and out of the device. It receives device address,  
opcode, wiper register address and data sent from an  
2-Wire master at the rising edge of the serial clock  
SCL, and it shifts out data after each falling edge of  
the serial clock SCL.  
R
W
The wiper pin is equivalent to the wiper terminal of a  
mechanical potentiometer.  
Bias Supply Pins  
SYSTEM SUPPLY VOLTAGE (V ) AND SUPPLY  
CC  
It is an open drain output and may be wire-ORed with  
any number of open drain or open collector outputs.  
An open drain output requires the use of a pull-up  
resistor. For selecting typical values, refer to the  
guidelines for calculating typical values on the bus  
pull-up resistors graph.  
GROUND (V  
)
SS  
The V  
pin is the system ground.  
pin is the system supply voltage. The V  
CC  
SS  
Other Pins  
SERIAL CLOCK (SCL)  
NO CONNECT  
This input is used by 2-Wire master to supply 2-Wire  
serial clock to the X9279.  
No connect pins should be left open. This pins are used  
for Intersil manufacturing and testing purposes.  
DEVICE ADDRESS (A2 - A0)  
HARDWARE WRITE PROTECT INPUT (WP)  
The Address inputs are used to set the least  
significant 3 bits of the 8-bit slave address. A match in  
the slave address serial data stream must be made  
with the Address input in order to initiate  
communication with the X9279. A maximum of 8  
devices may occupy the 2-Wire serial bus.  
The WP pin when LOW prevents nonvolatile writes to  
the Data Registers.  
FN8175.2  
4
September 27, 2005  
X9279  
PRINCIPLES OF OPERATION  
At both ends of each array and between each resistor  
segment is a CMOS switch connected to the wiper  
The X9279 is a integrated microcircuit incorporating a  
resistor array and associated registers and counter  
and the serial interface logic providing direct  
communication between the host and the digitally  
controlled potentiometers. This section provides detail  
description of the following:  
(R ) output. Within each individual array only one  
W
switch may be turned on at a time.  
These switches are controlled by a Wiper Counter  
Register (WCR). The 8-bits of the WCR (WCR[7:0])  
are decoded to select, and enable, one of 256  
switches (See Table 1).  
– Resistor Array Description.  
The WCR may be written directly. These Data  
Registers can the WCR can be read and written by the  
host system.  
– Serial Interface Description.  
– Instruction and Register Description.  
Array Description  
Power-up and Down Recommendations.  
The X9279 is comprised of a resistor array (See Figure  
1). The array contains, in effect, 255 discrete resistive  
segments that are connected in series. The physical  
ends of each array are equivalent to the fixed terminals  
There are no restrictions on the power-up or power-  
down conditions of V  
and the voltages applied to  
CC  
the potentiometer pins provided that V  
is always  
CC  
more positive than or equal to V , V , and V , i.e.,  
H
L
W
of a mechanical potentiometer (R and R inputs).  
H
L
V
V , V , V . The V  
ramp rate specification is  
CC  
H
L
W
CC  
always in effect.  
Figure 1. Detailed Potentiometer Block Diagram  
SERIAL  
BUS  
INPUT  
SERIAL DATA PATH  
R
H
FROM INTERFACE  
CIRCUITRY  
C
O
U
N
T
REGISTER 0  
(DR0)  
REGISTER 1  
(DR1)  
8
8
PARALLEL  
BUS  
INPUT  
E
R
BANK_0 Only  
REGISTER 2  
(DR2)  
REGISTER 3  
(DR3)  
D
E
C
O
D
E
WIPER  
COUNTER  
REGISTER  
(WCR)  
INC/DEC  
LOGIC  
IF WCR = 00[H] THEN R = R  
W
L
UP/DN  
MODIFIED SCK  
UP/DN  
CLK  
IF WCR = FF[H] THEN R = R  
W
H
R
L
R
W
FN8175.2  
September 27, 2005  
5
X9279  
SERIAL INTERFACE DESCRIPTION  
Serial Interface  
the SDA and SCL lines for the start condition and will  
not respond to any command until this condition is  
met. See Figure 2.  
The X9279 supports a bidirectional bus oriented  
protocol. The protocol defines any device that sends  
data onto the bus as a transmitter and the receiving  
device as the receiver. The device controlling the  
transfer is a master and the device being controlled is  
the slave. The master will always initiate data transfers  
and provide the clock for both transmit and receive  
operations. Therefore, the X9279 will be considered a  
slave device in all applications.  
Stop Condition  
All communications must be terminated by a stop  
condition, which is a LOW to HIGH transition of SDA  
while SCL is HIGH. See Figure 2.  
Acknowledge  
Acknowledge is a software convention used to provide  
a positive handshake between the master and slave  
devices on the bus to indicate the successful receipt of  
data. The transmitting device, either the master or the  
slave, will release the SDA bus after transmitting eight  
bits. The master generates a ninth clock cycle and  
during this period the receiver pulls the SDA line LOW  
to acknowledge that it successfully received the eight  
bits of data.  
Clock and Data Conventions  
Data states on the SDA line can change only during  
SCL LOW periods. SDA state changes during SCL  
HIGH are reserved for indicating start and stop  
conditions. See Figure 2.  
Start Condition  
The X9279 will respond with an acknowledge after  
recognition of a start condition and its slave address  
and once again after successful receipt of the  
command byte. If the command is followed by a data  
byte the X9279 will respond with a final acknowledge.  
See Figure 2.  
All commands to the X9279 are preceded by the start  
condition, which is a HIGH to LOW transition of SDA  
while SCL is HIGH. The X9279 continuously monitors  
Figure 2. Acknowledge Response from Receiver  
SCL FROM  
MASTER  
1
8
9
DATA  
OUTPUT  
FROM  
TRANSMITTER  
DATA  
OUTPUT  
FROM  
RECEIVER  
START  
ACKNOWLEDGE  
FN8175.2  
6
September 27, 2005  
X9279  
Acknowledge Polling  
INSTRUCTION AND REGISTER DESCRIPTION  
Device Addressing: Identification Byte ( ID and A)  
The disabling of the inputs, during the internal  
nonvolatile write operation, can be used to take  
advantage of the typical 5ms EEPROM write cycle  
time. Once the stop condition is issued to indicate the  
end of the nonvolatile write command the X9279  
initiates the internal write cycle. ACK polling, Flow 1,  
can be initiated immediately. This involves issuing the  
start condition followed by the device slave address. If  
the X9279 is still busy with the write operation no ACK  
will be returned. If the X9279 has completed the write  
operation an ACK will be returned and the master can  
then proceed with the next operation.  
The first byte sent to the X9279 from the host,  
following a CS going HIGH to LOW, is called the  
Identification byte. The most significant four bits of the  
slave address are a device type identifier. The ID[3:0]  
bits is the device ID for the X9279; this is fixed as  
0101[B] (refer to Table 1).  
The A[2:0] bits in the ID byte is the internal slave  
address. The physical device address is defined by  
the state of the A2 - A0 input pins. The slave address  
is externally specified by the user. The X9279  
compares the serial data stream with the address  
input state; a successful compare of both address bits  
is required for the X9279 to successfully continue the  
command sequence. Only the device which slave  
address matches the incoming device address sent by  
the master executes the instruction. The A2 - A0  
inputs can be actively driven by CMOS input signals or  
FLOW 1: ACK Polling Sequence  
Nonvolatile Write  
Command Completed  
EnterACK Polling  
tied to V  
or V  
.
Issue  
START  
CC  
SS  
Instruction Byte (I)  
The next byte sent to the X9279 contains the  
instruction and register pointer information. The three  
most significant bits are used provide the instruction  
opcode I [2:0]. The RB and RA bits point to one of the  
four Data Registers. P0 is the POT selection; since the  
X9279 is single POT, the P0 = 0. The format is shown  
in Table 2.  
Issue Slave  
Issue STOP  
Address  
ACK  
No  
Returned?  
Yes  
Register Bank Selection (RB, RA, P1, P0)  
Further  
No  
There are 16 registers organized into four banks. Bank  
0 is the default bank of registers. Only Bank 0 registers  
can be used for Data Register to Wiper Counter  
Register operations.  
Operation?  
Yes  
Banks 1, 2, and 3 are additional banks of registers (12  
total) that can be used for 2-Wire write and read  
operations. The Data Registers in Banks 1, 2, and 3  
cannot be used for direct read/write operations  
between the Wiper Counter Register.  
Issue  
Issue STOP  
Instruction  
Proceed  
Proceed  
FN8175.2  
7
September 27, 2005  
X9279  
Register Selection (R0 to R3) Table  
Register  
Register Bank Selection (Bank 0 to Bank 3) Table  
Bank  
RB RA Selection  
Operations  
P1 P0 Selection  
Operations  
0
0
1
1
0
1
0
1
0
1
2
3
Data Register Read and Write;  
Wiper Counter Register  
Operations  
0
0
0
Data Register Read and Write;  
Wiper Counter Register  
Operations  
Data Register Read and Write;  
Wiper Counter Register  
Operations  
0
1
1
1
0
1
1
2
3
Data Register Read and  
Write Only  
Data Register Read and  
Write Only  
Data Register Read and Write;  
Wiper Counter Register  
Operations  
Data Register Read and  
Write Only  
Data Register Read and Write;  
Wiper Counter Register  
Operations  
Table 1. Identification Byte Format  
Device Type  
Identifier  
Internal Slave  
Address  
Set to 0  
for proper operation  
ID3  
0
ID2  
1
ID1  
0
ID0  
1
0
A2  
A1  
A0  
(MSB)  
(LSB)  
Table 2. Instruction Byte Format  
P1 and P0 are used also for register Bank Selection  
for 2-Wire Register Write and Read operations  
Register  
Selection  
Instruction Opcode  
Register Selection  
Register Selected  
RB  
0
RA  
0
I3  
I2  
I1  
I0  
RB  
RA  
P1  
P0  
DR0  
DR1  
DR2  
DR3  
0
1
(MSB)  
(LSB)  
1
0
1
1
Pot Selection (Bank Selection)  
Set to P0 = 0 for potentiometer operations  
FN8175.2  
September 27, 2005  
8
X9279  
Table 3. Instruction Set  
Instruction  
Instruction Set  
I3 I2 I1 I0 RB RA  
P
P
Operation  
1
0
Read Wiper Counter  
Register  
1
1
1
1
1
0
0
0
1
1
0
1
1
0
0
1
0
1
0
1
0
0
0
0
Read the contents of the Wiper Counter  
Register  
Write Wiper Counter  
Register  
0
0
0
0
Write new value to the Wiper Counter  
Register  
Read Data Register  
1/0 1/0 1/0 1/0 Read the contents of the Data Register pointed to  
by P1 - P0 and RB - RA  
Write Data Register  
1/0 1/0 1/0 1/0 Write new value to the Data Register  
pointed to by P1 - P0 and RB - RA  
XFR Data Register to  
Wiper Counter Register  
1/0 1/0  
0
0
Transfer the contents of the Data Register  
pointed to by RB - RA (Bank 0 only) to the Wiper  
Counter Register  
XFR Wiper Counter  
Register to Data Register  
1
0
1
0
1
1
0
0
1/0 1/0  
0
0
0
0
Transfer the contents of the Wiper Counter Register  
to the Register pointed to by RB-RA (Bank 0 only)  
Increment/Decrement  
Wiper Counter Register  
0
0
Enable Increment/decrement of the Wiper Counter  
Register  
Note: 1/0 = data is one or zero  
DEVICE DESCRIPTION  
Data Registers (DR)  
The potentiometer has four 8-bit nonvolatile Data  
Registers (DR3-DR0). These can be read or written  
directly by the host. Data can also be transferred  
between any of the four Data Registers and the  
associated Wiper Counter Register. All operations  
changing data in one of the Data Registers is a  
nonvolatile operation and will take a maximum of 10ms.  
Wiper Counter Register (WCR)  
The X9279 contains contains a Wiper Counter  
Register, for the DCP potentiometer. The Wiper  
Counter Register can be envisioned as a 8-bit parallel  
and serial load counter with its outputs decoded to  
select one of 256 switches along its resistor array. The  
contents of the WCR can be altered in four ways: it  
may be written directly by the host via the Write Wiper  
Counter Register instruction (serial load); it may be  
written indirectly by transferring the contents of one of  
four associated data registers via the XFR Data  
Register instruction (parallel load); it can be modified  
one step at a time by the Increment/Decrement  
instruction (See Instruction section for more details).  
Finally, it is loaded with the contents of its Data  
Register zero (DR0) upon power-up.  
If the application does not require storage of multiple  
settings for the potentiometer, the Data Registers can  
be used as regular memory locations for system  
parameters or user preference data.  
Bit [7:0] are used to store one of the 256 wiper  
positions (0~255).  
The Wiper Counter Register is a volatile register; that  
is, its contents are lost when the X9279 is powered-  
down. Although the register is automatically loaded  
with the value in DR0 upon power-up, this may be  
different from the value present at power-down.  
Power-up guidelines are recommended to ensure  
proper loadings of the DR0 value into the WCR. The  
DR0 value of Bank 0 is the default value.  
FN8175.2  
9
September 27, 2005  
X9279  
Table 4. Wiper counter Register, WCR (8-bit), WCR[7:0]: Used to store the current wiper position (Volatile, V).  
WCR7  
V
WCR6  
V
WCR5  
V
WCR4  
V
WCR3  
V
WCR2  
V
WCR1  
V
WCR0  
V
(MSB)  
(LSB)  
Table 5. Data Register, DR (8-bit), Bit [7:0]: Used to store wiper positions or data (Nonvolatile, NV).  
Bit 7  
NV  
Bit 6  
NV  
Bit 5  
NV  
Bit 4  
NV  
Bit 3  
NV  
Bit 2  
NV  
Bit 1  
NV  
Bit 0  
NV  
MSB  
LSB  
Instructions  
Two instructions require a two-byte sequence to  
complete. These instructions transfer data between the  
host and the X9279; either between the host and one of  
the data registers or directly between the host and the  
Wiper Counter Register. These instructions are:  
Four of the seven instructions are three bytes in  
length. These instructions are:  
Read Wiper Counter Register – read the current  
wiper position of the potentiometer,  
XFR Data Register to Wiper Counter Register –  
This transfers the contents of one specified Data  
Register to the Wiper Counter Register.  
Write Wiper Counter Register – change current  
wiper position of the potentiometer,  
Read Data Register – read the contents of the  
selected Data Register;  
XFR Wiper Counter Register to Data Register –  
This transfers the contents of the Wiper Counter  
Register to the specified Data Register.  
Write Data Register – write a new value to the  
selected Data Register.  
The final command is Increment/Decrement (Figure 5  
and 6). The Increment/Decrement command is  
different from the other commands. Once the  
command is issued and the X9279 has responded  
with an acknowledge, the master can clock the  
selected wiper up and/or down in one segment steps;  
thereby, providing a fine tuning capability to the host.  
The basic sequence of the three byte instructions is  
illustrated in Figure 4. These three-byte instructions  
exchange data between the WCR and one of the Data  
Registers. A transfer from a Data Register to a WCR is  
essentially a write to a static RAM, with the static RAM  
controlling the wiper position. The response of the  
wiper to this action will be delayed by t  
. A transfer  
For each SCL clock pulse (t  
) while SDA is HIGH,  
WRL  
HIGH  
the selected wiper will move one resistor segment  
from the WCR (current wiper position), to a Data  
Register is a write to nonvolatile memory and takes a  
towards the R terminal. Similarly, for each SCL clock  
H
minimum of t  
to complete. The transfer can occur  
pulse while SDA is LOW, the selected wiper will move  
WR  
between the potentiometer and one of its four  
associated registers (Bank 0).  
one resistor segment towards the R terminal.  
L
See Instruction format for more details.  
Figure 3. Two-Byte Instruction Sequence  
SCL  
0
1
0
1
0
0
SDA  
ID3 ID2 ID1 ID0  
A2 A1 A0  
S
T
A
R
T
0
A
C
K
RB RA P1  
A
C
K
I3  
I2  
S
T
O
P
P0  
I1 I0  
Internal  
Address  
Device ID  
Instruction  
Opcode  
Register  
Address  
Pot/Bank  
Address  
These commands only valid when P1 = P0 = 0  
FN8175.2  
September 27, 2005  
10  
X9279  
Figure 4. Three-Byte Instruction Sequence  
SCL  
0
1
0
1
0
0
SDA  
ID1  
S
T
A
R
T
ID3 ID2  
ID0  
A
C
K
I3  
RB RA P1 P0  
I0  
A
C
K
D7 D6 D5 D4 D3 D2 D1 D0  
A
C
K
S
T
O
P
I1  
I2  
A2 A1 A0  
External  
Address  
Pot/Bank  
WCR[7:0] valid only when P1=P0=0;  
or  
Device ID  
Instruction  
Opcode  
Register  
Address  
Address  
Data Register D[7:0] for all values of P1 and P0  
Figure 5. Increment/Decrement Instruction Squence  
SCL  
0
1
0
1
SDA  
0
0
A2 A1 A0  
ID3 ID2 ID1 ID0  
Device ID  
I3  
I1  
I2  
I0  
RB RA P1 P0  
A
C
K
I
I
D
E
C
1
S
T
O
P
I
D
E
C
n
A
C
K
S
T
A
R
T
N
C
1
N
C
2
N
C
n
External  
Address  
Pot/Bank  
Register  
Address  
Instruction  
Opcode  
Address  
Figure 6. Increment/Decrement Timing Limits  
INC/DEC  
CMD  
Issued  
t
WRID  
SCL  
SDA  
Voltage Out  
V
/R  
W
W
FN8175.2  
September 27, 2005  
11  
X9279  
INSTRUCTION FORMAT  
Read Wiper Counter Register (WCR)  
Device Type  
Identifier  
Device  
Addresses  
Instruction  
Opcode  
DR/Bank  
Addresses  
Wiper Position  
(Sent by X9279 on SDA)  
S
T
A
R
T
S
A
C
K
S
A
C
K
M S  
A T  
C O  
K P  
W W  
C C  
R R  
W W W W W W  
C C C C C C  
R R R R R R  
0
1
0
1
0 A 2 A 1 A 0  
1 0 0 1 0 0 0 0  
5
6
4 3 2 1 0  
7
Write Wiper Counter Register (WCR)  
Device Type  
Identifier  
Device  
Addresses  
Instruction  
Opcode  
DR/Bank  
Addresses  
Wiper Position  
(Sent by Master on SDA)  
S
T
A
R
T
S
A
C
K
S
A
C
K
S S  
A T  
C O  
K P  
W W  
C C  
R R  
W W W W W W  
C C C C C C  
R R R R R R  
0
1
0
1
0 A 2 A 1 A 0  
1 0 1 0 0 0 0 0  
5
6
4 3 2 1 0  
7
Read Data Register (DR)  
Device Type  
Identifier  
Device  
Addresses  
Instruction  
Opcode  
DR/Bank  
Addresses  
Wiper Position  
(Sent by X9279 on SDA)  
S
T
A
R
T
S
A
C
K
S
M S  
A T  
C O  
K P  
A
C
K
W W  
C C  
R R  
W W W W W W  
C C C C C C  
R R R R R R  
0
1
0
1
0 A 2 A 1 A 0  
1
0
1
1 RB RA P1 P0  
5
4 3 2 1 0  
7
6
Write Data Register (DR)  
Device Type  
Identifier  
Device  
Addresses  
Instruction  
Opcode  
DR/Bank  
Addresses  
Wiper Position  
S (Sent by Master on SDA) S S  
S
T
A
R
T
S
A
C
K
A
C
K
A T  
C O  
K P  
W W  
C C  
R R  
W W W W W W  
C C C C C C  
R R R R R R  
5 4 3 2 1 0  
0
1
0
1
0 A 2 A 1 A 0  
1 1 0 0 RB RA P1 P0  
7 6  
Transfer Wiper Counter Register (WCR) to Data Register (DR)  
S
T
A
R
T
Device Type  
Identifier  
Device  
Addresses  
Instruction  
Opcode  
DR/Bank  
Addresses  
S
A
C
K
S S  
A T HIGH-VOLTAGE  
C O WRITE CYCLE  
K P  
0
1
0
1
0 A 2 A 1 A 0  
1 1 1 0 RB RA 0 0  
FN8175.2  
12  
September 27, 2005  
X9279  
Transfer Data Register (DR) to Wiper Counter Register (WCR)  
S
T
A
R
T
Device Type  
Identifier  
Device  
Addresses  
Instruction  
Opcode  
DR/Bank  
Addresses  
S
A
C
K
S S  
A T  
C O  
K P  
0
1
0
1
0 A 2 A 1 A 0  
1 1 0 1 RB RA 0 0  
Increment/Decrement Wiper Counter Register (WCR)  
S
T
A
R
T
Device Type  
Identifier  
Device  
Addresses  
Instruction  
Opcode  
DR/Bank  
Addresses  
Increment/Decrement  
(Sent by Master on SDA)  
S
A
C
K
S
A
C
K
S
T
O
P
0
1
0
1
0 A 2 A 1 A 0  
0
0
1
0
0
0
0
0
I/D I/D  
.
.
.
.
I/D I/D  
Notes: (1) “MACK”/”SACK”: stands for the acknowledge sent by the master/slave.  
(2) “A3 ~ A0”: stands for the device addresses sent by the master.  
(3) “X”: indicates that it is a “0” for testing purpose but physically it is a “don’t care” condition.  
(4) “I”: stands for the increment operation, SDA held high during active SCL phase (high).  
(5) “D”: stands for the decrement operation, SDA held low during active SCL phase (high).  
FN8175.2  
13  
September 27, 2005  
X9279  
ABSOLUTE MAXIMUM RATINGS  
COMMENT  
Temperature under bias.................... -65°C to +135°C  
Storage temperature ......................... -65°C to +150°C  
Voltage on SCL, SDA any address input  
Stresses above those listed under “Absolute Maximum  
Ratings” may cause permanent damage to the device.  
This is a stress rating only; the functional operation of  
the device (at these or any other conditions above  
those listed in the operational sections of this  
specification) is not implied. Exposure to absolute  
maximum rating conditions for extended periods may  
affect device reliability.  
with respect to V ................................. -1V to +7V  
SS  
V = | (V - V ) |...................................................5.5V  
H
L
Lead temperature (soldering, 10s) .................... 300°C  
(10s)..............................................................±6mA  
I
W
RECOMMENDED OPERATING CONDITIONS  
(4)  
Temp  
Min.  
0°C  
Max.  
+70°C  
+85°C  
Device  
X9279  
Supply Voltage (V  
CC  
)
Limits  
Commercial  
Industrial  
5V ± 10%  
2.7V to 5.5V  
-40°C  
X9279-2.7  
ANALOG CHARACTERISTICS (Over recommended industrial (2.7V) operating conditions unless otherwise stated.)  
Limits  
Symbol  
Parameter  
End to End Resistance  
End to End Resistance  
End to End Resistance Tolerance  
Power Rating  
Min.  
Typ.  
100  
50  
Max.  
Units  
kΩ  
kΩ  
%
Test Conditions  
T version  
R
TOTAL  
R
U version  
TOTAL  
±20  
50  
mW  
mA  
25°C, each pot  
I
Wiper Current  
±3  
W
R
R
Wiper Resistance  
300  
150  
I
I
= ± 3mA @ V  
= ± 3mA @ V  
= 3V  
= 5V  
W
W
W
CC  
CC  
Wiper Resistance  
W
V
Voltage on any R or R Pin  
V
V
V
V
= 0V  
SS  
TERM  
H
L
SS  
CC  
Noise  
-120  
0.4  
dBV/√Hz Ref: 1V  
Resolution  
%
(1)  
(3)  
(5)  
Absolute Linearity  
±1  
MI  
R
R
- R  
w(n)(actual)  
w(n)(expected)  
(5)  
(2)  
(3)  
Relative Linearity  
±0.2  
MI  
- [R  
]
w(n) + MI  
w(n + 1)  
Temperature Coefficient of  
±300  
ppm/°C  
R
TOTAL  
Ratiometric Temp. Coefficient  
Potentiometer Capacitances  
20  
ppm/°C  
pF  
C /C /C  
W
10/10/25  
See Macro model  
H
L
Notes: (1) Absolute linearity is utilized to determine actual wiper voltage versus expected voltage as determined by wiper position when used as a  
potentiometer.  
(2) Relative linearity is utilized to determine the actual change in voltage between two successive tap positions when used as a  
potentiometer. It is a measure of the error in step size.  
(3) MI = RTOT / 255 or (R - R ) / 255, single pot  
H
L
(4) During power-up V  
> V , V , and V .  
CC  
H L W  
(5) n = 0, 1, 2, ....,255; m =0, 1, 2, ...., 254.  
FN8175.2  
14  
September 27, 2005  
X9279  
D.C. OPERATING CHARACTERISTICS (Over the recommended operating conditions unless otherwise specified.)  
Limits  
Symbol  
Parameter  
Min.  
Typ.  
Max.  
Units  
Test Conditions  
= 400kHz; V = +6V;  
SDA = Open; (for 2-Wire, Active, Read  
and Volatile Write States only)  
I
I
I
V
supply current  
(active)  
3
mA  
f
SCL  
CC1  
CC2  
SB  
CC  
CC  
V
supply current  
5
5
mA  
f
= 400kHz; V = +6V;  
CC  
SDA = Open; (for 2-Wire, Active,  
Nonvolatile Write State only)  
CC  
(nonvolatile write)  
SCL  
V
current (standby)  
µA  
V
= +6V; V = V or V  
;
CC  
CC  
IN  
SS  
CC  
SDA = V ; (for 2-Wire, Standby  
CC  
State only)  
I
I
Input leakage current  
Output leakage current  
Input HIGH voltage  
Input LOW voltage  
10  
10  
µA  
µA  
V
V
V
= V to V  
SS CC  
LI  
IN  
= V to V  
SS CC  
LO  
OUT  
V
V
V
V
V
x 0.7  
V
+ 1  
IH  
CC  
-1  
CC  
x 0.3  
V
V
IL  
CC  
0.4  
Output LOW voltage  
Output HIGH voltage  
V
I
= 3mA  
OL  
OL  
OH  
ENDURANCE AND DATA RETENTION  
Parameter  
Minimum endurance  
Data retention  
Min.  
Units  
100,000  
100  
Data changes per bit per register  
years  
CAPACITANCE  
Symbol  
Test  
Input / Output capacitance (SDA)  
Input capacitance (SCL, WP, A2, A1 and A0)  
Max.  
Units  
pF  
Test Conditions  
= 0V  
(6)  
C
C
8
6
V
IN/OUT  
OUT  
V = 0V  
IN  
(6)  
pF  
IN  
POWER-UP TIMING  
Symbol  
Parameter  
Power-up rate  
CC  
Min.  
Max.  
50  
Units  
V/ms  
ms  
(6)  
t V  
CC  
V
0.2  
r
(7)  
t
t
Power-up to initiation of read operation  
Power-up to initiation of write operation  
1
PUR  
(7)  
50  
ms  
PUW  
A.C. TEST CONDITIONS  
Input Pulse Levels  
V
x 0.1 to V x 0.9  
CC  
CC  
Input rise and fall times  
Input and output timing level  
10ns  
V
x 0.5  
CC  
Notes: (6) This parameter is not 100% tested  
(7) t and t are the delays required from the time the (last) power supply (V -) is stable until the specific instruction can be issued.  
PUR  
PUW  
CC  
These parameters are periodically sampled and not 100% tested.  
FN8175.2  
15  
September 27, 2005  
X9279  
EQUIVALENT A.C. LOAD CIRCUIT  
SPICE Macromodel  
5V  
3V  
867  
1533  
R
TOTAL  
R
R
L
H
SDA pin  
SDA pin  
C
C
W
C
L
L
10pF  
100pF  
100pF  
25pF  
10pF  
R
W
AC TIMING  
Symbol  
Parameter  
Min.  
Max.  
Units  
kHz  
ns  
f
t
t
t
t
t
t
t
t
t
t
t
t
Clock Frequency  
Clock Cycle Time  
Clock High Time  
Clock Low Time  
Start Setup Time  
Start Hold Time  
Stop Setup Time  
400  
SCL  
2500  
600  
1300  
600  
600  
600  
100  
30  
CYC  
ns  
HIGH  
LOW  
SU:STA  
HD:STA  
SU:STO  
SU:DAT  
HD:DAT  
R
ns  
ns  
ns  
ns  
SDA Data Input Setup Time  
SDA Data Input Hold Time  
SCL and SDA Rise Time  
SCL and SDA Fall Time  
ns  
ns  
300  
300  
0.9  
ns  
ns  
F
SCL Low to SDA Data Output Valid Time  
SDA Data Output Hold Time  
µs  
ns  
AA  
0
50  
1200  
0
DH  
T
Noise Suppression Time Constant at SCL and SDA inputs  
Bus Free Time (Prior to Any Transmission)  
A0, A1 Setup Time  
ns  
I
t
t
t
ns  
BUF  
ns  
SU:WPA  
HD:WPA  
A0, A1 Hold Time  
0
ns  
HIGH-VOLTAGE WRITE CYCLE TIMING  
Symbol  
Parameter  
Typ.  
Max.  
Units  
t
High-voltage write cycle time (store instructions)  
5
10  
ms  
WR  
FN8175.2  
September 27, 2005  
16  
X9279  
XDCP TIMING  
Symbol  
Parameter  
Min.  
Max.  
10  
Units  
µs  
t
t
Wiper response time after the third (last) power supply is stable  
Wiper response time after instruction issued (all load instructions)  
5
5
WRPO  
WRL  
10  
µs  
SYMBOL TABLE  
WAVEFORM  
INPUTS  
OUTPUTS  
Must be  
steady  
Will be  
steady  
May change  
from Low to  
High  
Will change  
from Low to  
High  
May change  
from High to  
Low  
Will change  
from High to  
Low  
Don’t Care:  
Changes  
Allowed  
Changing:  
State Not  
Known  
N/A  
Center Line  
is High  
Impedance  
.
FN8175.2  
17  
September 27, 2005  
X9279  
TIMING DIAGRAMS  
Start and Stop Timing  
(START)  
(STOP)  
t
t
F
R
SCL  
t
t
t
SU:STO  
SU:STA  
HD:STA  
t
t
F
R
SDA  
Input Timing  
t
t
CYC  
HIGH  
SCL  
SDA  
t
LOW  
t
t
t
BUF  
SU:DAT  
HD:DAT  
Output Timing  
SCL  
SDA  
t
t
DH  
AA  
FN8175.2  
18  
September 27, 2005  
X9279  
XDCP Timing (for All Load Instructions)  
(STOP)  
SCL  
SDA  
VWx  
LSB  
t
WRL  
Write Protect and Device Address Pins Timing  
(START)  
(STOP)  
SCL  
...  
(Any Instruction)  
...  
SDA  
...  
t
t
SU:WPA  
HD:WPA  
WP  
A0, A1  
FN8175.2  
19  
September 27, 2005  
X9279  
APPLICATIONS INFORMATION  
Basic Configurations of Electronic Potentiometers  
+V  
R
V
R
RW  
I
Three terminal Potentiometer;  
Variable voltage divider  
Two terminal Variable Resistor;  
Variable current  
Application Circuits  
Noninverting Amplifier  
Voltage Regulator  
V
+
S
V
V
V (REG)  
O
317  
O
IN  
R
1
R
2
I
adj  
R
R
1
2
V
= (1+R /R )V  
V
(REG) = 1.25V (1+R /R )+I  
R
adj 2  
O
2
1
S
O
2
1
Offset Voltage Adjustment  
Comparator with Hysterisis  
R
R
2
1
V
+
S
V
V
S
O
100kΩ  
+
V
O
TL072  
R
R
1
2
10kΩ  
10kΩ  
+12V  
V
= {R /(R +R )} V (max)  
1 1 2 O  
UL  
RL = {R /(R +R )} V (min)  
10kΩ  
-12V  
L
1
1
2
O
FN8175.2  
September 27, 2005  
20  
X9279  
Application Circuits (continued)  
Attenuator  
Filter  
C
V
+
S
R
V
R
2
O
1
3
+
R
V
O
V
S
R
R
2
R
4
R = R = R = R = 10kΩ  
1
2
3
4
R
1
G
= 1 + R /R  
2 1  
V
= G V  
S
O
O
fc = 1/(2πRC)  
-1/2 G +1/2  
Inverting Amplifier  
Equivalent L-R Circuit  
R
R
2
1
V
S
R
2
C
1
+
V
+
S
V
O
R
R
1
Z
IN  
V
= G V  
S
O
G = - R /R  
2
1
3
Z
= R + s R (R + R ) C = R + s Leq  
2 2 1 3 1 2  
IN  
(R + R ) >> R  
1
3
2
Function Generator  
C
R
R
1
2
+
+
R
R
}
A
}
B
frequency R , R , C  
1
2
amplitude R , R  
A
B
FN8175.2  
September 27, 2005  
21  
X9279  
PACKAGING INFORMATION  
14-LEAD PLASTIC, TSSOP, PACKAGE TYPE V  
.025 (.65) BSC  
.169 (4.3)  
.252 (6.4) BSC  
.177 (4.5)  
.193 (4.9)  
.200 (5.1)  
.047 (1.20)  
.0075 (.19)  
.002 (.05)  
.0118 (.30)  
.006 (.15)  
.010 (.25)  
Gage Plane  
0° - 8°  
Seating Plane  
.019 (.50)  
.029 (.75)  
DetailA(20X)  
.031 (.80)  
.041 (1.05)  
See Detail “A”  
NOTE: ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS)  
All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems.  
Intersil Corporation’s quality certifications can be viewed at www.intersil.com/design/quality  
Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without  
notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and  
reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result  
from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.  
For information regarding Intersil Corporation and its products, see www.intersil.com  
FN8175.2  
22  
September 27, 2005  

相关型号:

X9279UV14-2.7

Single Supply/Low Power/256-Tap/2-Wire Bus
INTERSIL

X9279UV14-2.7

Single Digitally-Controlled (XDCP) Potentiometer
XICOR

X9279UV14-2.7-T

50K DIGITAL POTENTIOMETER, 2-WIRE SERIAL CONTROL INTERFACE, 256 POSITIONS, PDSO14, 4.40 MM, PLASTIC, TSSOP-14
RENESAS

X9279UV14-2.7T1

暂无描述
RENESAS

X9279UV14-2.7T1

Digital Potentiometer, 1 Func, 50000ohm, 2-wire Serial Control Interface, 256 Positions, CMOS, PDSO14, PLASTIC, TSSOP-14
XICOR

X9279UV14I

Single Supply/Low Power/256-Tap/2-Wire Bus
INTERSIL

X9279UV14I

Single Digitally-Controlled (XDCP) Potentiometer
XICOR

X9279UV14I-2.7

Single Supply/Low Power/256-Tap/2-Wire Bus
INTERSIL

X9279UV14I-2.7

Single Digitally-Controlled (XDCP) Potentiometer
XICOR

X9279UV14I-2.7T1

Digital Potentiometer, 1 Func, 50000ohm, 2-wire Serial Control Interface, 256 Positions, CMOS, PDSO14, PLASTIC, TSSOP-14
XICOR

X9279UV14I-T

50K DIGITAL POTENTIOMETER, 2-WIRE SERIAL CONTROL INTERFACE, 256 POSITIONS, PDSO14, 4.40 MM, PLASTIC, TSSOP-14
RENESAS

X9279UV14IT1

50K DIGITAL POTENTIOMETER, 2-WIRE SERIAL CONTROL INTERFACE, 256 POSITIONS, PDSO14, 4.40 MM, PLASTIC, TSSOP-14
RENESAS