MAX6391KA44+ [MAXIM]
Dual-Voltage µP Supervisory Circuits with Sequenced Reset Outputs;型号: | MAX6391KA44+ |
厂家: | MAXIM INTEGRATED PRODUCTS |
描述: | Dual-Voltage µP Supervisory Circuits with Sequenced Reset Outputs |
文件: | 总9页 (文件大小:205K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
19-2210; Rev 2; 12/05
Dual-Voltage µP Supervisory Circuits
with Sequenced Reset Outputs
General Description
Features
The MAX6391/MAX6392 microprocessor (µP) supervisory
circuits provide sequenced logic reset outputs for multi-
component or dual-voltage systems. Each device can
monitor two supply voltages and time-sequence two reset
outputs to control the order in which system components
are turned on and off. The MAX6391/MAX6392 increase
system reliability and reduce circuit complexity and cost
compared to separate ICs or discrete components.
♦ Preset V
Reset Threshold Voltages from 1.58V
CC
to 4.63V (master supply)
♦ Customer-Adjustable RESET IN2 to Monitor
Voltages Down to 625mV (secondary supply)
♦ Fixed (140ms min) RESET1 Timeout
♦ Fixed (140ms min) or Customer-Adjustable
RESET2 Timeout Period
The MAX6391/MAX6392 monitor V
as the master
CC
reset supply. Both RESET1 and RESET2 are asserted
whenever V drops below the selected factory-fixed
♦ Guaranteed Reset Valid to V
= 1V
CC
CC
♦ Active-Low Open-Drain Outputs or Push-
reset threshold voltage. RESET1 remains asserted as
long as V is below the threshold and deasserts
Pull/Open-Drain Combination
CC
140ms (min) after V
exceeds the thresholds.
CC
♦ Internal Open-Drain Pullup Resistors (for external
RESET IN2 is monitored as the secondary reset supply
and is adjustable with an external resistive-divider net-
V
voltage connections)
OH
♦ Manual Reset Input (MAX6392 only)
♦ Immune to Short Negative V Transients
work. RESET2 is asserted whenever either V
or
CC
RESET IN2 is below the selected thresholds. RESET2
CC
remains asserted 140ms (min) or a capacitor-
♦ 15µA Typical Supply Current
♦ Few External Components
♦ Small 8-Pin SOT23 Package
adjustable time period after V
and RESET IN2
CC
exceed their thresholds. RESET2 is always deasserted
after RESET1 during system power-up and is always
asserted before RESET1 during power-down.
The MAX6391 includes two internal pullup resistors for
RESET1 and RESET2 (the open-drain outputs can be
externally connected to the desired pullup voltages).
The MAX6392 includes an active-low manual reset
input (MR) that asserts both RESET1 (push-pull) and
RESET2 (open drain).
Ordering Information
PART*
TEMP RANGE
-40°C to +85°C
-40°C to +85°C
PIN-PACKAGE
SOT23-8
MAX6391KA_ _-T
MAX6392KA_ _-T
SOT23-8
*Insert the desired suffix (see Selector Guide) into the blanks to
complete the part number. The MAX6391/MAX6392 require a
2.5k minimum order increment and are available in tape-and-
reel only. Samples are typically available for standard versions
(see Selector Guide for standard versions). Contact factory for
availability.
The MAX6391/MAX6392 are available in small 8-pin
SOT23 packages and are specified over the -40°C to
+85°C extended temperature range.
Applications
Devices are available in both leaded and lead-free packaging.
Specify lead-free by replacing “-T” with “+T” when ordering.
Computers
Controllers
Pin Configurations
Critical µP Power Monitoring
Set-Top Boxes
TOP VIEW
Printers
RESET IN2
1
2
3
4
8
7
6
5
R1
Servers/Workstations
Industrial Equipment
Multivoltage Monitoring
V
CC
RESET1
R2
MAX6391
CSRT
GND
RESET2
SOT23-8
Typical Operating Circuit appears at end of data sheet.
Pin Configurations continued at end of data sheet.
________________________________________________________________ Maxim Integrated Products
1
For pricing, delivery, and ordering information, please contact Maxim/Dallas Direct! at
1-888-629-4642, or visit Maxim’s website at www.maxim-ic.com.
Dual-Voltage µP Supervisory Circuits
with Sequenced Reset Outputs
ABSOLUTE MAXIMUM RATINGS
CC
RESET1 (MAX6392), RESET IN2, CSRT,
MR to GND ..............................................-0.3V to (V
V
to GND...........................................................-0.3V to +6.0V
Operating Temperature Range ...........................-40°C to +85°C
Junction Temperature......................................................+150°C
Storage Temperature Range.............................-65°C to +150°C
Lead Temperature (soldering, 10s) .................................+300°C
+ 0.3V)
CC
RESET1 (MAX6391), RESET2, R1, R2 to GND......-0.3V to +6.0V
Input Current (V , GND, CSRT, R1, R2, MR) ................. 20mA
CC
Output Current (RESET1, RESET2) .................................. 20mA
Continuous Power Dissipation (T = +70°C)
A
8-Pin SOT23 (derate 5.26mW/°C above +70°C)...........421mW
Stresses beyond those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. These are stress ratings only, and functional
operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to
absolute maximum rating conditions for extended periods may affect device reliability.
ELECTRICAL CHARACTERISTICS
(V
= 1.2V to 5.5V, T = T
A
to T
, unless otherwise specified. Typical values are at V
= +5V and T = +25°C.) (Note 1)
CC A
CC
MIN
MAX
PARAMETER
SYMBOL
CONDITIONS
= 0°C to +85°C
MIN
1.0
TYP
MAX
5.5
UNITS
V
T
T
A
V
Range
CC
= -40°C to +85°C
1.2
5.5
A
Supply Current
I
No load
15
25
µA
CC
MAX639_UA46
MAX639_UA44
MAX639_UA31
MAX639_UA29
MAX639_UA26
MAX639_UA23
MAX639_UA22
MAX639_UA17
MAX639_UA16
4.50
4.25
3.00
2.85
2.55
2.25
2.12
1.62
1.54
610
4.63
4.38
3.08
2.93
2.63
2.32
2.19
1.67
1.58
625
4.75
4.50
3.15
3.00
2.70
2.38
2.25
1.71
1.61
640
50
V
Reset Threshold
V
V
V
CC
TH1
RESET IN2 Threshold
V
= 5V
mV
nA
TH2
CC
RESET IN2 Input Current
V
to RESET1 Delay
t
t
20
10
CC
RD1
V
falling at 1mV/µs (Note 2)
µs
V
or RESET IN2 to RESET2
CC
CC
RD2
Delay
2
_______________________________________________________________________________________
Dual-Voltage µP Supervisory Circuits
with Sequenced Reset Outputs
ELECTRICAL CHARACTERISTICS (continued)
(V
= 1.2V to 5.5V, T = T
A
to T
, unless otherwise specified. Typical values are at V
= +5V and T = +25°C.) (Note 1)
CC A
CC
MIN
MAX
PARAMETER
SYMBOL
CONDITIONS
MIN
140
2.2
TYP
200
3.1
MAX
280
4.0
UNITS
RESET1 Timeout Period
t
ms
RP1
C
C
= 1500pF
CSRT
CSRT
RESET2 Timeout Period (Note 3)
RESET_ Output Voltage Low
t
ms
V
RP2
= V
140
200
280
CC
V
≥ 1.0V,
CC
0.3
T
A
= 0°C to +85°C
I
= 50µA,
SINK
reset asserted
V
≥ 1.2V,
CC
V
0.3
OL
T
A
= -40°C to +85°C
I
I
= 1.2mA, reset asserted, V
= 3.2mA, reset asserted, V
≥ 2.5V
0.3
0.4
SINK
CC
CC
≥ 4.25V
SINK
Open-Drain RESET Output
Leakage Current
V
≥ V
, V
≥ V
,
CC
TH1 RESET IN2
TH2
I
1.0
µA
V
LKG
reset not asserted
V
≥ 2.25V, I
= 500µA,
SOURCE
CC
reset not asserted
Push-Pull RESET1 Output
Voltage High (MAX6392 only)
0.8 x
V
CC
V
OH
V
≥ 4.5V, I
= 800µA, reset not
SOURCE
CC
asserted
V
0.8
IL
V
V
> 4.0V
CC
CC
V
2.4
IH
0.3 x
MR Input
V
V
IL
V
CC
< 4.0V
0.7 x
V
IH
V
CC
MR Minimum Pulse Width
MR Glitch Rejection
50
µs
ns
µs
ns
µs
kΩ
kΩ
100
10
MR to RESET1 Delay
MR to RESET2 Delay
t
t
MR1
MR2
100
10
t
Skew
t
- t
MR1 MR2
MR
MR Pullup Resistance
Pullup to V
35
35
47
60
60
CC
Reset Pullup Resistance
RESET1 to R1 or RESET2 to R2
47
Note 1: Overtemperature limits are guaranteed by design and not production tested. Devices tested at +25°C only.
Note 2: RESET2 asserts before RESET1 when V goes below the threshold for all supply voltage and temperature ranges.
CC
Note 3: CSRT must be connected to either V
adjustable RESET2 timeout period).
(for fixed RESET2 timeout period) or an external capacitor (for user-
CC
_______________________________________________________________________________________
3
Dual-Voltage µP Supervisory Circuits
with Sequenced Reset Outputs
Typical Operating Characteristics
(V
= +5V, T = +25°C, unless otherwise noted.)
A
CC
V
CC
FALLING TO RESET2 DELAY
vs. TEMPERATURE
V
CC
FALLING TO RESET1 DELAY VS.
TEMPERATURE
SUPPLY CURRENT vs. TEMPERATURE
17
17
16
15
14
13
12
11
10
9
28
27
26
25
24
23
22
21
20
16
15
14
13
-40
-15
10
35
60
85
-40
-15
10
35
60
85
-40
-15
10
35
60
85
TEMPERATURE (°C)
TEMPERATURE (°C)
TEMPERATURE (°C)
RESET2 TO RESET1 DELAY
vs. TEMPERATURE
RESET1 TIMEOUT PERIOD
vs. TEMPERATURE
RESET1 TO RESET2 TIMEOUT PERIOD
vs. TEMPERATURE (CSRT = 1500pF)
300
275
250
225
200
3.50
3.25
3.00
2.75
2.50
11.8
11.6
11.4
11.2
11.0
10.8
-40
-15
10
35
60
85
-40
-15
10
35
60
85
-40
-15
10
35
60
85
TEMPERATURE (°C)
TEMPERATURE (°C)
TEMPERATURE (°C)
MAXIMUM TRANSIENT DURATION
vs. RESET COMPARATOR OVERDRIVE
RESET1 TO RESET2 TIMEOUT PERIOD
vs. TEMPERATURE (CSRT TIED TO V
)
CC
60
50
40
30
20
10
300
275
250
225
200
RESET ASSERTS ABOVE
THIS LINE
1
10
100
1000
-40
-15
10
35
60
85
OVERDRIVE (mV)
TEMPERATURE (°C)
4
_______________________________________________________________________________________
Dual-Voltage µP Supervisory Circuits
with Sequenced Reset Outputs
Pin Description
PIN
NAME
FUNCTION
MAX6391
MAX6392
Input Voltage for RESET2 Monitor. High-impedance input for internal reset
comparator. Connect this pin to an external resistive-divider network to set the reset
threshold voltage.
1
2
1
2
RESET IN2
V
Supply Voltage and Input Voltage for Primary Supply Monitor
CC
RESET2 Delay Set Capacitor. Connect to V
for a fixed 140ms (min) timeout period
CC
3
4
3
4
CSRT
GND
or to an external capacitor for a user-adjustable timeout period after V exceeds its
CC
minimum threshold.
Ground
Secondary Reset Output, Open-Drain, Active-Low. RESET2 changes from high to low
when either V or RESET IN2 drop below their thresholds. RESET2 remains low for a
user-adjustable timeout period (see CSRT) or a fixed 140ms (min) after V and
CC
RESET IN2 meet their minimum thresholds.
CC
5
6
5
6
RESET2
R2
47kΩ Internal Pullup Resistor for RESET2. Connect to external voltage for RESET2
high pullup.
Primary Reset Output, Open-Drain (MAX6391) or Push-Pull (MAX6392), Active-Low.
RESET1 changes from HIGH to LOW when the V
reset threshold. RESET1 remains LOW for the reset timeout period after V
the minimum threshold.
input drops below the selected
CC
7
7
RESET1
R1
exceeds
CC
47kΩ Internal Pullup Resistor for RESET1. Connect to external voltage for RESET1
high pullup.
8
—
8
Manual Reset, Active-Low, Internal 47kΩ Pullup to V . Pull LOW to force a reset.
RESET1 and RESET2 remain asserted as long as MR is LOW and for the RESET1 and
RESET2 timeout periods after MR goes HIGH. Leave unconnected or connect to V
CC
—
MR
CC
if unused.
(min) or a user-adjustable time period after RESET IN2
Detailed Description
rises above the 625mV reset threshold and RESET1 is
Each device includes a pair of voltage monitors with
sequenced reset outputs. The first block monitors V
deasserted. Resets are guaranteed valid for V
to 1V.
down
CC
CC
only (RESET1 output is independent of the RESET IN2
monitor). It asserts a reset signal (LOW) whenever V
The timing diagram in Figure 2 shows the reset timing
characteristics of the MAX6391/MAX6392. As shown in
CC
is below the preset voltage threshold. RESET1 remains
asserted for at least 140ms after V rises above the
Figure 2, RESET1 deasserts 140ms (min) (t
) after
RP1
CC
V
exceeds the reset threshold. RESET2 deasserts
CC
RP2
reset threshold. RESET1 timing is internally set in each
device. V voltage thresholds are available from
t
(140ms minimum or a user-adjustable timeout peri-
CC
od) after RESET IN2 exceeds 625mV and RESET1 is
1.57V to 4.63V. In all cases V
acts as the master
CC
deasserted. When RESET IN2 drops below 625mV
supply (all resets are asserted when V
goes below
CC
while V
is above the reset threshold, RESET2 asserts
CC
its selected threshold). The V
device power supply.
input also acts as the
CC
within 10µs typ. RESET1 is unaffected when this hap-
pens. When V falls below V , RESET2 always
CC
TH1
The second block monitors both RESET IN2 and V . It
CC
asserts a reset signal (LOW) whenever RESET IN2 is
asserts before RESET1 (t
< t
).
RD2
RD1
below the 625mV threshold or V
is below its reset
CC
threshold. RESET2 remains asserted for a fixed 140ms
_______________________________________________________________________________________
5
Dual-Voltage µP Supervisory Circuits
with Sequenced Reset Outputs
MR
(MAX6392 ONLY)
V
CC
V
CC
MR
DETECT
(MAX6392
ONLY)
R1
MR
(MAX6391 ONLY)
PULLUP
47kΩ
FIXED RESET
TIMEOUT
PERIOD
RESET1
1.25V
V
CC
R2
47kΩ
0.625V
FIXED OR
CAPACITOR-
ADJUSTABLE
RESET TIMEOUT
PERIOD
RESET2
RESET IN2
CSRT
Figure 1. Functional Diagram
V
TH1
V
TH1
V
CC
t
RD1
t
RP1
RESET1
V
TH2
V
TH2
RESET IN2
t
t
t
RD2
RD2
RP2
t
RP2
RESET2
Figure 2. Timing Diagram
6
_______________________________________________________________________________________
Dual-Voltage µP Supervisory Circuits
with Sequenced Reset Outputs
chain. The MAX6391 internally determines the CSRT
connection and provides the proper timing setup.
Selector Guide
NOMINAL
THRESHOLD (V)
In all cases, RESET IN2 acts as the slave supply. V
can assert the RESET2 output but RESET IN2 will have
no effect on the RESET1 output.
CC
PART NUMBER
TOP MARK
MAX6391KA46
MAX6391KA44
MAX6391KA31
MAX6391KA29
MAX6391KA26
MAX6391KA23
MAX6391KA22
MAX6391KA17
MAX6391KA16
MAX6392KA46
MAX6392KA44
MAX6392KA31
MAX6392KA29
MAX6392KA26
MAX6392KA23
MAX6392KA22
MAX6392KA17
MAX6392KA16
4.63
4.38
3.08
2.93
2.63
2.32
2.19
1.67
1.58
4.63
4.38
3.08
2.93
2.63
2.32
2.19
1.67
1.58
AAHJ
AAHK
AAHL
AAHM
AAHN
AAHO
AAHP
AAHQ
AAHR
AAHS
AAHT
AAHU
AAHV
AAHW
AAHX
AAHY
AAHZ
AAIA
Monitoring Voltages Other Than V
CC
An external resistive-divider network is required at
RESET IN2 for most applications. The divider resistors,
R3 and R4, may be calculated by the following formula:
✕
V
= V
(R3 + R4)/R4
RST
TH2
where V
RST
= 625mV (internal reference voltage) and
TH2
V
is the desired reset threshold voltage. R4 may be
set to a conveniently high value (500kΩ for example, to
minimize current consumption) and the equation may
be solved for R3 by:
✕
R3 = R4 (V
/V
- 1)
RST TH2
For single-supply operations requiring two reset out-
puts (RESET1 before RESET2), connect RESET IN2
directly to V
and adjust RESET2 timeout delay with
CC
as desired.
C
CRST
Pullup Resistors
The MAX6391 includes open-drain outputs for both
RESET1 and RESET2. Two internal resistors, R1 and
R2, of 47kΩ each are provided with internal connec-
tions to RESET1 and RESET2. These resistors may be
connected to the appropriate external voltage for inde-
Standard versions in bold face. Samples are typically available
for standard versions. Contact factory for availability.
pendent V
drive with no additional component
OH
Applications Information
requirements.
The MAX6392 includes a manual reset option, MR, that
replaces the R1 pullup resistor. The active-low manual
reset input forces both RESET1 and RESET2 low.
RESET2 is driven active before RESET1 in all cases
(10µs typ). The resets follow standard reset timing
specifications after the manual reset is released. The
Selecting the Reset Timeout Capacitor
The RESET2 delay may be adjusted by the user with an
external capacitor connected from the CSRT pin to
ground. The MAX6391 includes a 600nA current source
that is switched to C
to create a voltage ramp. The
CSRT
voltage ramp is compared to the internal 1.25V refer-
ence to set the RESET2 delay period. The period is cal-
culated by:
manual reset is internally pulled up to V
through a
CC
47kΩ resistor.
✕
∆t = C ∆V/I
Negative-Going V
Transients
CC
In addition to issuing a reset to the µP during power-up,
power-down, and brownout conditions, these devices
are relatively immune to short-duration, negative-going
where ∆V = 1.25V, I = 600nA, and C is the external
capacitor.
Simplifying,
V
or RESET IN2 transients (glitches). The Typical
CC
6
✕
✕
t
= 2.08 10 s / F
C
CSRT
Operating Characteristics show the Maximum Transient
Duration vs. Reset Comparator Overdrive graph. The
graph shows the maximum pulse width that a negative-
RP
For C
= 1500pF, t = 3.1ms
RP
CSRT
A fixed internal 140ms (min) reset delay time for
going V
transient may typically have without issuing
a reset signal. As the amplitude of the transient increas-
es, the maximum allowable pulse width decreases.
CC
RESET2 may be chosen by connecting the CSRT pin to
V
CC
. The V
to CSRT connection disables the voltage
CC
ramp and enables a separate fixed delay counter
_______________________________________________________________________________________
7
Dual-Voltage µP Supervisory Circuits
with Sequenced Reset Outputs
Typical Operating Circuit
V
CC
= 3.3V
MASTER
PROCESSOR
V
RESET1
R2
RESET
CC
MAX6392
V
CC
= 1.8V
GND
R3
R4
MR
RSTIN2
RESET2
SLAVE
CSRT
PROCESSOR
C
CSRT
RESET
Chip Information
Pin Configurations (continued)
TRANSISTOR COUNT: 810
PROCESS: BiCMOS
TOP VIEW
RESET IN2
1
2
3
4
8
7
6
5
MR
V
CC
RESET1
R2
MAX6392
CSRT
GND
RESET2
SOT23-8
8
_______________________________________________________________________________________
Dual-Voltage µP Supervisory Circuits
with Sequenced Reset Outputs
Package Information
(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information
go to www.maxim-ic.com/packages.)
SEE DETAIL "A"
SYMBOL
MIN
MAX
e
b
A
0.90
0.00
0.90
0.28
0.09
2.80
2.60
1.50
0.30
1.45
0.15
1.30
0.45
0.20
3.00
3.00
1.75
0.60
C
L
A1
A2
b
C
D
E
C
C
L
E1
L
E
E1
L
0.25 BSC.
L2
e
PIN 1
I.D. DOT
(SEE NOTE 6)
0.65 BSC.
1.95 REF.
0∞
e1
0
8∞
e1
D
C
C
L
L2
A2
A
GAUGE PLANE
A1
SEATING PLANE
C
0
L
NOTE:
1. ALL DIMENSIONS ARE IN MILLIMETERS.
2. FOOT LENGTH MEASURED FROM LEAD TIP TO UPPER RADIUS OF
HEEL OF THE LEAD PARALLEL TO SEATING PLANE C.
DETAIL "A"
3. PACKAGE OUTLINE EXCLUSIVE OF MOLD FLASH & METAL BURR.
4. PACKAGE OUTLINE INCLUSIVE OF SOLDER PLATING.
5. COPLANARITY 4 MILS. MAX.
6. PIN 1 I.D. DOT IS 0.3 MM ÿ MIN. LOCATED ABOVE PIN 1.
PROPRIETARY INFORMATION
TITLE:
7. SOLDER THICKNESS MEASURED AT FLAT SECTION OF LEAD
BETWEEN 0.08mm AND 0.15mm FROM LEAD TIP.
PACKAGE OUTLINE, SOT-23, 8L BODY
8. MEETS JEDEC MO178.
APPROVAL
DOCUMENT CONTROL NO.
REV.
1
21-0078
D
1
Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are
implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.
Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600 _____________________ 9
© 2005 Maxim Integrated Products
Printed USA
is a registered trademark of Maxim Integrated Products, Inc.
相关型号:
SI9130DB
5- and 3.3-V Step-Down Synchronous ConvertersWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9135LG-T1
SMBus Multi-Output Power-Supply ControllerWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9135LG-T1-E3
SMBus Multi-Output Power-Supply ControllerWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9135_11
SMBus Multi-Output Power-Supply ControllerWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9136_11
Multi-Output Power-Supply ControllerWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9130CG-T1-E3
Pin-Programmable Dual Controller - Portable PCsWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9130LG-T1-E3
Pin-Programmable Dual Controller - Portable PCsWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9130_11
Pin-Programmable Dual Controller - Portable PCsWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9137
Multi-Output, Sequence Selectable Power-Supply Controller for Mobile ApplicationsWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9137DB
Multi-Output, Sequence Selectable Power-Supply Controller for Mobile ApplicationsWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9137LG
Multi-Output, Sequence Selectable Power-Supply Controller for Mobile ApplicationsWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9122E
500-kHz Half-Bridge DC/DC Controller with Integrated Secondary Synchronous Rectification DriversWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
©2020 ICPDF网 联系我们和版权申明