MP38900 [MPS]
High Efficiency, Fast Transient, 10A, 16V Synchronous Step-down Converter In a Tiny QFN20 Package;型号: | MP38900 |
厂家: | MONOLITHIC POWER SYSTEMS |
描述: | High Efficiency, Fast Transient, 10A, 16V Synchronous Step-down Converter In a Tiny QFN20 Package |
文件: | 总23页 (文件大小:859K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
MP38900/MP38900-B
High Efficiency, Fast Transient, 10A, 16V
Synchronous Step-down Converter
In a Tiny QFN20 (3x4mm) Package
The Future of Analog IC Technology
DESCRIPTION
FEATURES
The MP38900/MP38900-B is a fully integrated,
high frequency synchronous rectified step-down
switch mode converter. It offers a very compact
solution to achieve 10A continuous output current
over a wide input supply range with excellent
Wide 4.5V to 16V Operating Input Range
10A Output Current
Internal 27mΩ High-Side, 10mΩ Low-Side
Power MOSFETs
Proprietary Switching Loss Reduction
Technique
1% Reference Voltage
Programmable Soft Start Time
Soft Shutdown (MP38900,)
High-Z Shutdown (MP38900-B)
Programmable Switching Frequency
SCP, OCP, OVP, UVP Protection and
Thermal Shutdown
load and line regulation. The
MP38900/
MP38900-B operates at high efficiency over a
wide output current load range.
The table below summarizes the variations
among the MP38900 and the MP38900-B.
External
VCC
OCP
Latch Off
OCP
MP38900
Soft SHDN
Hi-Z SHDN
MP38900-B Built-in VCC
Hiccup
Output Adjustable from 0.8V to 13V
Available in a QFN20 (3x4mm) Package
To futher optimize efficiency at light load, the VCC
supply of MP38900 is designed to be biased
externally.
APPLICATIONS
Notebook Systems and I/O Power
Networking Systems
Optical Communication Systems
Distributed Power POL Systems
Constant-On-Time (COT) control mode provides
fast transient response and eases loop
stabilization.
Full protection features include SCP, OCP, OVP,
UVP and thermal shutdown.
All MPS parts are lead-free and adhere to the RoHS directive. For MPS green
status, please visit MPS website under Quality Assurance. “MPS” and “The
Future of Analog IC Technology” are Registered Trademarks of Monolithic
Power Systems, Inc.
The MP38900/MP38900-B requires a minimum
number of readily available standard external
components and is available in a space-saving
QFN20 (3x4mm) package.
MP38900/MP38900-B Rev. 1.1
6/25/2012 MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2012 MPS. All Rights Reserved.
www.MonolithicPower.com
1
MP38900/MP38900-B – HIGH EFFICIENCY, FAST TRANSIENT SYNCHRONOUS STEP-DOWN CONVERTER
TYPICAL APPLICATION
U1
R3
4.7
8,19
7
BST
SW
IN
VIN
R7
174k
R5
100k
9,10,17,18
MP38900
VOUT
1.05V
2
FREQ
VCC
VCC
20
R4
360k
R1
12.1k
C4
220pF
GND
6
5
PGOOD
3
FB
EN
EN
SS
R2
43.2k
AGND PGND
11-16
4
1
C6
33nF
MP38900/MP38900-B Rev. 1.1
6/25/2012
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2012 MPS. All Rights Reserved.
2
MP38900/MP38900-B – HIGH EFFICIENCY, FAST TRANSIENT SYNCHRONOUS STEP-DOWN CONVERTER
ORDERING INFORMATION
Part Number
MP38900DL*
Package
Top Marking
38900
QFN20 (3x4mm)
QFN20 (3x4mm)
MP38900DL-B***
38900B
* For Tape & Reel, add suffix –Z (e.g. MP38900DL–Z)
For RoHS compliant packaging, add suffix –LF (e.g. MP38900DL–LF–Z)
***For Tape & Reel, add suffix –Z (e.g. MP38900DL-B–Z)
For RoHS compliant packaging, add suffix –LF (e.g. MP38900DL-B–LF–Z)
PACKAGE REFERENCE
TOP VIEW
VCC IN SW
SW
20
19
18
17
16
15
14
13
12
PGND
PGND
PGND
PGND
PGND
AGND
FREQ
FB
1
2
3
4
5
6
IN
IN
SW
SS
SW
EN
IN
11 PGND
PGOOD
7
8
9
10
BST IN SW SW
EXPOSED PAD
ON BACKSIDE
Thermal Resistance (4)
QFN20 (3x4mm)......................48 ...... 10...C/W
θJA
θJC
ABSOLUTE MAXIMUM RATINGS (1)
Supply Voltage VIN ....................................... 18V
Supply Voltage VCC ........................................ 6V
Notes:
1) Exceeding these ratings may damage the device.
2) The maximum allowable power dissipation is a function of the
maximum junction temperature TJ(MAX), the junction-to-
ambient thermal resistance θJA, and the ambient temperature
TA. The maximum allowable continuous power dissipation at
any ambient temperature is calculated by PD(MAX)=(TJ(MAX)-
TA)/θJA. Exceeding the maximum allowable power dissipation
will cause excessive die temperature, and the regulator will go
into thermal shutdown. Internal thermal shutdown circuitry
protects the device from permanent damage.
V
V
SW........................................-0.3V to VIN + 0.3V
BST ......................................................VSW + 6V
I
V
VIN (RMS)........................................................ 3.5A
PGOOD ...................................-0.3V to VCC +0.6V
All Other Pins..................................-0.3V to +6V
(2)
Continuous Power Dissipation (TA = +25°C)
………………………………………………….2.6W
Junction Temperature...............................150C
Lead Temperature ....................................260C
Storage Temperature............... -65C to +150C
3) The device is not guaranteed to function outside of its
operating conditions.
4) Measured on JESD51-7, 4-layer PCB.
Recommended Operating Conditions (3)
Supply Voltage VIN ...........................4.5V to 16V
Supply Voltage VCC ........................................ 5V
Output Voltage VOUT.........................0.8V to 13V
Operating Junction Temp. (TJ). -40°C to +125°C
MP38900/MP38900-B Rev. 1.1
6/25/2012 MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2012 MPS. All Rights Reserved.
www.MonolithicPower.com
3
MP38900/MP38900-B – HIGH EFFICIENCY, FAST TRANSIENT SYNCHRONOUS STEP-DOWN CONVERTER
ELECTRICAL CHARACTERISTICS
VIN = 12V, VCC=5V, TA = +25C, unless otherwise noted.
Parameters
Symbol
Condition
Min
Typ
0
Max
1
Units
Input Supply Current
(Shutdown)
IIN
VEN = 0V
μA
Input Supply Current
(Quiescent)
V
EN = 2V, VFB = 0.95V,
IIN
IIN
420
40
μA
μA
μA
MP38900-B (6)
Input Supply Current
(Quiescent)
VEN = 2V, VFB = 0.95V
MP38900 (6)
VCC Supply Current
(Quiescent)
VEN = 2V, VFB = 1V
MP38900
Ivcc
350
HS Switch On Resistance (5)
LS Switch On Resistance (5)
HSRDS-ON
LSRDS-ON
27
10
mΩ
mΩ
VEN = 0V, VSW = 0V or
12V
Switch Leakage
Current Limit
SWLKG
ILIMIT
0
1
μA
A
16.5
300
R7=250kΩ,
One-Shot On Time
TON
ns
VOUT=1.05V
Minimum Off Time(5)
TOFF
TFB
100
7.5
50
ns
μs
Fold-back Off Time(5)
ILIM=1 (HIGH)
ILIM=1 (HIGH)
OCP hold-off time(5)
TOC
μs
Feedback Voltage
VFB
807
815
10
823
50
mV
nA
μA
μA
VFB
VFB
ms
ms
V
Feedback Current
IFB
VFB = 815mV
VSS=0V
Soft Start Charging Current
Soft Stop Discharging Current
Power Good Rising Threshold
Power Good Falling Threshold
Power Good Rising Delay
Power Good Rising Delay
EN Rising Threshold
+ISS
8.5
8.5
0.9
0.85
1.5
1.5
1.35
420
1.5
-ISS
VSS=0.815V
PGOODVth-Hi
PGOODVth-Lo
TPGOOD
TPGOOD
ENVth-Hi
ENVth-Hys
IEN
Tss = 2ms, MP38900
MP38900-B
1.05
3.8
1.60
4.2
EN Threshold Hysteresis
EN Input Current
mV
μA
VEN = 2V
MP38900
VCC Under-Voltage Lockout
Threshold Rising
VCCUVVth
VCCUVHYS
VINUVVth
4.0
880
4.0
V
mV
V
VCC Under-Voltage Lockout
Threshold Hysteresis
MP38900
VIN Under-Voltage Lockout
Threshold Rising
MP38900-B
MP38900-B
3.8
4.2
5
VIN Under-Voltage Lockout
Threshold Hysteresis
VINUVHYS
VCC
880
5
mV
VCC Regulator Output Voltage
VCC Regulator Load Regulation
MP38900-B
V
MP38900-B, ICC=5mA
%
VOUT Over-Voltage Protection
Threshold
VOVP
1.25
VFB
MP38900/MP38900-B Rev. 1.1
www.MonolithicPower.com
4
6/25/2012
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2012 MPS. All Rights Reserved.
MP38900/MP38900-B – HIGH EFFICIENCY, FAST TRANSIENT SYNCHRONOUS STEP-DOWN CONVERTER
ELECTRICAL CHARACTERISTICS (continued)
VIN = 12V, VCC=5V, TA = +25C, unless otherwise noted.
Parameters
Symbol
Condition
Min
Typ
0.7
Max
Units
VFB
VOUT Under-Voltage Detection
Threshold
VUVP
Thermal Shutdown
TSD
150
25
°C
°C
Thermal Shutdown Hysteresis
TSD-HYS
Notes:
5) Guaranteed by design.
6) If the test condition is marked with MP38900 or MP38900-B, the characteristic applies to MP38900 or MP38900-B respectively.
MP38900/MP38900-B Rev. 1.1
6/25/2012
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2012 MPS. All Rights Reserved.
5
MP38900/MP38900-B – HIGH EFFICIENCY, FAST TRANSIENT SYNCHRONOUS STEP-DOWN CONVERTER
PIN FUNCTIONS
Pin #
Name
Description
1
AGND
Analog Ground.
Frequency Set during CCM operation. The ON period is determined by the input
voltage and the frequency-set resistor connected to FREQ pin. Connect a resistor
to IN for line feed-forward. Decouple with a 1nF capacitor.
2
3
FREQ
FB
Feedback. An external resistor divider from the output to GND, tapped to the FB
pin, sets the output voltage.
Soft Start. Connect an external SS capacitor to program the soft start time for the
switch mode regulator. When the EN pin becomes high, an internal current source
(8.5μA) charges up the SS capacitor and the SS voltage slowly ramps up from 0 to
4
SS
VFB smoothly. For MP38900, when the EN pin becomes low, an internal current
source (8.5μA) discharges the SS capacitor and the SS voltage slowly ramps
down. For MP38900-B, SS will pull low as soon as EN goes low.
EN=1 to enable the MP38900/MP38900-B. For automatic start-up, connect EN pin
to IN with a 100kΩ resistor. It includes an internal 1MΩ pull-down resistor.
5
6
EN
Power Good Output. The output of this pin is an open drain and is high if the
output voltage is higher than 90% of the nominal voltage. There is delay from FB ≥
90% to PGOOD high, which is 50% of SS time plus 0.5ms. For MP38900-B, the
delay is fixed as 1.5ms.
PGOOD
Bootstrap. A capacitor connected between SW and BS pins is required to form a
floating supply across the high-side switch driver.
7
BST
IN
Supply Voltage. The MP38900/MP38900-B operates from a +4.5V to +16V input
rail. C1 is needed to decouple the input rail. Use wide PCB traces and multiple vias
to make the connection.
8, 19
9, 10, 17, 18
11-16
SW
Switch Output. Use wide PCB traces and multiple vias to make the connection.
System Ground. This pin is the reference ground of the regulated output voltage.
For this reason care must be taken in PCB layout.
PGND
MP38900: External 5V Supply. This 5V supply has to be applied in order to bias
the device. Decouple with a 1µF capacitor as close to this pin as possible.
MP38900-B: Internal 5V supply. Decouple with a 1μF capacitor as close to this pin
as possible.
20
VCC
MP38900/MP38900-B Rev. 1.1
6/25/2012
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2012 MPS. All Rights Reserved.
6
MP38900/MP38900-B – HIGH EFFICIENCY, FAST TRANSIENT SYNCHRONOUS STEP-DOWN CONVERTER
TYPICAL PERFORMANCE CHARACTERISTICS
VIN=12V, VOUT =1.2V, L=1.0µH, TA=+25°C, unless otherwise noted.
100
100
90
100
90
V
=5V
IN
F
=300kHz
F
SW
90
80
80
V
=12V
80
=600kHz
SW
IN
70
60
70
60
70
60
50
50
0.01
50
0.1
1
10
0.01
0.1
IOUT (A)
1
10
0.01
0.1
IOUT (A)
1
10
IOUT (A)
Line Regulation
Load Regulation
Case Temperature Rise vs.
Output Current
50
45
40
35
30
25
20
0.6
0.4
0.2
0.3
0.2
0.1
0
I
=10A
OUT
V
=5V
IN
I
=0A
OUT
0
-0.1
-0.2
-0.3
-0.4
V
=12V
IN
I
=5A
OUT
-0.2
-0.4
-0.6
5
7
9
11
0
2
4
6
8
10
0
2
4
6
8
10
V
IN (V)
I
OUT (A)
IOUT (A)
Frequency vs. Temperature
Frequency vs. V
Frequency vs. Load Current
IN
I
= 10A
I
= 10A
OUT
OUT
1000
100
730
710
690
670
650
800
700
600
10
1
500
-50 -25
0
25 50 75 100 125
4
6
8
10
12
0.01
0.1
IOUT (A)
1
10
VIN (V)
MP38900/MP38900-B Rev. 1.1
6/25/2012
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2012 MPS. All Rights Reserved.
7
MP38900/MP38900-B – HIGH EFFICIENCY, FAST TRANSIENT SYNCHRONOUS STEP-DOWN CONVERTER
TYPICAL PERFORMANCE CHARACTERISTICS (continued)
VIN=12V, VOUT =1.2V, L=1.0µH, TA=+25°C, unless otherwise noted.
Input & Output Voltage Ripple Input & Output Voltage Ripple Input & Output Voltage Ripple
I
= 0A
I
= 0.5A
I
= 10A
OUT
OUT
OUT
V
V
OUT
OUT
V
50mV/div.
50mV/div.
OUT
50mV/div.
V
V
V
IN
IN
IN
50mV/div.
200mV/div.
50mV/div.
I
L
5A/div.
V
V
SW
SW
5V/div.
10V/div.
I
I
L
V
L
SW
5A/div.
5A/div.
10V/div.
Power Good Through
Vin Start-up
Power Good Through
Vin Shut-down
Start-up Through Vin
I
= 0A
OUT
I
= 10A
I
= 10A
OUT
OUT
V
V
V
OUT
OUT
OUT
1V/div.
1V/div.
1V/div.
V
V
V
IN
IN
IN
5V/div.
V
5V/div.
5V/div.
5V/div.
PG
SW
PG
5V/div.
5V/div.
I
I
L
I
L
L
5A/div.
5A/div.
5A/div.
Start-up Through Vin
Shut-down Through Vin
Shut-down Through Vin
I
= 10A
I
= 0A
I
= 10A
OUT
OUT
OUT
V
V
V
OUT
OUT
OUT
1V/div.
1V/div.
1V/div.
V
V
V
IN
IN
IN
5V/div.
5V/div.
5V/div.
V
V
SW
SW
5V/div.
5V/div.
V
SW
5V/div.
I
I
I
L
L
L
5A/div.
5A/div.
5A/div.
MP38900/MP38900-B Rev. 1.1
6/25/2012
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2012 MPS. All Rights Reserved.
8
MP38900/MP38900-B – HIGH EFFICIENCY, FAST TRANSIENT SYNCHRONOUS STEP-DOWN CONVERTER
TYPICAL PERFORMANCE CHARACTERISTICS (continued)
VIN=12V, VOUT =1.2V, L=1.0µH, TA=+25°C, unless otherwise noted.
MP38900/MP38900-B Rev. 1.1
6/25/2012
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2012 MPS. All Rights Reserved.
9
MP38900/MP38900-B – HIGH EFFICIENCY, FAST TRANSIENT SYNCHRONOUS STEP-DOWN CONVERTER
TYPICAL PERFORMANCE CHARACTERISTICS (continued)
VIN=12V, VOUT =1.2V, L=1.0µH, TA=+25°C, unless otherwise noted.
MP38900/MP38900-B Rev. 1.1
6/25/2012
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2012 MPS. All Rights Reserved.
10
MP38900/MP38900-B – HIGH EFFICIENCY, FAST TRANSIENT SYNCHRONOUS STEP-DOWN CONVERTER
BLOCK DIAGRAM
IN
Current Sense
Amplifer
FREQ
VCC
+
-
RSEN
OC
Over-Current
Timer
D2
Refresh
Timer
BST
I
LIM
+
OFF
Timer
REFERENCE
EN
-
HS-FET
HS Ilimit
HS
Comparator
Driver
PWM
xS
xR
Q
0.4V
1.0V
0.8V
1MEG
LOGIC
SW
SOFT
START/STOP
SS
VCC
ON
Timer
START
Loop
+
+
-
LS-FET
FB
LS
Driver
Comparator
Current
Modulator
PGOOD
+
-
UV
+
-
PGND
AGND
PGOOD
Comparator
UV Detect
Comparator
OV
+
-
OV Detect
Comparator
Figure 2: Functional Block Diagram
MP38900/MP38900-B Rev. 1.1
6/25/2012
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2012 MPS. All Rights Reserved.
11
MP38900/MP38900-B – HIGH EFFICIENCY, FAST TRANSIENT SYNCHRONOUS STEP-DOWN CONVERTER
OPERATION
PWM Operation
As Figure 3 shows, when the output current is
high, the HS-FET and LS-FET repeat on/off as
The MP38900/MP38900-B is a fully integrated
synchronous rectified step-down switch mode
converter. Constant-on-time (COT) control is
employed to provide fast transient response and
easy loop stabilization. At the beginning of each
cycle, the high-side MOSFET (HS-FET) is turned
on when the feedback voltage (VFB) is below the
described above. In this operation, the inductor
current will never go to zero. It’s called
continuous-conduction-mode (CCM) operation. In
CCM operation, the switching frequency (fSW) is
fairly constant.
Light-Load Operation
reference voltage (VREF
)
which indicates
When the load current decreases, The
MP38900/MP38900-B reduces the switching
frequency automatically to maintain high
efficiency. The light load operation is shown in
Figure 4. The VFB does not reach VREF when the
inductor current is approaching zero. As the
output current reduces from heavy-load condition,
the inductor current also decreases, and
eventually comes close to zero. The LS-FET
driver turns into tri-state (high Z) whenever the
inductor current reaches zero level. A current
modulator takes over the control of LS-FET and
limits the inductor current to less than 600μA.
Hence, the output capacitors discharge slowly to
GND through LS-FET as well as R1 and R2. As a
result, the efficiency at light load condition is
greatly improved. At light load condition, the HS-
FET is not turned ON as frequently as at heavy
load condition. This is called skip mode.
insufficient output voltage. The ON period is
determined by the input voltage and the
frequency-set resistor as follows:
12R7
k
(1)
ton (ns)
tDELAY1(ns)
V (V)0.45
IN
Where R7 is the resistor to set switching
frequency, tDELAY1 is the 20ns delay of a
comparator in the tON module.
After the ON period elapses, the HS-FET is
turned off, or becomes OFF state. It is turned ON
again when VFB drops below VREF. By repeating
operation this way, the converter regulates the
output voltage. The integrated low-side MOSFET
(LS-FET) is turned on when the HS-FET is in its
OFF state to minimize the conduction loss. There
will be a dead short between input and GND if
both HS-FET and LS-FET are turned on at the
same time. It’s called shoot-through. In order to
avoid shoot-through,
a
dead-time (DT) is
internally generated between HS-FET off and LS-
FET on, or LS-FET off and HS-FET on.
Heavy-Load Operation
Figure 4: Light Load Operation
As the output current increases from the light
load condition, the time period within which the
current modulator regulates becomes shorter.
The HS-FET is turned on more frequently. Hence,
the switching frequency increases correspondingly.
The output current reaches the critical level when
the current modulator time is zero. The critical
level of the output current is determined as
follows:
Figure 3: Heavy Load Operation
MP38900/MP38900-B Rev. 1.1
www.MonolithicPower.com
12
6/25/2012
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2012 MPS. All Rights Reserved.
MP38900/MP38900-B – HIGH EFFICIENCY, FAST TRANSIENT SYNCHRONOUS STEP-DOWN CONVERTER
the VFB ripple dominates in noise immunity. The
magnitude of the VFB ripple doesn’t affect the
noise immunity directly.
(VIN VOUT) VOUT
2LFSW VIN
IOUT
(2)
It turns into PWM mode once the output current
exceeds the critical level. After that, the switching
frequency stays fairly constant over the output
current range.
VS L OPE1
VNOISE
VF B
VR E F
Switching Frequency
HS Driver
Constant-on-time (COT) control is used in the
MP38900/MP38900-B and there is no dedicated
oscillator in the IC. The input voltage is feed-
forwarded to the on-time one-shot timer through
the resistor R7. The duty ratio is kept as VOUT/VIN.
Hence, the switching frequency is fairly constant
over the input voltage range. The switching
frequency can be set as follows:
J itter
Figure 5: Jitter in PWM Mode
VS L OP E 2
VNOISE
VFB
VREF
106
V (V)
(3)
fSW (kHz)
12R7(k)
IN
tDELAY2(ns)
HS Driver
V (V)0.45 VOUT (V)
IN
Jitter
Where tDELAY2 is the comparator delay. It’s about
40ns.
Figure 6: Jitter in Skip Mode
Ramp with Large ESR Cap
In the case of POSCAP or other types of
capacitor with larger ESR is applied as output
capacitor. The ESR ripple dominates the output
ripple, and the slope on the FB is quite ESR
related. Figure 7 shows an equivalent circuit in
PWM mode with the HS-FET off and without an
external ramp circuit. Turn to application
information section for design steps with large
ESR caps.
MP38900/MP38900-B is optimized to operate at
high switching frequency with high efficiency.
High switching frequency makes it possible to
utilize small sized LC filter components to save
system PCB space.
Jitter and FB Ramp Slope
Figure 7: Simplified Circuit in PWM Mode
without External Ramp Compensation
Figure 5 and Figure 6 show jitter occurring in
both PWM mode and skip mode. When there is
noise in the VFB downward slope, the ON time of
the HS-FET driver deviates from its intended
location and produces jitter. It is necessary to
understand that there is a relationship between a
system’s stability and the steepness of the VFB
ripple’s downward slope. The slope steepness of
To realize the stability when no external ramp is
used, usually the ESR value should be chosen
as follow:
MP38900/MP38900-B Rev. 1.1
www.MonolithicPower.com
13
6/25/2012
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2012 MPS. All Rights Reserved.
MP38900/MP38900-B – HIGH EFFICIENCY, FAST TRANSIENT SYNCHRONOUS STEP-DOWN CONVERTER
As can be seen from equation 8, if there is
instability in PWM mode, we can reduce either
R4 or C4. If C4 can not be reduced further due to
limitation from equation 5, then we can only
reduce R4. For a stable PWM operation, the
tSW
tON
2
0.7
(4)
RESR
COUT
t
SW is the switching period.
V
slope1 should be design follow equation 9.
When using a large-ESR capacitor on the output,
add a ceramic capacitor with a value of 10uF or
less to in parallel to minimize the effect of ESL.
tSW
t
+
ON -RESRCOUT
2
Io10-3
tSW -ton
0.7π
(9)
-Vslope1
VOUT +
Ramp with Small ESR Cap
2LCOUT
When the output capacitors are ceramic ones,
the ESR ripple is not high enough to stabilize the
system, and external ramp compensation is
needed. Skip to application information section
for design steps with small ESR caps.
Where Io is the load current.
In skip mode, the downward slope of the VFB
ripple is the same whether the external ramp is
used or not. Figure 9 shows the simplified circuit
of the skip mode when both the HS-FET and LS-
FET are off.
L
Vout
SW
C4
R4
R1
R2
IR4
IC4
R9
IFB
Ceramic
FB
.
Figure 9: Simplified Circuit in skip Mode
Figure 8: Simplified Circuit in PWM Mode with
External Ramp Compensation
The downward slope of the VFB ripple in skip
mode can be determined as follow:
Figure 8 shows a simplified external ramp
compensation (R4 and C4) for PWM mode, with
HS-FET off. Chose R1, R2, R9 and C4 of the
external ramp to meet the following condition:
VREF
( R R //Ro)C
2
(10)
VSLOPE2
1
OUT
Where Ro is the equivalent load resistor.
9
R1 R2
R1 R2
1
1
5
As described in Figure 6, VSLOPE2 in the skip
mode is lower than that is in the PWM mode, so
it is reasonable that the jitter in the skip mode is
larger. If one wants a system with less jitter
during ultra light load condition, the values of the
R
(5)
2FSW C4
Where:
IR4 IC4 IFB IC4
(6)
V
FB resistors should not be too big, however, that
will decrease the light load efficiency.
And the Vramp on the VFB can then be estimated
as:
V VOUT
R4 C4
R1 //R2
IN
(7)
VRAMP
tON
R1 //R2 R9
The downward slope of the VFB ripple then
follows
VRAMP
toff
VOUT
R4 C4
(8)
VSLOPE1
MP38900/MP38900-B Rev. 1.1
6/25/2012
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2012 MPS. All Rights Reserved.
14
MP38900/MP38900-B – HIGH EFFICIENCY, FAST TRANSIENT SYNCHRONOUS STEP-DOWN CONVERTER
The PGOOD delay time is determined as follows:
Bootstrap Charging
The floating power MOSFET driver is powered by
an external VCC through D2 as shown in Figure 2.
This floating driver has its own UVLO protection.
This UVLO’s rising threshold is 2.2V with a
hysteresis of 150mV. The recommended BST
cap C4 is 1μF.
MP38900:
tPGOOD (ms) 0.5 tSS (ms) 0.5
MP38900-B:
(12)
tPGOOD (ms) 1.5ms
When the FB voltage drops to 85% of the REF
voltage, the PGOOD pin will be pulled low.
Soft Start/Stop
The MP38900 employ soft start/stop (SS)
mechanism to ensure smooth output during
power-up and power shutdown. When the EN pin
becomes high, an internal current source (8.5μA)
charges up the SS CAP. The SS CAP voltage
takes over the VREF voltage to the PWM
comparator. The output voltage smoothly ramps
up with the SS voltage. Once the SS voltage
reaches the same level as the REF voltage, it
keeps ramping up while REF takes over the
PWM comparator. At this point, the soft start
finishes and it enters into steady state operation.
Over-Current Protection (OCP) and Short-
Circuit Protection (SCP)
The MP38900/MP38900-B has cycle-by-cycle
over-current limit control. The inductor current is
monitored during the ON state. Once it detects
that the inductor current is higher than the current
limit, the HS-FET is turned off. At the same time,
the OCP timer is started. The OCP timer is set as
40μs. If in the following 40μs, the current limit is
hit for every cycle, then it’ll trigger OCP.
When the current limit is hit and the FB voltage is
lower than 50% of the REF voltage, the device
considers this as a dead short on the output and
triggers OCP immediately. This is short circuit
protection (SCP).
When the EN pin becomes low, the SS CAP
voltage is discharged through an 8.5μA internal
current source. Once the SS voltage reaches
REF voltage, it takes over the PWM comparator.
The output voltage will decrease smoothly with
SS voltage until zero level. The SS CAP value
can be determined as follows:
Under OCP/SCP condition, MP38900 will latch
off. The converter needs power cycle to restart.
MP38900-B will enter hiccup mode, and restart
by itself once the OCP/SCP condition is removed.
tSS (ms)ISS (A)
CSS (nF)
(11)
VREF (V)
Over/Under-voltage Protection (OVP/UVP)
The MP38900/MP38900-B monitors the output
voltage through a resistor divider feedback (FB)
voltage to detect overvoltage and undervoltage
on the output. When the FB voltage is higher
than 125% of the REF voltage, it’ll trigger OVP.
Once it triggers OVP, the LS-FET is always on
while the HS-FET is always off. It needs power
cycle to power up again. When the FB voltage is
below 70% of the REF voltage (0.815V), UVP will
be triggered. Usually, UVP accompanies a hit in
current limit and this results in SCP.
If the output capacitors have large capacitance
value, it’s not recommended to set the SS time
too small. A minimal value of 4.7nF should be
used if the output capacitance value is larger
than 330μF.
MP38900-B has the same soft start mechanism,
however, the soft shut-down feature is disabled
to support output prebias applications.
Power Good (PGOOD)
The
MP38900/MP38900-B has power-good
(PGOOD) output. The PGOOD pin is the open
drain of a MOSFET. It should be connected to
VCC or other voltage source through a resistor
(e.g. 100k). After the input voltage is applied, the
MOSFET is turned on, so that the PGOOD pin is
pulled to GND before SS ready. After FB voltage
reaches 90% of REF voltage, the PGOOD pin is
pulled high after a delay.
UVLO protection
The MP38900/MP38900-B has under-voltage
lock-out protection (UVLO). When VCC is higher
than the UVLO rising threshold voltage, the
MP38900/MP38900-B will be powered up. It
shuts off when VCC is lower than the UVLO falling
threshold voltage. This is non-latch protection.
MP38900/MP38900-B Rev. 1.1
www.MonolithicPower.com
15
6/25/2012
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2012 MPS. All Rights Reserved.
MP38900/MP38900-B – HIGH EFFICIENCY, FAST TRANSIENT SYNCHRONOUS STEP-DOWN CONVERTER
Thermal Shutdown
Thermal shutdown is employed in the MP38900/
MP38900-B. The junction temperature of the IC
is internally monitored. If the junction temperature
exceeds the threshold value (typically 150ºC), the
converter shuts off. This is non-latch protection.
There is about 25ºC hysteresis. Once the
junction temperature drops to around 125ºC, it
initiates a soft start.
MP38900/MP38900-B Rev. 1.1
6/25/2012 MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2012 MPS. All Rights Reserved.
www.MonolithicPower.com
16
MP38900/MP38900-B – HIGH EFFICIENCY, FAST TRANSIENT SYNCHRONOUS STEP-DOWN CONVERTER
C4.The output voltage is influenced by ramp
APPLICATION INFORMATION
voltage VRAMP besides R divider as shown in
Figure 11. The VRAMP can be calculated as shown
in equation 7. R2 should be chosen reasonably,
a small R2 will lead to considerable quiescent
current loss while too large R2 makes the FB
noise sensitive. It is recommended to choose a
Setting the Output Voltage-Large ESR Caps
For applications that electrolytic capacitor or POS
capacitor with a controlled output of ESR is set
as output capacitors. The output voltage is set by
feedback resistors R1 and R2. As Figure 10
shows.
value within 5kꢀ-50kꢀ for R2, using
a
comparatively larger R2 when Vo is low,
etc.,1.05V, and a smaller R2 when Vo is high.
And the value of R1 then is determined as follow:
R2
(14)
R1=
V
R2
FB(AVG)
-
(VOUT -VFB(AVG) ) R4 +R9
The VFB(AVG) is the average value on the FB,
VFB(AVG) varies with the Vin, Vo, and load
condition, etc., its value on the skip mode would
be lower than that of the PWM mode, which
means the load regulation is strictly related to the
Figure10: Simplified Circuit of POS Capacitor
First, choose a value for R2. R2 should be
chosen reasonably, a small R2 will lead to
considerable quiescent current loss while too
large R2 makes the FB noise sensitive. It is
recommended to choose a value within 5kꢀ-
50kꢀ for R2, using a comparatively larger R2
when Vout is low, etc.,1.05V, and a smaller R2
when Vout is high. Then R1 is determined as
follow with the output ripple considered:
V
V
FB(AVG). Also the line regulation is related to the
FB(AVG). If one wants to gets a better load or line
regulation, a lower Vramp is suggested, as long
as the criterion shown in equation 8 can be met.
For PWM operation, VFB(AVG) value can be
deduced from the equation below.
R1 //R2
1
V
VREF VRAMP
(15)
FB(AVG)
2
R1 //R2 R9
1
Usually, R9 is set to 0ꢀ, and it can also be set
following equation 16 for a better noise immunity.
It should also set to be 5 timers smaller than
R1//R2 to minimize its influence on Vramp.
VOUT
VOUT VREF
2
(13)
R1
R2
VREF
VOUT is the output ripple determined by equation
1
21.
R9
(16)
2C4 2F
Setting the Output Voltage-Small ESR Caps
SW
Using equation 14 to calculate the R1 can be
complicated. To simplify the calculation, a DC-
blocking capacitor Cdc can be added to filter the
DC influence from R4 and R9. Figure 12 shows
a
simplified circuit with external ramp
compensation and a DC-blocking capacitor. With
this capacitor, R1 can easily be obtained by
using the simplified equation for PWM mode
operation:
1
(VOUT VREF VRAMP
)
2
Figure11: Simplified Circuit of Ceramic
Capacitor
R1
R2
(17)
1
VREF VRAMP
2
When low ESR ceramic capacitor is used in the
output, an external voltage ramp should be
added to FB through resistor R4 and capacitor
Cdc is suggested to be at least 10 times larger
than C4 for better DC blocking performance, and
MP38900/MP38900-B Rev. 1.1
6/25/2012 MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2012 MPS. All Rights Reserved.
www.MonolithicPower.com
17
MP38900/MP38900-B – HIGH EFFICIENCY, FAST TRANSIENT SYNCHRONOUS STEP-DOWN CONVERTER
should also not larger than 0.47uF considering
The input capacitance value determines the input
voltage ripple of the converter. If there is input
voltage ripple requirement in the system design,
choose the input capacitor that meets the
specification.
start up performance. In case one wants to use
larger Cdc for a better FB noise immunity,
combined with reduced R1 and R2 to limit the
Cdc in a reasonable value without affecting the
system start up. Be noted that even when the
Cdc is applied, the load and line regulation are
still Vramp related.
The input voltage ripple can be estimated as
follows:
IOUT
VOUT
VOUT
V
(1
)
(20)
IN
FSW CIN
V
V
IN
IN
The worst-case condition occurs at VIN = 2VOUT
,
where:
IOUT
4 F CIN
1
V
(21)
IN
SW
Output Capacitor
The output capacitor is required to maintain the
DC output voltage. Ceramic or POSCAP
capacitors are recommended. The output voltage
ripple can be estimated as:
Figure12: Simplified Circuit of Ceramic
Capacitor with DC blocking capacitor
VOUT
V
1
Input Capacitor
VOUT
(1 OUT )(RESR
(22)
)
F
L
V
8F COUT
SW
The input current to the step-down converter is
discontinuous. Therefore, a capacitor is required
to supply the AC current to the step-down
converter while maintaining the DC input voltage.
Ceramic capacitors are recommended for best
performance. In the layout, it’s recommended to
put the input capacitors as close to the IN pin as
possible.
SW
IN
Where RESR is the equivalent series resistance
(ESR) of the output capacitor.
In the case of ceramic capacitors, the impedance
at the switching frequency is dominated by the
capacitance. The output voltage ripple is mainly
caused by the capacitance. For simplification, the
output voltage ripple can be estimated as:
The capacitance varies significantly over
temperature. Capacitors with X5R and X7R
ceramic dielectrics are recommended because
they are fairly stable over temperature.
VOUT
VOUT
VOUT
(1
)
(23)
8F 2 LCOUT
V
SW
IN
The output voltage ripple caused by ESR is very
small. Therefore, an external ramp is needed to
stabilize the system. The external ramp can be
generated through resistor R4 and capacitor C4
using the following equation 5, 8 and 9.
The capacitors must also have a ripple current
rating greater than the maximum input ripple
current of the converter. The input ripple current
can be estimated as follows:
In the case of POSCAP capacitors, the ESR
dominates the impedance at the switching
frequency. The ramp voltage generated from the
ESR is high enough to stabilize the system.
Therefore, an external ramp is not needed. A
minimum ESR value of 12mꢀ is required to
ensure stable operation of the converter. For
simplification, the output ripple can be
approximated as:
VOUT
VOUT
ICIN IOUT
(1
)
(18)
V
V
IN
IN
The worst-case condition occurs at:
IOUT
ICIN
(19)
2
For simplification, choose the input capacitor
whose RMS current rating is greater than half of
the maximum load current.
VOUT
V
VOUT
(1 OUT )RESR
(24)
F
L
V
SW
IN
MP38900/MP38900-B Rev. 1.1
6/25/2012
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2012 MPS. All Rights Reserved.
18
MP38900/MP38900-B – HIGH EFFICIENCY, FAST TRANSIENT SYNCHRONOUS STEP-DOWN CONVERTER
Inductor
VOUT
IL
VOUT
L
(1
)
(25)
The inductor is required to supply constant
current to the output load while being driven by
the switching input voltage. A larger value
inductor will result in less ripple current that will
result in lower output ripple voltage. However, a
larger value inductor will have a larger physical
size, higher series resistance, and/or lower
saturation current. A good rule for determining
the inductor value is to allow the peak-to-peak
ripple current in the inductor to be approximately
30~40% of the maximum switch current limit.
Also, make sure that the peak inductor current is
below the maximum switch current limit. The
inductance value can be calculated as:
F
V
SW
IN
Where ΔIL is the peak-to-peak inductor ripple
current.
Choose an inductor that will not saturate under
the maximum inductor peak current. The peak
inductor current can be calculated as:
VOUT
VOUT
ILP IOUT
(1
)
(26)
2F L
V
SW
IN
The inductors listed in Table 1 are highly
recommended for the high efficiency they can
provide.
Table 1: Inductor Selection Guide
Switching
Frequency
(kHz)
Inductance DCR
Current
Dimensions
Part Number
Manufacturer
(µH)
(mΩ) Rating (A) L x W x H (mm3)
PCMC-135T-R68MF
Cyntec
0.68
1.7
34
13.5 x 12.6 x 4.8
600
FDA1254-1R0M
FDA1254-1R2M
TOKO
TOKO
1
2
25.2
20.2
13.5 x 12.6 x 5.4
13.5 x 12.6 x 5.4
300~600
300~600
1.2
2.05
MP38900/MP38900-B Rev. 1.1
www.MonolithicPower.com
19
6/25/2012
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2012 MPS. All Rights Reserved.
MP38900/MP38900-B – HIGH EFFICIENCY, FAST TRANSIENT SYNCHRONOUS STEP-DOWN CONVERTER
Typical Design Parameter Tables
Table 3: 600kHz, 12VIN, w/o External Ramp,
COUT =220μF, 15mꢀ
The following tables include recommended
component values for typical output voltages
(1.05V, 1.2V, 1.8V, 2.5V, 3.3V) and switching
frequencies (300kHz, and 600kHz). Refer to
Tables 2-3 for design cases without external
ramp compensation and Tables 4-5 for design
cases with external ramp compensation.
External ramp is not needed when high-ESR
capacitors, such as electrolytic or POSCAPs are
used. External ramp is needed when low-ESR
capacitors, such as ceramic capacitors are used.
For cases not listed in this datasheet, a calculator
in excel spreadsheet can also be requested
through a local sales representative to assist with
the calculation.
VOUT
(V)
L
(μH)
R1
(kꢀ)
R2
(kꢀ)
R7
(kꢀ)
1.05
1.2
1.8
2.5
3.3
0.68
0.68
1.2
5.6
9.1
20
20
10
10
10
147
165
240
330
442
12.1
21
1.2
1.2
30.9
Table 4: 300kHz, 12VIN, with External Ramp
VOUT
(V)
L
R1
(kꢀ)
R2
(kꢀ)
R4
C4
R7
(μH)
(kꢀ) (pF)
(kꢀ)
1.05
1.2
1.8
2.5
3.3
1
5.11
8.87
12
20
20
10
10
10
300
300
590
220
220
220
324
357
475
680
866
1
Table 2: 300kHz, 12VIN, w/o External Ramp,
2.0
2.0
2.0
COUT=220μF, 15mꢀ
20.5
30.9
590 220
590 220
VOUT
(V)
L
(μH)
R1
(kꢀ)
R2
(kꢀ)
R7
(kꢀ)
Table 5: 600kHz, 12VIN, with External Ramp
1.05
1.2
1.8
2.5
3.3
1
5.49
9.1
20
20
10
10
10
324
357
475
680
866
VOUT
(V)
L
R1
(kꢀ)
R2
(kꢀ)
R4
C4
R7
1
(μH)
(kꢀ) (pF)
(kꢀ)
2.0
2.0
2.0
12
1.05 0.68
5.6
9.1
20
20
10
10
10
205
205
300
300
300
180
180
180
180
180
154
169
240
330
453
20.5
30.1
1.2
1.8
2.5
3.3
0.68
1.2
1.2
1.2
12.1
21.5
33
MP38900/MP38900-B Rev. 1.1
6/25/2012
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2012 MPS. All Rights Reserved.
20
MP38900/MP38900-B – HIGH EFFICIENCY, FAST TRANSIENT SYNCHRONOUS STEP-DOWN CONVERTER
TYPICAL APPLICATION
U1
R3
4.7
8,19
7
BST
SW
IN
VIN
RFREQ
169k
GND
MP38900
C7
1nF
R5
100k
9,10,17,18
VOUT
1.2V
2
FREQ
VCC
C4
R4
20
GND
VCC
205k
180pF
R6
100k
R1
9.1k
R9
1k
6
5
PGOOD
EN
PGOOD
EN
3
FB
R2
20k
SS AGND PGND
4
11-16
1
C6
33nF
Figure 13 : Typical Application Circuit with Low ESR Ceramic Capacitor
U1
R3
4.7
8,19
7
BST
IN
VIN
RFREQ
357k
GND
MP38900
C7
R5
9,10,17,18
1nF
100k
SW
VOUT
1.2V
2
FREQ
VCC
20
VCC
R6
100k
R1
9.1k
GND
6
5
PGOOD
EN
PGOOD
EN
3
FB
R2
20k
SS AGND PGND
4
11-16
1
C6
33nF
Figure 14 : Typical Application Circuit with No External Ramp
MP38900/MP38900-B Rev. 1.1
6/25/2012
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2012 MPS. All Rights Reserved.
21
MP38900/MP38900-B – HIGH EFFICIENCY, FAST TRANSIENT SYNCHRONOUS STEP-DOWN CONVERTER
LAYOUT RECOMMENDATION
1. The high current paths (GND, IN, and SW)
should be placed very close to the device
with short, direct and wide traces.
2. Put the input capacitors as close to the IN
and GND pins as possible.(<2mm)
3. Put the decoupling capacitor as close to the
VCC and GND pins as possible.
4. Keep the switching node SW short and away
from the feedback network.
5. The external feedback resistors should be
placed next to the FB pin. Make sure that
there is no via on the FB trace.
Inner1 Layer
6. Keep the BST voltage path (BST, CBST, and
SW) as short as possible.
7. Keep the bottom IN and SW pads connected
with large copper to achieve better thermal
performance.
8. Four-layer layout is strongly recommended to
achieve better thermal performance.
Inner2 Layer
Top Layer
Bottom Layer
Figure 15: PCB Layout
MP38900/MP38900-B Rev. 1.1
6/25/2012
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2012 MPS. All Rights Reserved.
22
MP38900/MP38900-B – HIGH EFFICIENCY, FAST TRANSIENT SYNCHRONOUS STEP-DOWN CONVERTER
PACKAGE INFORMATION
QFN20(3x4mm)
NOTICE: The information in this document is subject to change without notice. Users should warrant and guarantee that third
party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not
assume any legal responsibility for any said applications.
MP38900/MP38900-B Rev. 1.1
6/25/2012
www.MonolithicPower.com
MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited.
© 2012 MPS. All Rights Reserved.
23
相关型号:
MP38900-B
High Efficiency, Fast Transient, 10A, 16V Synchronous Step-down Converter In a Tiny QFN20 Package
MPS
MP38900DL
High Efficiency, Fast Transient, 10A, 16V Synchronous Step-down Converter In a Tiny QFN20 Package
MPS
MP38900DL-B
High Efficiency, Fast Transient, 10A, 16V Synchronous Step-down Converter In a Tiny QFN20 Package
MPS
MP3900DK-LF-Z
Switching Controller, Current-mode, 390kHz Switching Freq-Max, PDSO8, ROHS COMPLIANT, MO-187AA, MSOP-8
MPS
©2020 ICPDF网 联系我们和版权申明