74AVCM162835DGG-T [NXP]
IC AVC SERIES, 18-BIT DRIVER, TRUE OUTPUT, PDSO56, PLASTIC, SOT-364, TSSOP2-56, Bus Driver/Transceiver;型号: | 74AVCM162835DGG-T |
厂家: | NXP |
描述: | IC AVC SERIES, 18-BIT DRIVER, TRUE OUTPUT, PDSO56, PLASTIC, SOT-364, TSSOP2-56, Bus Driver/Transceiver 驱动 |
文件: | 总10页 (文件大小:98K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
INTEGRATED CIRCUITS
74AVCM162835
18-bit registered driverwith 15 Ω
termination resistors (3-State)
Product specification
2001 Apr 20
File under Integrated Circuits ICL03
Philips
Semiconductors
Philips Semiconductors
Product specification
18-bit registered driver with 15 Ω termination resistors
(3-State)
74AVCM162835
FEATURES
PIN CONFIGURATION
• Wide supply voltage range of 1.2 V to 3.6 V
NC
NC
1
2
56
55
54
53
52
51
50
49
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
GND
NC
• Complies with JEDEC standard no. 8-1A/5/7.
• CMOS low power consumption
Y
3
A
0
0
• Input/output tolerant up to 3.6 V
GND
4
GND
Y
1
5
A
1
• Low inductance multiple V and GND pins for minimum noise
CC
and ground bounce
Y
6
A
V
A
A
A
2
2
V
7
CC
CC
3
• Integrated 15 Ω termination resistors to minimize output overshoot
Y
Y
Y
8
3
4
5
and undershoot
9
4
• Full PC133 solution provided when used with PCK2510S and
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
5
CBT16292
GND
GND
Y
Y
Y
Y
A
A
A
A
A
A
6
7
8
9
6
DESCRIPTION
7
The 74AVCM162835 is a 18-bit universal bus driver. Data flow is
controlled by output enable (OE), latch enable (LE) and clock inputs
(CP).
8
9
Y
10
10
11
This product is designed to have an extremely fast propagation
delay and a minimum amount of power consumption.
Y
11
GND
GND
To ensure the high-impedance state during power up or power
Y
Y
Y
A
A
A
V
A
A
12
13
14
12
13
14
CC
15
16
down, OE should be tied to V through a pullup resistor (Live
CC
Insertion).
V
CC
Y
15
16
Y
GND
GND
Y
A
17
17
OE
LE
CP
GND
SH00130
QUICK REFERENCE DATA
GND = 0 V; T
= 25 °C; t = t ≤ 2.0 ns; C = 30 pF.
amb
r
f
L
SYMBOL
PARAMETER
CONDITIONS
TYPICAL
UNIT
V
V
V
= 1.8 V
= 2.5 V
= 3.3 V
2.6
2.0
1.7
CC
CC
CC
Propagation delay
An to Yn
t
t
/t
ns
PHL PLH
Propagation delay
LE to Yn;
CP to Yn
V
CC
V
CC
V
CC
= 1.8 V
= 2.5 V
= 3.3 V
2.8
2.2
1.8
/t
ns
PHL PLH
C
C
Input capacitance
5.0
25
6
pF
pF
I
Outputs enabled
Output disabled
1
Power dissipation capacitance per buffer
V = GND to V
I CC
PD
NOTES:
1. C is used to determine the dynamic power dissipation (P in µW):
PD
D
2
2
P
= C × V
× f + S (C × V
× f ) where: f = input frequency in MHz; C = output load capacitance in pF;
CC o i L
D
PD
CC
i
L
2
f = output frequency in MHz; V = supply voltage in V; S (C × V
o
× f ) = sum of outputs.
o
CC
L
CC
ORDERING INFORMATION
TEMPERATURE
RANGE
DRAWING
NUMBER
PACKAGES
56-Pin Plastic Thin Shrink Small Outline (TSSOP) Type II
ORDER CODE
74AVCM162835DGG
–40 to +85 °C
SOT364-1
2
2001 Apr 20
853-2170 26096
Philips Semiconductors
Product specification
18-bit registered driver with 15 Ω termination
resistors (3-State)
74AVCM162835
PIN DESCRIPTION
PIN NUMBER
1, 2, 55
LOGIC SYMBOL (IEEE/IEC)
SYMBOL NAME AND FUNCTION
27
30
28
OE
CP
LE
EN1
2C3
NC
No connection
3, 5, 6, 8, 9, 10, 12, 13,
14, 15, 16, 17, 19, 20,
21, 23, 24, 26
C3
G2
Y to Y
0
Data outputs
17
4, 11, 18, 25, 32, 39, 46,
53, 56
3
5
54
Y
0
A
0
GND
Ground (0V)
52
Y
Y
Y
Y
Y
Y
Y
Y
Y
A
A
A
A
A
A
A
A
1
2
3
4
5
6
7
8
9
1
2
3
4
5
6
7
8
6
51
49
48
47
45
44
43
42
7, 22, 35, 50
27
V
CC
Positive supply voltage
8
1
1
3D
Output enable input
(active LOW)
OE
9
10
12
13
14
Latch enable input
(active HIGH)
28
30
LE
CP
Clock input
54, 52, 51, 49, 48, 47,
45, 44, 43, 42, 41, 40,
38, 37, 36, 34, 33, 31
15
16
17
19
20
21
23
24
26
A
A
A
A
A
A
A
A
A
A to A
0
Data inputs
9
17
41
40
38
37
36
34
33
31
Y
10
10
11
12
13
14
15
16
17
Y
11
12
13
14
15
16
17
LOGIC SYMBOL
Y
Y
Y
Y
Y
Y
OE
CP
SH00154
LE
FUNCTION TABLE
A
0
D
INPUTS
Y
0
OUTPUTS
LE
OE
H
L
LE
X
H
H
L
CP
X
X
X
↑
A
X
L
CP
Z
L
L
H
L
H
L
L
TO THE 17 OTHER CHANNELS
L
L
↑
H
X
X
H
1
L
L
H
L
Y
0
0
SH00138
2
L
L
Y
H
L
X
Z
↑
=
=
=
=
=
HIGH voltage level
LOW voltage level
Don’t care
High impedance “off” state
LOW-to-HIGH level transition
NOTES:
1. Output level before the indicated steady-state input conditions
were established, provided that CP is high before LE goes low.
2. Output level before the indicated steady-state input conditions
were established.
3
2001 Apr 20
Philips Semiconductors
Product specification
18-bit registered driver with 15 Ω termination
resistors (3-State)
74AVCM162835
168-pin SDR SDRAM DIMM
BACK SIDE
FRONT SIDE
74AVCM16835 74AVCM16835 74AVCM16835 PCK2509S or PCK2510S
The PLL clock distribution device and AVCM registered drivers reduce
signal loads on the memory controller and prevent timing delays and
waveform distortions that would cause unreliable operation
SW00408
RECOMMENDED OPERATING CONDITIONS
SYMBOL
PARAMETER
CONDITIONS
MIN
MAX
UNIT
1.65
2.3
3.0
1.95
2.7
3.6
DC supply voltage
(according to JEDEC Low Voltage Standards)
V
CC
V
DC supply voltage
(for low voltage applications)
1.2
3.6
V
DC Input voltage range
0
0
3.6
3.6
V
V
I
DC output voltage range; output 3-State
V
O
DC output voltage range;
output HIGH or LOW state
0
V
CC
T
amb
Operating free-air temperature range
–40
+85
°C
V
V
V
= 1.65 to 2.3 V
= 2.3 to 3.0 V
= 3.0 to 3.6 V
0
0
0
30
20
10
CC
CC
CC
t , t
r
Input rise and fall times
ns/V
f
4
2001 Apr 20
Philips Semiconductors
Product specification
18-bit registered driver with 15 Ω termination
resistors (3-State)
74AVCM162835
ABSOLUTE MAXIMUM RATINGS
In accordance with the Absolute Maximum Rating System (IEC 134)
Voltages are referenced to GND (ground = 0 V)
SYMBOL
PARAMETER
DC supply voltage
CONDITIONS
RATING
–0.5 to +4.6
–50
UNIT
V
V
CC
I
IK
DC input diode current
DC input voltage
V t0
mA
V
I
1
V
I
For all inputs
–0.5 to 4.6
"50
I
DC output diode current
DC output voltage; output 3-State
V
O
uV or V t 0
mA
V
OK
CC
O
V
O
Note 1
Note 1
–0.5 to 4.6
DC output voltage;
output HIGH or LOW state
V
I
–0.5 to V +0.5
V
O
CC
DC output source or sink current
V
O
= 0 to V
CC
mA
mA
°C
"50
"100
O
I
, I
DC V or GND current
GND CC
CC
T
stg
Storage temperature range
–65 to +150
Power dissipation per package
–plastic thin-medium-shrink (TSSOP) above +55 °C derate linearly with 8 mW/K
For temperature range: –40 to +125 °C
P
TOT
mW
600
NOTE:
1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
DC ELECTRICAL CHARACTERISTICS
Over recommended operating conditions. Voltage are referenced to GND (ground = 0 V).
LIMITS
SYMBOL
PARAMETER
TEST CONDITIONS
Temp = –40 to +85 °C
UNIT
1
MIN
TYP
–
MAX
V
V
V
V
V
V
V
V
V
= 1.2 V
V
CC
–
–
CC
CC
CC
CC
CC
CC
CC
CC
CC
= 1.65 to 1.95 V
= 2.3 to 2.7 V
= 3.0 to 3.6 V
= 1.2 V
0.65V
0.9
1.2
1.5
–
CC
V
HIGH level Input voltage
V
V
IH
1.7
2.0
–
–
–
GND
= 1.65 to 1.95 V
= 2.3 to 2.7 V
= 3.0 to 3.6 V
–
0.9
1.2
1.5
0.35V
0.7
CC
V
LOW level Input voltage
HIGH level output voltage
IL
–
–
0.8
= 1.65 to 3.6 V; V = V or V ;
= –100 µA
I
IH
IL
V
*0.20
V
CC
–
CC
I
O
V
CC
V
CC
V
CC
V
CC
= 1.65 V; V = V or V ; I = –4 mA
V
V
V
0.45
V
V
V
0.10
–
–
–
V
OH
V
*
*
*
*
I
IH
IL
O
CC
CC
CC
CC
= 2.3 V; V = V or V ; I = –8 mA
0.55
0.70
0.28
0.32
*
*
I
IH
IL
O
CC
CC
= 3.0 V; V = V or V ; I = –12 mA
I
IH
IL
O
= 1.65 to 3.6 V; V = V or V ;
= 100 µA
I
IH
IL
–
GND
0.20
I
O
V
V
V
V
= 1.65 V; V = V or V ; I = 4 mA
–
–
–
0.10
0.26
0.36
0.45
0.55
0.70
V
LOW level output voltage
Input leakage current
V
CC
CC
CC
I
IH
IL
O
OL
= 2.3 V; V = V or V ; I = 8 mA
I
IH
IL
O
= 3.0 V; V = V or V ; I = 12 mA
I
IH
IL
O
= 1.65 to 3.6 V;
CC
CC
I
–
0.1
2.5
µA
I
V = V or GND
I
I
3-State output OFF-state current
3-State output OFF-state current
V
V
= 0 V; V or V = 3.6 V
–
–
0.1
0.1
µA
µA
"10
OFF
CC
CC
CC
I
O
I
/I
= 1.65 to 3.6 V; V = V or GND
12.5
IHZ ILZ
I
CC
V
V
= 1.65 to 2.7 V; V = V or V ;
I IH IL
–
–
0.1
0.1
5
= V or GND
O
CC
I
3-State output OFF-state current
Quiescent supply current
µA
µA
OZ
V
V
= 3.0 to 3.6 V; V = V or V ;
I IH IL
CC
O
10
= V or GND
CC
V
= 1.65 to 2.7 V; V = V or GND; I = 0
–
–
0.1
0.2
20
40
CC
CC
I
CC
O
I
CC
V
= 3.0 to 3.6 V; V = V or GND; I = 0
I
CC
O
NOTES:
1. All typical values are at T
= 25 °C.
amb
5
2001 Apr 20
Philips Semiconductors
Product specification
18-bit registered driver with 15 Ω termination
resistors (3-State)
74AVCM162835
AC CHARACTERISTICS
GND = 0 V; t = t ≤ 2.0 ns; C = 30 pF
r
f
L
LIMITS
= 2.5 ± 0.2 V
WAVE-
FORM
SYMBOL
PARAMETER
V
CC
= 3.3 ± 0.3 V
V
CC
V
CC
= 1.8 ± 0.15 V
V
CC
= 1.2 V UNIT
1
1
1
MIN TYP MAX MIN TYP MAX MIN TYP MAX MIN TYP
Propagation delay An to Yn
Propagation delay LE to Yn
Propagation delay CP to Yn
1, 7
2, 7
3, 7
0.7
0.7
0.7
1.7
1.8
1.7
2.5
2.7
2.5
0.8
0.8
0.8
2.0
2.2
2.0
3.1
3.3
3.0
1.0
1.0
1.0
2.6
2.8
2.6
4.5
5.0
4.5
–
–
–
5.2
5.6
5.2
t
/t
ns
PHL PLH
3-State output enable time OE
to Yn
t
t
/t
6, 7
6, 7
1.0
1.0
2.3
2.3
4.5
3.5
1.0
1.0
2.5
2.2
4.5
4.0
1.5
1.5
3.0
3.5
6.5
6.5
–
–
5.5
6.9
ns
ns
PZH PZL
3-State output disable time OE
to Yn
/t
PHZ PLZ
CP pulse width HIGH or LOW
LE pulse width HIGH
3, 7
2, 7
5, 7
4, 7
4, 7
5, 7
4, 7
4, 7
3, 7
1.0
1.0
0.7
0.5
0.5
0.9
1.6
1.4
500
–
–
–
–
–
–
–
–
–
–
–
–
–
–
–
–
–
–
1.2
1.2
0.7
0.5
0.5
0.9
1.7
1.5
400
–
–
–
–
–
–
–
–
–
–
–
–
–
–
–
–
–
–
2.0
2.0
0.7
0.5
0.6
1.0
2.0
1.7
250
–
–
–
–
–
–
–
–
–
–
–
–
–
–
–
–
–
–
–
–
–
–
–
–
–
–
–
–
t
ns
W
–
Set-up time An to CP
1.0
0.2
2.0
1.5
3.2
2.8
–
ns
ns
ns
Set-up time An to LE HIGH
Set-up time An to LE LOW
Hold time An to CP
t
SU
Hold time An to LE HIGH
Hold time An to LE LOW
t
h
ns
F
max
Maximum clock pulse frequency
MHz
NOTES:
1. All typical values are measured at T
= 25 °C and at V = 1.8 V, 2.5 V, 3.3 V.
amb
CC
6
2001 Apr 20
Philips Semiconductors
Product specification
18-bit registered driver with 15 Ω termination
resistors (3-State)
74AVCM162835
AC WAVEFORMS FOR V = 3.0 V TO 3.6 V
CC
V
I
RANGE
An
INPUT
V
M
V
V
V
V
= 0.5 V
M
X
Y
CC
= V + 0.300 V
GND
OL
th
th
= V – 0.300 V
OH
and V are the typical output voltage drop that occur with the
t
t
SU
SU
OL
OH
V
I
output load.
V = V
LE
INPUT
V
I
CC
M
GND
AC WAVEFORMS FOR V = 2.3 V TO 2.7 V AND
CC
NOTE: The shaded areas indicate when the input is permitted to change
V
< 2.3 V RANGE
CC
for predictable output performance.
V
V
V
V
= 0.5 V
M
X
Y
OL
CC
V = 0.5V at V = 2.3 to 2.7V
M CC CC
SH00133
= V + 0.15 V
OL
= V – 0.15 V
OH
Waveform 4. Data set-up and hold times for the An input to the
LE input
and V are the typical output voltage drop that occur with the
OH
output load.
V = V
I
CC
V
I
V
I
V
CP INPUT
M
A
n
V
GND
M
INPUT
t
su
t
su
GND
t
h
t
h
t
t
PLH
PHL
V
I
V
Y
OH
n
An INPUT
V
M
OUTPUT
GND
V
OL
V
OH
NOTE: V = 0.5V at V = 2.3 to 2.7 V
M
CC
CC
SH00132
V
M
Yn OUTPUT
Waveform 1. Input (An) to output (Yn) propagation delay
V
OL
NOTE: The shaded areas indicate when the input is permitted to change
for predictable output performance.
V
= 0.5V at V = 2.3 to 2.7 V
M
CC CC
V
I
SH00136
V
V
M
M
LE INPUT
GND
Waveform 5. Data set-up and hold times for the An input to the
clock CP input
t
W
t
t
PLH
PHL
V
OH
V
I
V
M
Yn OUTPUT
V
nOE INPUT
GND
M
V
OL
NOTE: V = 0.5V at V = 2.3 to 2.7V
M
CC
CC
SH00134
Waveform 2. Latch enable input (LE) pulse width, the latch
enable input to output (Yn) propagation delays.
t
t
PZL
PLZ
V
CC
OUTPUT
LOW-to-OFF
OFF-to-LOW
V
M
V
X
V
1/f
MAX
OL
V
I
t
t
PZH
PHZ
V
V
M
M
CP INPUT
GND
V
OH
t
W
OUTPUT
V
Y
HIGH-to-OFF
OFF-to-HIGH
t
t
PLH
V
PHL
M
V
OH
GND
outputs
enabled
outputs
disabled
outputs
enabled
V
Yn OUTPUT
M
V
OL
NOTE: V = 0.5V at V = 2.3 to 2.7 V
M
CC
CC
SH00137
NOTE: V = 0.5V at V = 2.3 to 2.7 V
M
CC
CC
SH00135
Waveform 6. 3-State enable and disable times
Waveform 3. The clock (CP) to Yn propagation delays, the
clock pulse width and the maximum clock frequency.
7
2001 Apr 20
Philips Semiconductors
Product specification
18-bit registered driver with 15 Ω termination
resistors (3-State)
74AVCM162835
TEST CIRCUIT
S
1
2 * V
V
CC
CC
Open
GND
R
R
L
L
V
V
O
I
PULSE
GENERATOR
D.U.T.
R
T
C
L
Test Circuit for switching times
DEFINITIONS
R
L
C
L
R
T
= Load resistor
= Load capacitance includes jig and probe capacitance
= Termination resistance should be equal to Z of pulse generators.
OUT
SWITCH POSITION
TEST
S
V
V
R
L
1
CC
I
t
t
Open
< 2.3 V
V
V
1000 Ω
500 Ω
500 Ω
PLH/ PHL
CC
CC
t
t
t
2.3–2.7 V
3.0 –3.6 V
PLZ/ PZL
2 < V
CC
t
GND
V
CC
PHZ/ PZH
SV01883
Waveform 7. Load circuitry for switching times
8
2001 Apr 20
Philips Semiconductors
Product specification
18-bit registered driver with 15 Ω termination
resistors (3-State)
74AVCM162835
TSSOP56: plastic thin shrink small outline package; 56 leads; body width 6.1 mm
SOT364-1
9
2001 Apr 20
Philips Semiconductors
Product specification
18-bit registered driver with 15 Ω termination
resistors (3-State)
74AVCM162835
Data sheet status
[1]
Data sheet
status
Product
status
Definition
Objective
specification
Development
This data sheet contains the design target or goal specifications for product development.
Specification may change in any manner without notice.
Preliminary
specification
Qualification
This data sheet contains preliminary data, and supplementary data will be published at a later date.
Philips Semiconductors reserves the right to make changes at any time without notice in order to
improve design and supply the best possible product.
Product
specification
Production
This data sheet contains final specifications. Philips Semiconductors reserves the right to make
changes at any time without notice in order to improve design and supply the best possible product.
[1] Please consult the most recently issued datasheet before initiating or completing a design.
Definitions
Short-form specification — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For
detailed information see the relevant data sheet or data handbook.
Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one
or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or
at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended
periods may affect device reliability.
Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips
Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or
modification.
Disclaimers
Life support — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can
reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications
do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.
Righttomakechanges—PhilipsSemiconductorsreservestherighttomakechanges, withoutnotice, intheproducts, includingcircuits,standard
cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no
responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these
products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless
otherwise specified.
Philips Semiconductors
811 East Arques Avenue
P.O. Box 3409
Copyright Philips Electronics North America Corporation 2001
All rights reserved. Printed in U.S.A.
Sunnyvale, California 94088–3409
Telephone 800-234-7381
print code
Date of release: 04-01
9397-750-08283
Document order number:
Philips
Semiconductors
相关型号:
74AVCM162835DGG:11
74AVCM162835 - 18-bit registered driver with 15 Ω termination resistors (3‑state) TSSOP 56-Pin
NXP
74AVCM162836
20-bit registered driver with inverted register enable and 15 ohm termination resistors 3-State
NXP
74AVCM162836DG
IC AVC SERIES, 20-BIT DRIVER, TRUE OUTPUT, PDSO56, 6.10 MM, PLASTIC, MO-153, SOT-364-1, TSSOP2-56, Bus Driver/Transceiver
NXP
74AVCM162836DGG
20-bit registered driver with inverted register enable and 15 ohm termination resistors 3-State
NXP
74AVCM162836DGG,11
74AVCM162836 - 20-bit registered driver with inverted register enable with 15 Ω termination resistors (3‑state) TSSOP 56-Pin
NXP
74AVCM162836DGG-T
IC AVC SERIES, 20-BIT DRIVER, TRUE OUTPUT, PDSO56, PLASTIC, SOT-364, TSSOP2-56, Bus Driver/Transceiver
NXP
74AVCM162836DGG:11
74AVCM162836 - 20-bit registered driver with inverted register enable with 15 Ω termination resistors (3‑state) TSSOP 56-Pin
NXP
©2020 ICPDF网 联系我们和版权申明