74HC273DB [NXP]

Octal D-type flip-flop with reset; positive-edge trigger; 八路D型触发器与复位;正边沿触发
74HC273DB
型号: 74HC273DB
厂家: NXP    NXP
描述:

Octal D-type flip-flop with reset; positive-edge trigger
八路D型触发器与复位;正边沿触发

触发器
文件: 总8页 (文件大小:62K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
INTEGRATED CIRCUITS  
DATA SHEET  
For a complete data sheet, please also download:  
The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications  
The IC06 74HC/HCT/HCU/HCMOS Logic Package Information  
The IC06 74HC/HCT/HCU/HCMOS Logic Package Outlines  
74HC/HCT273  
Octal D-type flip-flop with reset;  
positive-edge trigger  
September 1993  
Product specification  
File under Integrated Circuits, IC06  
Philips Semiconductors  
Product specification  
Octal D-type flip-flop with reset;  
positive-edge trigger  
74HC/HCT273  
FEATURES  
GENERAL DESCRIPTION  
Ideal buffer for MOS microprocessor or memory  
Common clock and master reset  
Eight positive edge-triggered D-type flip-flops  
See “377” for clock enable version  
See “373” for transparent latch version  
See “374” for 3-state version  
The 74HC/HCT273 are high-speed Si-gate CMOS devices  
and are pin compatible with low power Schottky TTL  
(LSTTL). They are specified in compliance with JEDEC  
standard no. 7A.  
The 74HC/HCT273 have eight edge-triggered, D-type  
flip-flops with individual D inputs and Q outputs. The  
common clock (CP) and master reset (MR) inputs load and  
reset (clear) all flip-flops simultaneously.  
The state of each D input, one set-up time before the  
LOW-to-HIGH clock transition, is transferred to the  
corresponding output (Qn) of the flip-flop.  
Output capability; standard  
ICC category: MSI  
All outputs will be forced LOW independently of clock or  
data inputs by a LOW voltage level on the MR input.  
The device is useful for applications where the true output  
only is required and the clock and master reset are  
common to all storage elements.  
QUICK REFERENCE DATA  
GND = 0 V; Tamb = 25 °C; tr = tf = 6 ns  
TYPICAL  
SYMBOL  
PARAMETER  
CONDITIONS  
UNIT  
HC  
HCT  
tPHL/ tPLH  
propagation delay  
CL = 15 pF; VCC = 5 V  
CP to Qn  
15  
15  
66  
3.5  
20  
15  
20  
36  
3.5  
23  
ns  
MR to Qn  
ns  
fmax  
CI  
maximum clock frequency  
input capacitance  
MHz  
pF  
CPD  
power dissipation capacitance per flip-flop  
notes 1 and 2  
pF  
Notes  
1. CPD is used to determine the dynamic power dissipation (PD in µW):  
2
PD = CPD × VCC2 × fi + ∑ (CL × VCC × fo) where:  
fi = input frequency in MHz  
fo = output frequency in MHz  
(CL × VCC2 × fo) = sum of outputs  
CL = output load capacitance in pF  
VCC = supply voltage in V  
2. For HC the condition is VI = GND to VCC  
For HCT the condition is VI = GND to VCC 1.5 V  
ORDERING INFORMATION  
See “74HC/HCT/HCU/HCMOS Logic Package Information”.  
September 1993  
2
Philips Semiconductors  
Product specification  
Octal D-type flip-flop with reset;  
positive-edge trigger  
74HC/HCT273  
PIN DESCRIPTION  
PIN NO.  
SYMBOL  
NAME AND FUNCTION  
1
MR  
master reset input (active LOW)  
flip-flop outputs  
2, 5, 6, 9, 12, 15, 16, 19  
Q0 to Q7  
D0 to D7  
GND  
CP  
3, 4, 7, 8, 13, 14, 17, 18  
data inputs  
10  
11  
20  
ground (0 V)  
clock input (LOW-to-HIGH, edge-triggered)  
positive supply voltage  
VCC  
Fig.1 Pin configuration.  
Fig.2 Logic symbol.  
Fig.3 IEC logic symbol.  
September 1993  
3
Philips Semiconductors  
Product specification  
Octal D-type flip-flop with reset;  
positive-edge trigger  
74HC/HCT273  
FUNCTION TABLE  
INPUTS  
OUTPUTS  
Qn  
OPERATING  
MODES  
MR  
CP  
Dn  
reset (clear)  
load “1”  
L
H
H
X
X
h
I
L
H
L
load “0”  
Note  
1. H = HIGH voltage level  
h = HIGH voltage level one set-up time prior to the  
LOW-to-HIGH CP transition  
L = LOW voltage level  
I = LOW voltage level one set-up time prior to the  
LOW-to-HIGH CP transition  
= LOW-to-HIGH transition  
X = don’t care  
Fig.4 Functional diagram.  
Fig.5 Logic diagram.  
September 1993  
4
Philips Semiconductors  
Product specification  
Octal D-type flip-flop with reset;  
positive-edge trigger  
74HC/HCT273  
DC CHARACTERISTICS FOR 74HC  
For the DC characteristics see “74HC/HCT/HCU/HCMOS Logic Family Specifications”.  
Output capability: standard  
ICC category: MSI  
AC CHARACTERISTICS FOR 74HC  
GND = 0 V; tr = tf = 6 ns; CL = 50 pF  
Tamb (°C)  
TEST CONDITIONS  
74HC  
SYMBOL PARAMETER  
UNIT  
WAVEFORMS  
VCC  
(V)  
+25  
40 to +85 40 to +125  
min. typ. max. min. max. min. max.  
tPHL/ tPLH propagation delay  
CP to Qn  
41  
15  
13  
150  
30  
26  
185  
37  
31  
225  
45  
38  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
2.0 Fig.6  
4.5  
6.0  
tPHL  
propagation delay  
MR to Qn  
44  
16  
14  
150  
30  
26  
185  
37  
31  
225  
45  
38  
2.0 Fig.7  
4.5  
6.0  
t
THL/ tTLH output transition time  
19  
7
6
75  
15  
13  
95  
19  
15  
110  
22  
19  
2.0 Fig.6  
4.5  
6.0  
tW  
tW  
trem  
tsu  
th  
clock pulse width  
HIGH or LOW  
80  
16  
14  
14  
5
4
100  
20  
17  
120  
24  
20  
2.0 Fig.6  
4.5  
6.0  
master reset pulse width 60  
LOW  
17  
6
5
75  
15  
13  
90  
18  
15  
2.0 Fig.7  
4.5  
6.0  
12  
10  
removal time  
MR to CP  
50  
10  
9
6  
2  
2  
65  
13  
11  
75  
15  
13  
2.0 Fig.7  
4.5  
6.0  
set-up time  
Dn to CP  
60  
12  
10  
11  
4
3
75  
15  
13  
90  
18  
15  
2.0 Fig.8  
4.5  
6.0  
hold time  
Dn to CP  
3
3
3
6  
2  
2  
3
3
3
3
3
3
2.0 Fig.8  
4.5  
6.0  
fmax  
maximum clock pulse  
frequency  
6.0  
30  
35  
20.6  
103  
122  
4.8  
24  
28  
4.0  
20  
24  
MHz 2.0 Fig.6  
4.5  
6.0  
September 1993  
5
Philips Semiconductors  
Product specification  
Octal D-type flip-flop with reset;  
positive-edge trigger  
74HC/HCT273  
DC CHARACTERISTICS FOR 74HCT  
For the DC characteristics see “74HC/HCT/HCU/HCMOS Logic Family Specifications”.  
Output capability: standard  
ICC category: MSI  
Note to HCT types  
The value of additional quiescent supply current (ICC) for a unit load of 1 is given in the family specifications.  
To determine ICC per input, multiply this value by the unit load coefficient shown in the table below.  
INPUT  
UNIT LOAD COEFFICIENT  
MR  
CP  
Dn  
1.00  
1.75  
0.15  
AC CHARACTERISTICS FOR 74HCT  
GND = 0 V; tr = tf = 6 ns; CL = 50 pF  
Tamb (°C)  
TEST CONDITIONS  
74HCT  
SYMBOL PARAMETER  
UNIT  
WAVEFORMS  
VCC  
(V)  
+25  
40 to +85 40 to +125  
min. typ. max. min. max. min. max.  
tPHL/ tPLH propagation delay  
CP to Qn  
16  
23  
7
30  
34  
15  
38  
43  
19  
45  
51  
22  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
4.5 Fig.6  
4.5 Fig.7  
4.5 Fig.6  
4.5 Fig.6  
4.5 Fig.7  
4.5 Fig.7  
4.5 Fig.8  
4.5 Fig.8  
tPHL  
propagation delay  
MR to Qn  
t
THL/ tTLH output transition time  
tW  
tW  
trem  
tsu  
th  
clock pulse width  
HIGH or LOW  
16  
9
20  
20  
13  
15  
3
24  
24  
15  
18  
3
master reset pulse width 16  
LOW  
8
removal time  
MR to CP  
10  
12  
3
2  
5
set-up time  
Dn to CP  
hold time  
Dn to CP  
4  
56  
fmax  
maximum clock pulse  
frequency  
30  
24  
20  
MHz 4.5 Fig.6  
September 1993  
6
Philips Semiconductors  
Product specification  
Octal D-type flip-flop with reset;  
positive-edge trigger  
74HC/HCT273  
AC WAVEFORMS  
(1) HC : VM = 50%; VI = GND to VCC  
.
HCT: VM = 1.3 V; VI = GND to 3 V.  
Fig.6 Waveforms showing the clock (CP) to output (Qn) propagation delays, the clock pulse width output  
transition times and the maximum clock pulse frequency.  
(1) HC : VM = 50%; VI = GND to VCC  
.
HCT: VM = 1.3 V; VI = GND to 3 V.  
Fig.7 Waveforms showing the master reset (MR) pulse width, the master reset to output (Qn) propagation delays  
and the master reset to clock (CP) removal time.  
The shaded areas indicate when the input is permitted to  
change for predictable output performance.  
(1) HC : VM = 50%; VI = GND to VCC  
.
HCT: VM = 1.3 V; VI = GND to 3 V.  
Fig.8 Waveforms showing the data set-up and hold times for the data input (Dn).  
September 1993  
7
Philips Semiconductors  
Product specification  
Octal D-type flip-flop with reset;  
positive-edge trigger  
74HC/HCT273  
PACKAGE OUTLINES  
See “74HC/HCT/HCU/HCMOS Logic Package Outlines”.  
September 1993  
8

相关型号:

74HC273DB,112

74HC(T)273 - Octal D-type flip-flop with reset; positive-edge trigger SSOP2 20-Pin
NXP

74HC273DB-T

IC HC/UH SERIES, POSITIVE EDGE TRIGGERED D FLIP-FLOP, TRUE OUTPUT, PDSO20, 5.30 MM, PLASTIC, MO-150, SOT-339-1, SSOP-20, FF/Latch
NXP

74HC273N

Octal D-type flip-flop with reset; positive-edge trigger
NXP

74HC273NB

IC HC/UH SERIES, POSITIVE EDGE TRIGGERED D FLIP-FLOP, TRUE OUTPUT, PDIP20, FF/Latch
NXP

74HC273PW

Octal D-type flip-flop with reset; positive-edge trigger
NXP

74HC273PW

Octal D-type flip-flop with reset; positive-edge triggerProduction
NEXPERIA

74HC273PW-Q100

Octal D-type flip-flop with reset; positive-edge trigger
NXP

74HC273PW-Q100

Octal D-type flip-flop with reset; positive-edge triggerProduction
NEXPERIA

74HC273PW-Q100J

74HC(T)273-Q100 - Octal D-type flip-flop with reset; positive-edge trigger TSSOP2 20-Pin
NXP

74HC273PW-T

IC HC/UH SERIES, POSITIVE EDGE TRIGGERED D FLIP-FLOP, TRUE OUTPUT, PDSO20, 4.40 MM, PLASTIC, MO-153, SOT-360-1, TSSOP-20, FF/Latch
NXP

74HC273U

IC HC/UH SERIES, POSITIVE EDGE TRIGGERED D FLIP-FLOP, TRUE OUTPUT, UUC, DIE, FF/Latch
NXP

74HC27BQ

Triple 3-input NOR gate
NXP