74HCT11D-T [NXP]

IC HCT SERIES, TRIPLE 3-INPUT AND GATE, PDSO14, 3.9 MM, PLASTIC, MS-012, SO-14, Gate;
74HCT11D-T
型号: 74HCT11D-T
厂家: NXP    NXP
描述:

IC HCT SERIES, TRIPLE 3-INPUT AND GATE, PDSO14, 3.9 MM, PLASTIC, MS-012, SO-14, Gate

栅 输入元件 光电二极管
文件: 总5页 (文件大小:29K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
INTEGRATED CIRCUITS  
DATA SHEET  
For a complete data sheet, please also download:  
The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications  
The IC06 74HC/HCT/HCU/HCMOS Logic Package Information  
The IC06 74HC/HCT/HCU/HCMOS Logic Package Outlines  
74HC/HCT11  
Triple 3-input AND gate  
December 1990  
Product specification  
File under Integrated Circuits, IC06  
Philips Semiconductors  
Product specification  
Triple 3-input AND gate  
74HC/HCT11  
FEATURES  
Output capability: standard  
ICC category: SSI  
GENERAL DESCRIPTION  
The 74HC/HCT11 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL).  
They are specified in compliance with JEDEC standard no. 7A. The 74HC/HCT11 provide the 3-input AND function.  
QUICK REFERENCE DATA  
GND = 0 V; Tamb = 25 °C; tr = tf = 6 ns  
TYPICAL  
SYMBOL  
PARAMETER  
CONDITIONS  
UNIT  
HC  
HCT  
tPHL/ tPLH  
CI  
propagation delay nA, nB, nC to nY  
input capacitance  
CL = 15 pF; VCC = 5 V 10  
3.5  
11  
ns  
pF  
pF  
3.5  
20  
CPD  
power dissipation capacitance per gate notes 1 and 2  
18  
Notes  
1. CPD is used to determine the dynamic power dissipation (PD in µW):  
PD = CPD × VCC2 × fi + (CL × VCC2 × fo) where:  
fi = input frequency in MHz  
fo = output frequency in MHz  
CL = output load capacitance in pF  
VCC = supply voltage in V  
(CL × VCC2 × fo) = sum of outputs  
2. For HC the condition is VI = GND to VCC  
For HCT the condition is VI = GND to VCC 1.5 V  
ORDERING INFORMATION  
See “74HC/HCT/HCU/HCMOS Logic Package Information”.  
December 1990  
2
Philips Semiconductors  
Product specification  
Triple 3-input AND gate  
74HC/HCT11  
PIN DESCRIPTION  
PIN NO.  
1, 3, 9  
2, 4, 10  
7
SYMBOL  
1A to 3A  
1B to 3B  
GND  
NAME AND FUNCTION  
data inputs  
data inputs  
ground (0 V)  
12, 6, 8  
13, 5, 11  
14  
1Y to 3Y  
1C to 3C  
VCC  
data outputs  
data inputs  
positive supply voltage  
Fig.1 Pin configuration.  
Fig.2 Logic symbol.  
Fig.3 IEC logic symbol.  
FUNCTION TABLE  
INPUTS  
nB  
OUTPUT  
nY  
nA  
nC  
L
L
L
L
L
L
L
H
L
L
L
L
L
H
H
H
H
H
H
H
L
L
L
H
L
L
L
H
H
L
Fig.4 Functional diagram.  
Fig.5 Logic diagram (one gate).  
H
H
Notes  
1. H = HIGH voltage level  
L = LOW voltage level  
December 1990  
3
Philips Semiconductors  
Product specification  
Triple 3-input AND gate  
74HC/HCT11  
DC CHARACTERISTICS FOR 74HC  
For the DC characteristics see “74HC/HCT/HCU/HCMOS Logic Family Specifications”.  
Output capability: standard  
ICC category: SSI  
AC CHARACTERISTICS FOR 74HC  
GND = 0 V; tr = tf = 6 ns; CL = 50 pF  
Tamb (°C)  
TEST CONDITIONS  
74HC  
SYMBOL PARAMETER  
UNIT  
VCC  
+25  
40 to +85  
40 to +125  
WAVEFORMS  
(V)  
min. typ. max. min. max. min. max.  
tPHL/ tPLH propagation delay  
nA, nB, nC to nY  
32  
12  
10  
19  
7
100  
20  
17  
75  
15  
13  
125  
25  
21  
95  
19  
16  
150  
30  
ns  
2.0  
4.5  
6.0  
2.0  
4.5  
6.0  
Fig.6  
Fig.6  
26  
t
THL/ tTLH output transition  
times  
110  
22  
ns  
6
19  
December 1990  
4
Philips Semiconductors  
Product specification  
Triple 3-input AND gate  
74HC/HCT11  
DC CHARACTERISTICS FOR 74HCT  
For the DC characteristics see “74HC/HCT/HCU/HCMOS Logic Family Specifications”.  
Output capability: standard  
ICC category: SSI  
Note to HCT types  
The value of additional quiescent supply current (ICC) for a unit load of 1 is given in the family specifications.  
‘To determine ICC per input, multiply this value by the unit load coefficient shown in the table below.  
INPUT  
UNIT LOAD COEFFICIENT  
nA, nB, nC  
1.00  
AC CHARACTERISTICS FOR 74HCT  
GND = 0 V; tr = tf = 6 ns; CL = 50 pF  
Tamb (°C)  
TEST CONDITIONS  
74HCT  
SYMBOL PARAMETER  
UNIT  
VCC  
+25  
40 to +85  
40 to +125  
WAVEFORMS  
(V)  
min. typ. max. min. max. min. max.  
tPHL/ tPLH propagation delay  
nA, nB, nC to nY  
16  
7
24  
15  
30  
19  
36  
22  
ns  
ns  
4.5  
4.5  
Fig.6  
Fig.6  
t
THL/ tTLH output transition  
times  
AC WAVEFORMS  
(1) HC : VM = 50%; VI = GND to VCC  
HCT: VM = 1.3 V; VI = GND to 3 V.  
Fig.6 Waveforms showing the input (nA, nB, nC) to output (nY) propagation delays and the output transition  
times.  
PACKAGE OUTLINES  
See “74HC/HCT/HCU/HCMOS Logic Package Outlines”.  
December 1990  
5

相关型号:

74HCT11DB

Triple 3-input AND gate
NXP

74HCT11DB,112

74HC(T)11 - Triple 3-input AND gate SSOP1 14-Pin
NXP

74HCT11DB,118

74HC(T)11 - Triple 3-input AND gate SSOP1 14-Pin
NXP

74HCT11N

Triple 3-input AND gate
NXP

74HCT11N

AND Gate, CMOS, PDIP14,
PHILIPS
NXP

74HCT11N-B

AND Gate, CMOS, PDIP14
PHILIPS

74HCT11NB

IC HCT SERIES, TRIPLE 3-INPUT AND GATE, PDIP14, Gate
NXP

74HCT11PW

Triple 3-input AND gate
NXP

74HCT11PW

Triple 3-input AND gateProduction
NEXPERIA

74HCT11PW,112

74HC(T)11 - Triple 3-input AND gate TSSOP 14-Pin
NXP

74HCT11PW,118

74HC(T)11 - Triple 3-input AND gate TSSOP 14-Pin
NXP