74HCT93U [NXP]
IC HCT SERIES, ASYN NEGATIVE EDGE TRIGGERED 3-BIT UP BINARY COUNTER, UUC, CHIP ON WAFER, Counter;型号: | 74HCT93U |
厂家: | NXP |
描述: | IC HCT SERIES, ASYN NEGATIVE EDGE TRIGGERED 3-BIT UP BINARY COUNTER, UUC, CHIP ON WAFER, Counter 逻辑集成电路 触发器 |
文件: | 总7页 (文件大小:43K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
INTEGRATED CIRCUITS
DATA SHEET
For a complete data sheet, please also download:
• The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications
• The IC06 74HC/HCT/HCU/HCMOS Logic Package Information
• The IC06 74HC/HCT/HCU/HCMOS Logic Package Outlines
74HC/HCT93
4-bit binary ripple counter
December 1990
Product specification
File under Integrated Circuits, IC06
Philips Semiconductors
Product specification
4-bit binary ripple counter
74HC/HCT93
divide-by-two section and a
the device may be operated in various
counting modes. In a 4-bit ripple
counter the output Q0 must be
connected externally to input CP1.
The input count pulses are applied to
clock input CP0. Simultaneous
frequency divisions of 2, 4, 8 and 16
are performed at the Q0, Q1, Q2 and
Q3 outputs as shown in the function
table. As a 3-bit ripple counter the
input count pulses are applied to input
CP1.
Simultaneous frequency divisions of
2, 4 and 8 are available at the Q1, Q2
and Q3 outputs. Independent use of
the first flip-flop is available if the reset
function coincides with reset of the
3-bit ripple-through counter.
FEATURES
divide-by-eight section. Each section
has a separate clock input (CP0 and
CP1) to initiate state changes of the
counter on the HIGH-to-LOW clock
transition. State changes of the Qn
outputs do not occur simultaneously
because of internal ripple delays.
Therefore, decoded output signals
are subject to decoding spikes and
should not be used for clocks or
strobes.
• Various counting modes
• Asynchronous master reset
• Output capability: standard
• ICC category: MSI
GENERAL DESCRIPTION
The 74HC/HCT93 are high-speed
Si-gate CMOS devices and are pin
compatible with low power Schottky
TTL (LSTTL). They are specified in
compliance with JEDEC standard
no. 7A.
A gated AND asynchronous master
reset (MR1 and MR2) is provided
which overrides both clocks and
resets (clears) all flip-flops.
The 74HC/HCT93 are 4-bit binary
ripple counters. The devices consist
of four master-slave flip-flops
Since the output from the
divide-by-two section is not internally
connected to the succeeding stages,
internally connected to provide a
QUICK REFERENCE DATA
GND = 0 V; Tamb = 25 °C; tr = tf = 6 ns
TYPICAL
UNIT
SYMBOL
PARAMETER
CONDITIONS
HC
HCT
tPHL/ tPLH
fmax
propagation delay CP0 to Q0
maximum clock frequency
12
15
ns
CL = 15 pF; VCC = 5 V
100
3.5
22
77
3.5
22
MHz
pF
CI
input capacitance
CPD
power dissipation capacitance per package
notes 1 and 2
pF
Notes
1. CPD is used to determine the dynamic power dissipation (PD in µW):
PD = CPD × VCC2 × fi + ∑ (CL × VCC2 × fo) where:
fi = input frequency in MHz; fo = output frequency in MHz
∑ (CL × VCC2 × fo) = sum of outputs
CL = output load capacitance in pF; VCC = supply voltage in V
2. For HC the condition is VI = GND to VCC; for HCT the condition is VI = GND to VCC − 1.5 V
ORDERING INFORMATION
See “74HC/HCT/HCU/HCMOS Logic Package Information”.
December 1990
2
Philips Semiconductors
Product specification
4-bit binary ripple counter
74HC/HCT93
PIN DESCRIPTION
PIN NO.
SYMBOL
NAME AND FUNCTION
1
CP1
clock input 2nd, 3rd and 4th section (HIGH-to-LOW, edge-triggered)
asynchronous master reset (active HIGH)
not connected
2, 3
MR1, MR2
n.c.
4, 6, 7, 13
5
VCC
positive supply voltage
10
GND
ground (0 V)
12, 9, 8, 11
14
Q0 to Q3
CP0
flip-flop outputs
clock input 1st section (HIGH-to-LOW, edge-triggered)
Fig.1 Pin configuration.
Fig.2 Logic symbol.
Fig.3 IEC logic symbol.
December 1990
3
Philips Semiconductors
Product specification
4-bit binary ripple counter
74HC/HCT93
FUNCTION TABLE
OUTPUTS
COUNT
Q0
Q1
Q2
Q3
0
1
2
3
L
H
L
L
L
H
H
L
L
L
L
L
L
L
L
H
4
5
6
7
L
H
L
L
L
H
H
H
H
H
H
L
L
L
L
H
8
9
10
11
L
H
L
L
L
H
H
L
L
L
L
H
H
H
H
Fig.4 Functional diagram.
H
12
13
14
15
L
H
L
L
L
H
H
H
H
H
H
H
H
H
H
H
Notes
1. Output Q0 connected to CP1.
H = HIGH voltage level
L = LOW voltage level
MODE SELECTION
RESET
OUTPUTS
INPUTS
MR1 MR2 Q0
Q1 Q2 Q3
H
L
H
L
H
H
L
L
L
L
L
count
count
count
L
Fig.5 Logic diagram.
December 1990
4
Philips Semiconductors
Product specification
4-bit binary ripple counter
74HC/HCT93
DC CHARACTERISTICS FOR 74HC
For the DC characteristics see “74HC/HCT/HCU/HCMOS Logic Family Specifications”.
Output capability: standard
ICC category: MSI
AC CHARACTERISTICS FOR 74HC
GND = 0 V; tr = tf = 6 ns; CL = 50 pF
Tamb (°C)
TEST CONDITIONS
74HC
SYMBOL PARAMETER
UNIT
VCC
+25
−40 to +85 −40 to +125
WAVEFORMS
(V)
min. typ. max. min. max. min. max.
tPHL/ tPLH propagation delay
CP0 to Q0
41
15
12
125
25
21
155
31
26
190
38
32
ns
ns
ns
ns
ns
ns
ns
ns
ns
2.0 Fig.6
4.5
6.0
t
t
t
PHL/ tPLH propagation delay
CP1 to Q1
49
16
13
135
27
23
170
34
29
205
41
35
2.0 Fig.6
4.5
6.0
PHL/ tPLH propagation delay
CP1 to Q2
61
22
18
185
37
31
230
46
39
280
56
48
2.0 Fig.6
4.5
6.0
PHL/ tPLH propagation delay
CP1 to Q3
80
29
23
245
49
42
305
61
52
370
71
63
2.0 Fig.6
4.5
6.0
tPHL
propagation delay
MRn to Qn
50
18
14
155
31
26
195
39
33
235
47
40
2.0 Fig.7
4.5
6.0
tTHL/ tTLH output transition time
19
7
6
75
15
13
95
19
16
110
22
19
2.0 Fig.6
4.5
6.0
trem
removal time
50
10
9
8
3
2
65
13
11
75
15
13
2.0 Fig.7
4.5
6.0
MRn to CP0, CP1
tW
pulse width
CP0, CP1
80
16
14
14
5
4
100
20
17
120
24
20
2.0 Fig.6
4.5
6.0
tW
master reset pulse width 80
14
5
4
100
20
17
120
24
20
2.0 Fig.7
4.5
6.0
MRn
16
14
fmax
maximum clock pulse
frequency
CP0, CP1
6.0
30
35
30
91
108
4.8
24
28
4.0
20
24
MHz 2.0 Fig.6
4.5
6.0
December 1990
5
Philips Semiconductors
Product specification
4-bit binary ripple counter
74HC/HCT93
DC CHARACTERISTICS FOR 74HCT
For the DC characteristics see “74HC/HCT/HCU/HCMOS Logic Family Specifications”.
Output capability: standard
ICC category: MSI
Note to HCT types
The value of additional quiescent supply current (∆ICC) for a unit load of 1 is given in the family specifications.
To determine ∆ICC per input, multiply this value by the unit load coefficient shown in the table below.
INPUT
UNIT LOAD COEFFICIENT
CP0, CP1
MRn
0.60
0.40
AC CHARACTERISTICS FOR 74HCT
GND = 0 V; tr = tf = 6 ns; CL = 50 pF
Tamb (°C)
TEST CONDITIONS
74HCT
SYMBOL PARAMETER
UNIT
VCC
+25
−40 to +85 −40 to +125
WAVEFORMS
(V)
min. typ. max. min. max. min. max.
tPHL/ tPLH propagation delay
CP0 to Q0
18
18
24
30
17
7
34
34
46
58
33
15
43
43
58
73
41
19
51
51
69
87
50
22
ns
ns
ns
ns
ns
ns
ns
ns
ns
4.5 Fig.6
4.5 Fig.6
4.5 Fig.6
4.5 Fig.6
4.5 Fig.7
4.5 Fig.6
4.5 Fig.7
4.5 Fig.6
4.5 Fig.7
t
t
t
PHL/ tPLH propagation delay
CP1 to Q1
PHL/ tPLH propagation delay
CP1 to Q2
PHL/ tPLH propagation delay
CP1 to Q3
tPHL
propagation delay
MRn to Qn
t
THL/ tTLH output transition time
trem
tW
removal time
MRn to CP0, CP1
10
16
3
13
20
20
24
15
24
24
20
pulse width
CP0, CP1
7
tW
master reset pulse width 16
MRn
5
fmax
maximum clock pulse
frequency
30
70
MHz 4.5 Fig.6
CP0, CP1
December 1990
6
Philips Semiconductors
Product specification
4-bit binary ripple counter
74HC/HCT93
AC WAVEFORMS
(1) HC : VM = 50%; VI = GND to VCC
.
HCT: VM = 1.3 V; VI = GND to 3 V.
Fig.6 Waveforms showing the clock (CPn) to output (Qn) propagation delays, the clock pulse width, output
transition times and the maximum clock pulse frequency.
(1) HC : VM = 50%; VI = GND to VCC
.
HCT: VM = 1.3 V; VI = GND to 3 V.
Fig.7 Waveforms showing the master reset (MRn) pulse width, the master reset to output (Qn) propagation
delays and the master reset to clock (CPn) removal time.
PACKAGE OUTLINES
See “74HC/HCT/HCU/HCMOS Logic Package Outlines”.
December 1990
7
相关型号:
©2020 ICPDF网 联系我们和版权申明