935279067157 [NXP]

4 CHANNEL(S), 5Mbps, SERIAL COMM CONTROLLER, PQFP64, 7 X 7 MM, 1.40 MM HEIGHT, PLASTIC, MS-026, SOT-414-1, LQFP-64;
935279067157
型号: 935279067157
厂家: NXP    NXP
描述:

4 CHANNEL(S), 5Mbps, SERIAL COMM CONTROLLER, PQFP64, 7 X 7 MM, 1.40 MM HEIGHT, PLASTIC, MS-026, SOT-414-1, LQFP-64

通信 时钟 数据传输 外围集成电路
文件: 总56页 (文件大小:293K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
SC16C554B/554DB  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte  
FIFOs  
Rev. 03 — 1 September 2005  
Product data sheet  
1. General description  
The SC16C554B/554DB is a 4-channel Universal Asynchronous Receiver and  
Transmitter (QUART) used for serial data communications. Its principal function is to  
convert parallel data into serial data and vice versa. The UART can handle serial data  
rates up to 5 Mbit/s. It comes with an Intel or Motorola interface.  
The SC16C554B/554DB is pin compatible with the ST16C554 and TL16C554 and it will  
power-up to be functionally equivalent to the 16C454. Programming of control registers  
enables the added features of the SC16C554B/554DB. Some of these added features are  
the 16-byte receive and transmit FIFOs, four receive trigger levels. The  
SC16C554B/554DB also provides DMA mode data transfers through FIFO trigger levels  
and the TXRDY and RXRDY signals. (TXRDY and RXRDY signals are not available in the  
HVQFN48 package.) On-board status registers provide the user with error indications,  
operational status, and modem interface control. System interrupts may be tailored to  
meet user requirements. An internal loop-back capability allows on-board diagnostics.  
The SC16C554B/554DB operates at 5 V, 3.3 V and 2.5 V, and the industrial temperature  
range, and is available in plastic PLCC68, LQFP64, LQFP80, and HVQFN48 packages.  
On the HVQFN48 package only, channel C has all the modem pins. Channels A and B  
have only RTS and CTS pins and channel D does not have any modem pin.  
2. Features  
4 channel UART  
5 V, 3.3 V and 2.5 V operation  
Industrial temperature range (40 °C to +85 °C)  
The SC16C554B is pin and software compatible with the industry-standard  
ST16C454/554, ST68C454/554, ST16C554, TL16C554  
The SC16C554DB is pin and software compatible with ST16C554D, and software  
compatible with ST16C454/554, ST16C554, TL16C554  
Up to 5 Mbit/s data rate at 5 V and 3.3 V, and 3 Mbit/s at 2.5 V  
5 V tolerant inputs  
16-byte transmit FIFO  
16-byte receive FIFO with error flags  
Programmable auto-RTS and auto-CTS  
In auto-CTS mode, CTS controls transmitter  
In auto-RTS mode, RxFIFO contents and threshold control RTS  
Automatic hardware flow control (RTS/CTS)  
Software selectable baud rate generator  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
Four selectable Receive FIFO interrupt trigger levels  
Standard modem interface  
Standard asynchronous error and framing bits (Start, Stop, and Parity Overrun Break)  
Transmit, Receive, Line Status, and Data Set interrupts independently controlled  
Fully programmable character formatting:  
5-bit, 6-bit, 7-bit, or 8-bit characters  
Even, odd, or no-parity formats  
1, 112, or 2-stop bit  
Baud generation (DC to 5 Mbit/s)  
False start-bit detection  
Complete status reporting capabilities  
3-state output TTL drive capabilities for bidirectional data bus and control bus  
Line break generation and detection  
Internal diagnostic capabilities:  
Loop-back controls for communications link fault isolation  
Prioritized interrupt system controls  
Modem control functions (CTS, RTS, DSR, DTR, RI, CD).  
3. Ordering information  
Table 1:  
Ordering information  
Type number  
Package  
Name  
Description  
Version  
SC16C554BIB64  
SC16C554BIB80  
SC16C554BIBM  
SC16C554BIBS  
LQFP64  
LQFP80  
LQFP64  
plastic low profile quad flat package; 64 leads; body 10 × 10 × 1.4 mm  
plastic low profile quad flat package; 80 leads; body 12 × 12 × 1.4 mm  
plastic low profile quad flat package; 64 leads; body 7 × 7 × 1.4 mm  
SOT314-2  
SOT315-1  
SOT414-1  
SOT778-3  
HVQFN48 plastic thermal enhanced very thin quad flat package; no leads;  
48 terminals; body 6 × 6 × 0.85 mm  
SC16C554DBIA68 PLCC68  
SC16C554DBIB64 LQFP64  
plastic leaded chip carrier; 68 leads  
SOT188-2  
SOT314-2  
plastic low profile quad flat package; 64 leads; body 10 × 10 × 1.4 mm  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
2 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
4. Block diagram  
SC16C554B/554DB  
TRANSMIT  
FIFO  
TRANSMIT  
SHIFT  
TXA to TXD  
REGISTERS  
REGISTER  
D0 to D7  
IOR  
DATA BUS  
AND  
IOW  
RESET  
CONTROL  
LOGIC  
FLOW  
CONTROL  
LOGIC  
RECEIVE  
FIFO  
RECEIVE  
SHIFT  
RXA to RXD  
REGISTERS  
REGISTER  
FLOW  
CONTROL  
LOGIC  
REGISTER  
SELECT  
LOGIC  
A0 to A2  
CSA to CSD  
16/68  
DTRA to DTRD  
RTSA to RTSD  
MODEM  
CONTROL  
LOGIC  
INTA to INTD  
TXRDY  
CTSA to CTSD  
RIA to RID  
CDA to CDD  
DSRA to DSRD  
RXRDY  
INTERRUPT  
CONTROL  
LOGIC  
CLOCK AND  
BAUD RATE  
GENERATOR  
INTSEL  
002aaa877  
XTAL1 XTAL2  
CLKSEL  
Fig 1. Block diagram of SC16C554B/554DB (16 mode)  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
3 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
SC16C554B/554DB  
TRANSMIT  
FIFO  
TRANSMIT  
SHIFT  
TXA to TXD  
REGISTERS  
REGISTER  
DATA BUS  
AND  
D0 to D7  
R/W  
RESET  
CONTROL  
LOGIC  
FLOW  
CONTROL  
LOGIC  
RECEIVE  
FIFO  
RECEIVE  
SHIFT  
RXA to RXD  
REGISTERS  
REGISTER  
FLOW  
CONTROL  
LOGIC  
REGISTER  
SELECT  
LOGIC  
A0 to A4  
CS  
16/68  
DTRA to DTRD  
RTSA to RTSD  
MODEM  
CONTROL  
LOGIC  
CTSA to CTSD  
RIA to RID  
CDA to CDD  
DSRA to DSRD  
IRQ  
TXRDY  
RXRDY  
INTERRUPT  
CONTROL  
LOGIC  
CLOCK AND  
BAUD RATE  
GENERATOR  
002aaa878  
XTAL1 XTAL2  
CLKSEL  
Fig 2. Block diagram of SC16C554B/554DB (68 mode)  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
4 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
5. Pinning information  
5.1 Pinning  
5.1.1 PLCC68  
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
20  
21  
22  
23  
24  
25  
26  
60  
59  
58  
57  
56  
55  
54  
53  
52  
51  
50  
49  
48  
47  
46  
45  
44  
DSRA  
DSRD  
CTSD  
DTRD  
GND  
RTSD  
INTD  
CSD  
CTSA  
DTRA  
V
CC  
RTSA  
INTA  
CSA  
TXA  
TXD  
IOW  
SC16C554DBIA68  
16 mode  
IOR  
TXB  
TXC  
CSB  
CSC  
INTB  
RTSB  
GND  
DTRB  
CTSB  
DSRB  
INTC  
RTSC  
V
CC  
DTRC  
CTSC  
DSRC  
002aaa879  
Fig 3. Pin configuration for PLCC68 (16 mode)  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
5 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
20  
21  
22  
23  
24  
25  
26  
60  
59  
58  
57  
56  
55  
54  
53  
52  
51  
50  
49  
48  
47  
46  
45  
44  
DSRA  
CTSA  
DTRA  
DSRD  
CTSD  
DTRD  
GND  
RTSD  
n.c.  
V
CC  
RTSA  
IRQ  
CS  
n.c.  
TXA  
R/W  
TXB  
A3  
TXD  
n.c.  
SC16C554DBIA68  
68 mode  
TXC  
A4  
n.c.  
n.c.  
RTSB  
GND  
DTRB  
CTSB  
DSRB  
RTSC  
V
CC  
DTRC  
CTSC  
DSRC  
002aaa880  
Fig 4. Pin configuration for PLCC68 (68 mode)  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
6 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5.1.2 LQFP64  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
1
2
48  
47  
46  
45  
44  
43  
42  
41  
40  
39  
38  
37  
36  
35  
34  
33  
DSRA  
CTSA  
DTRA  
DSRD  
CTSD  
DTRD  
GND  
RTSD  
INTD  
CSD  
3
4
V
CC  
5
RTSA  
INTA  
CSA  
6
7
SC16C554BIB64  
SC16C554DBIB64  
SC16C554BIBM  
8
TXA  
TXD  
9
IOW  
IOR  
10  
11  
12  
13  
14  
15  
16  
TXB  
TXC  
CSB  
CSC  
INTB  
RTSB  
GND  
DTRB  
CTSB  
INTC  
RTSC  
V
CC  
DTRC  
CTSC  
002aaa881  
Fig 5. Pin configuration for LQFP64  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
7 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5.1.3 LQFP80  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
1
2
60  
59  
58  
57  
56  
55  
54  
53  
52  
51  
50  
49  
48  
47  
46  
45  
44  
43  
42  
41  
n.c.  
n.c.  
CDD  
RID  
CDC  
RIC  
3
4
RXD  
RXC  
GND  
TXRDY  
RXRDY  
RESET  
n.c.  
5
V
CC  
6
INTSEL  
D0  
7
8
D1  
9
D2  
10  
11  
12  
13  
14  
15  
16  
17  
18  
19  
20  
n.c.  
D3  
XTAL2  
XTAL1  
n.c.  
SC16C554BIB80  
D4  
D5  
A0  
D6  
A1  
D7  
A2  
GND  
RXA  
RIA  
CDA  
n.c.  
V
CC  
RXB  
RIB  
CDB  
n.c.  
002aaa882  
Fig 6. Pin configuration for LQFP80  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
8 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5.1.4 HVQFN48  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
terminal 1  
index area  
1
2
36  
35  
34  
33  
32  
31  
30  
29  
28  
27  
26  
25  
CTSA  
INTD  
CSD  
TXD  
IOR  
V
CC  
3
RTSA  
INTA  
CSA  
TXA  
4
5
TXC  
CSC  
INTC  
RTSC  
6
SC16C554BIBS  
16 mode  
7
IOW  
8
TXB  
9
CSB  
INTB  
RTSB  
CTSB  
V
CC  
10  
11  
12  
DTRC  
CTSC  
DSRC  
002aab552  
Transparent top view  
Fig 7. Pin configuration for HVQFN (16 mode)  
terminal 1  
index area  
1
2
36  
35  
34  
33  
32  
31  
30  
29  
28  
27  
26  
25  
CTSA  
n.c.  
V
CC  
CSD  
TXD  
IOR  
TXC  
A4  
3
RTSA  
IRQ  
4
5
CS  
6
TXA  
R/W  
TXB  
A3  
SC16C554BIBS  
68 mode  
7
n.c.  
8
RTSC  
9
V
CC  
10  
11  
12  
n.c.  
DTRC  
CTSC  
DSRC  
RTSB  
CTSB  
002aab554  
Transparent top view  
Fig 8. Pin configuration for HVQFN (68 mode)  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
9 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
5.2 Pin description  
Table 2:  
Symbol  
Pin description  
Pin  
PLCC68 LQFP64 LQFP80 HVQFN48  
Type Description  
16/68  
31  
-
-
14  
I
16/68 Interface type select (input with internal  
pull-up). This input provides the 16 (Intel) or 68  
(Motorola) bus interface type select. The functions of  
IOR, IOW, INTA to INTD, and CSA to CSD are  
re-assigned with the logical state of this pin. When this  
pin is a logic 1, the 16 mode interface (16C554) is  
selected. When this pin is a logic 0, the 68 mode  
interface (68C554) is selected. When this pin is a logic  
0, IOW is re-assigned to R/W, RESET is re-assigned to  
RESET, IOR is not used, and INTA to INTD are  
connected in a wire-OR configuration. The wire-OR  
outputs are connected internally to the open drain IRQ  
signal output. This pin is not available on 64-pin  
packages which operate in the 16 mode only.  
A0  
A1  
A2  
34  
33  
32  
24  
23  
22  
48  
47  
46  
17  
16  
15  
I
I
I
I
Address 0 select bit. Internal registers address  
selection in 16 and 68 modes.  
Address 1 select bit. Internal registers address  
selection in 16 and 68 modes.  
Address 2 select bit. Internal registers address  
selection in 16 and 68 modes.  
A3  
A4  
20  
50  
-
-
-
-
9
Address 3 to Address 4 select bits. When the 68  
mode is selected, these pins are used to address or  
select individual UARTs (providing CS is a logic 0). In  
the 16 mode, these pins are re-assigned as chip  
selects, see CSB and CSC.  
31  
CDA  
CDB  
CDC  
CDD  
CS  
9
64  
18  
31  
49  
-
19  
42  
59  
2
-
I
I
Carrier Detect (active LOW). These inputs are  
associated with individual UART channels A through D.  
A logic 0 on this pin indicates that a carrier has been  
detected by the modem for that channel.  
27  
43  
61  
16  
-
24  
-
-
5
Chip Select (active LOW). In the 68 mode, this pin  
functions as a multiple channel chip enable. In this  
case, all four UARTs (A to D) are enabled when the CS  
pin is a logic 0. An individual UART channel is selected  
by the data contents of address bits A3 to A4. when the  
16 mode is selected (68-pin devices), this pin functions  
as CSA (see definition under CSA, CSB).  
CSA  
CSB  
CSC  
CSD  
16  
20  
50  
54  
7
28  
33  
68  
73  
5
I
Chip Select A, B, C, D (active LOW). This function is  
associated with the 16 mode only, and for individual  
channels ‘A’ through ‘D’. When in 16 mode, these pins  
enable data transfers between the user CPU and the  
SC16C554B/554DB for the channel(s) addressed.  
Individual UART sections (A, B, C, D) are addressed by  
providing a logic 0 on the respective CSA to CSD pin.  
When the 68 mode is selected, the functions of these  
pins are re-assigned. 68 mode functions are described  
under their respective name/pin headings.  
11  
38  
42  
9
31  
35  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
10 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
Table 2:  
Symbol  
Pin description …continued  
Pin  
Type Description  
PLCC68 LQFP64 LQFP80 HVQFN48  
CTSA  
CTSB  
CTSC  
CTSD  
11  
25  
45  
59  
2
23  
38  
63  
78  
1
I
Clear to Send (active LOW). These inputs are  
associated with individual UART channels A to D. A  
logic 0 on the CTS pin indicates the modem or data set  
is ready to accept transmit data from the  
SC16C554B/554DB. Status can be tested by reading  
MSR[4]. This pin only affects the transmit or receive  
operations when auto-CTS function is enabled via  
MCR[5] for hardware flow control operation.  
16  
33  
47  
12  
26  
-
D0 to D2,  
D3 to D7  
66 to 68, 53 to 55, 7 to 9,  
39 to 41, I/O  
Data bus (bidirectional). These pins are the 8-bit,  
3-state data bus for transferring information to or from  
the controlling CPU. D0 is the least significant bit and  
the first data bit in a transmit or receive serial data  
stream.  
1 to 5  
56 to 60 11 to 15 42 to 46  
DSRA  
DSRB  
DSRC  
DSRD  
10  
26  
44  
60  
1
22  
39  
62  
79  
-
I
Data Set Ready (active LOW). These inputs are  
associated with individual UART channels, A through D.  
A logic 0 on this pin indicates the modem or data set is  
powered-on and is ready for data exchange with the  
UART. This pin has no effect on the UART’s transmit or  
receive operation.  
17  
32  
48  
-
25  
-
DTRA  
DTRB  
DTRC  
DTRD  
12  
24  
46  
58  
3
24  
37  
64  
77  
-
O
Data Terminal Ready (active LOW). These outputs  
are associated with individual UART channels, A  
through D. A logic 0 on this pin indicates that the  
SC16C554B/554DB is powered-on and ready. This pin  
can be controlled via the Modem Control Register.  
Writing a logic 1 to MCR[0] will set the DTR output to  
logic 0, enabling the modem. This pin will be a logic 1  
after writing a logic 0 to MCR[0], or after a reset. This  
pin has no effect on the UART’s transmit or receive  
operation.  
15  
34  
46  
-
27  
-
GND  
6, 23,  
40, 57  
14, 28,  
45, 61  
16, 36, 21, 37, 47  
56, 76  
I
Signal and power ground.  
INTA  
INTB  
INTC  
INTD  
15  
21  
49  
55  
6
27  
34  
67  
74  
4
O
Interrupt A, B, C, D (active HIGH). This function is  
associated with the 16 mode only. These pins provide  
individual channel interrupts INTA to INTD.  
12  
37  
43  
10  
30  
36  
INTA to INTD are enabled when MCR[3] is set to a  
logic 1, interrupts are enabled in the Interrupt Enable  
Register (IER), and when an interrupt condition exists.  
Interrupt conditions include: receiver errors, available  
receiver buffer data, transmit buffer empty, or when a  
modem status flag is detected. When the 68 mode is  
selected, the functions of these pins are re-assigned.  
68 mode functions are described under their respective  
name/pin headings.  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
11 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
Table 2:  
Symbol  
Pin description …continued  
Pin  
Type Description  
PLCC68 LQFP64 LQFP80 HVQFN48  
INTSEL  
65  
-
6
-
I
Interrupt Select (active HIGH, with internal  
pull-down). This function is associated with the  
16 mode only. When the 16 mode is selected, this pin  
can be used in conjunction with MCR[3] to enable or  
disable the 3-state interrupts, INTA to INTD, or override  
MCR[3] and force continuous interrupts. Interrupt  
outputs are enabled continuously by making this pin a  
logic 1. Making this pin a logic 0 allows MCR[3] to  
control the 3-state interrupt output. In this mode,  
MCR[3] is set to a logic 1 to enable the 3-state outputs.  
This pin is disabled in the 68 mode. Due to pin  
limitations on the 64-pin packages, this pin is not  
available. To cover this limitation, the  
SC16C554DBIB64 version operates in the continuous  
interrupt enable mode by bonding this pin to VCC  
internally. The SC16C554BIB64 operates with MCR[3]  
control by bonding this pin to GND. The INTSEL pin is  
not available on the HVQFN48 package.  
IOR  
52  
18  
40  
70  
31  
33  
I
I
Input/Output Read strobe (active LOW). This function  
is associated with the 16 mode only. A logic 0 transition  
on this pin will load the contents of an internal register  
defined by address bits A0 to A2 onto the  
SC16C554B/554DB data bus (D0 to D7) for access by  
external CPU. This pin is disabled in the 68 mode.  
IOW  
9
7
Input/Output Write strobe (active LOW). This  
function is associated with the 16 mode only. A logic 0  
transition on this pin will transfer the contents of the  
data bus (D0 to D7) from the external CPU to an  
internal register that is defined by address bits  
A0 to A2. When the 68 mode is selected, this pin  
functions as R/W (see definition under R/W).  
IRQ  
15  
-
-
4
O
Interrupt Request or Interrupt ‘A’. This function is  
associated with the 68 mode only. In the 68 mode,  
interrupts from UART channels A to D are wire-ORed  
internally to function as a single IRQ interrupt. This pin  
transitions to a logic 0 (if enabled by the Interrupt  
Enable Register) whenever a UART channel(s) requires  
service. Individual channel interrupt status can be  
determined by addressing each channel through its  
associated internal register, using CS and A3 to A4. In  
the 68 mode, and external pull-up resistor must be  
connected between this pin and VCC. The function of  
this pin changes to INTA when operating in the  
16 mode (see definition under INTA).  
n.c.  
21, 49,  
52, 54,  
55, 65  
-
1, 10,  
20, 21,  
30, 40,  
41, 49,  
52, 60,  
61, 71,  
80  
-
-
not connected  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
12 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
Table 2:  
Symbol  
Pin description …continued  
Pin  
Type Description  
PLCC68 LQFP64 LQFP80 HVQFN48  
RESET  
(RESET)  
37  
27  
53  
20  
I
Reset. In the 16 mode, a logic 1 on this pin will reset  
the internal registers and all the outputs. The UART  
transmitter output and the receiver input will be disabled  
during reset time. (See Section 7.10  
“SC16C554B/554DB external reset conditions” for  
initialization details.) When 16/68 is a logic 0 (68  
mode), this pin functions similarly, bus as an inverted  
reset interface signal, RESET.  
RIA  
8
63  
19  
30  
50  
5
18  
43  
58  
3
-
I
Ring Indicator (active LOW). These inputs are  
associated with individual UART channels, A to D. A  
logic 0 on this pin indicates the modem has received a  
ringing signal from the telephone line. A logic 1  
transition on this input pin will generate an interrupt.  
RIB  
28  
42  
62  
14  
22  
48  
56  
-
RIC  
23  
-
RID  
RTSA  
RTSB  
RTSC  
RTSD  
26  
35  
66  
75  
3
O
Request to Send (active LOW). These outputs are  
associated with individual UART channels, A to D. A  
logic 0 on the RTS pin indicates the transmitter has  
data ready and waiting to send. Writing a logic 1 in the  
Modem Control Register MCR[1] will set this pin to a  
logic 0, indicating data is available. After a reset this pin  
will be set to a logic 1. This pin only affects the transmit  
and receive operations when auto-RTS function is  
enabled via MCR[5] for hardware flow control operation.  
13  
36  
44  
11  
29  
-
R/W  
18  
-
-
7
I
Read/Write strobe. This function is associated with the  
68 mode only. This pin provides the combined functions  
for Read or Write strobes.  
Logic 1 = Read from UART register selected by CS and  
A0 to A4.  
Logic 0 = Write to UART register selected by CS and  
A0 to A4.  
RXA  
RXB  
RXC  
RXD  
7
62  
20  
29  
51  
17  
44  
57  
4
48  
13  
22  
38  
I
Receive data input RXA to RXD. These inputs are  
associated with individual serial channel data to the  
SC16C554B/554DB. The RX signal will be a logic 1  
during reset, idle (no data), or when the transmitter is  
disabled. During the local loop-back mode, the RX input  
pin is disabled and TX data is connected to the UART  
RX input internally.  
29  
41  
63  
RXRDY  
38  
-
54  
-
O
Receive Ready (active LOW). RXRDY contains the  
wire-ORed status of all four receive channel FIFOs,  
RXRDYA to RXRDYD. A logic 0 indicates receive data  
ready status, that is, the RHR is full, or the FIFO has  
one or more RX characters available for unloading. This  
pin goes to a logic 1 when the FIFO/RHR is empty, or  
when there are no more characters available in either  
the FIFO or RHR. Individual channel RX status is read  
by examining individual internal registers via CS and  
A0 to A4 pin functions. The RXRDY pin is not available  
on the HVQFN48 package.  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
13 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
Table 2:  
Symbol  
Pin description …continued  
Pin  
Type Description  
PLCC68 LQFP64 LQFP80 HVQFN48  
TXA  
TXB  
TXC  
TXD  
17  
19  
51  
53  
8
29  
32  
69  
72  
6
O
O
Transmit data A, B, C, D. These outputs are  
associated with individual serial transmit channel data  
from the SC16C554B/554DB. The TX signal will be a  
logic 1 during reset, idle (no data), or when the  
transmitter is disabled. During the local loop-back  
mode, the TX output pin is disabled and TX data is  
internally connected to the UART RX input.  
10  
39  
41  
8
32  
34  
TXRDY  
39  
-
55  
-
Transmit Ready (active LOW). TXRDY contains the  
wire-ORed status of all four transmit channel FIFOs,  
TXRDYA to TXRDYD. A logic 0 indicates a buffer ready  
status, that is, at least one location is empty and  
available in one of the TX channels (A to D). This pin  
goes to a logic 1 when all four channels have no more  
empty locations in the TX FIFO or THR. Individual  
channel TX status can be read by examining individual  
internal registers via CS and A0 to A4 pin functions.  
The TXRDY pin is not available on the HVQFN48  
package.  
VCC  
13, 30,  
47, 64  
4, 21,  
35, 52  
5, 25,  
45, 65  
2, 28  
18  
I
I
Power supply inputs.  
XTAL1  
35  
25  
50  
Crystal or external clock input. Functions as a crystal  
input or as an external clock input. A crystal can be  
connected between this pin and XTAL2 to form an  
internal oscillator circuit (see Figure 13). Alternatively,  
an external clock can be connected to this pin to  
provide custom data rates. (See Section 6.6  
“Programmable baud rate generator”.)  
XTAL2  
36  
26  
51  
19  
O
Output of the crystal oscillator or buffered clock.  
(See also XTAL1.) Crystal oscillator output or buffered  
clock output.  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
14 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
6. Functional description  
The SC16C554B/554DB provides serial asynchronous receive data synchronization,  
parallel-to-serial and serial-to-parallel data conversions for both the transmitter and  
receiver sections. These functions are necessary for converting the serial data stream into  
parallel data that is required with digital data systems. Synchronization for the serial data  
stream is accomplished by adding start and stop bits to the transmit data to form a data  
character. Data integrity is insured by attaching a parity bit to the data character. The  
parity bit is checked by the receiver for any transmission bit errors. The electronic circuitry  
to provide all these functions is fairly complex, especially when manufactured on a single  
integrated silicon chip. The SC16C554B/554DB represents such an integration with  
greatly enhanced features. The SC16C554B/554DB is fabricated with an advanced  
CMOS process to achieve low drain power and high speed requirements.  
The SC16C554B/554DB is an upward solution that provides 16 bytes of transmit and  
receive FIFO memory, instead of none in the 16C454. The SC16C554B/554DB is  
designed to work with high speed modems and shared network environments that require  
fast data processing time. Increased performance is realized in the SC16C554B/554DB  
by the larger transmit and receive FIFOs. This allows the external processor to handle  
more networking tasks within a given time. In addition, the four selectable levels of FIFO  
trigger interrupt is uniquely provided for maximum data throughput performance,  
especially when operating in a multi-channel environment. The combination of the above  
greatly reduces the bandwidth requirement of the external controlling CPU, increases  
performance, and reduces power consumption.  
The SC16C554B/554DBAI68 combines the package interface modes of the 16C454/554  
and 68C454/554 series on a single integrated chip. The 16 mode interface is designed to  
operate with the Intel-type of microprocessor bus, while the 68 mode is intended to  
operate with Motorola and other popular microprocessors. Following a reset, the  
SC16C554B/554DBAI68 is downward compatible with the 16C454/554 or the  
68C454/554, dependent on the state of the interface mode selection pin, 16/68.  
The SC16C554B/554DB is capable of operation to 1.5 Mbit/s with a 24 MHz crystal and  
up to 5 Mbit/s with an external clock input (at 3.3 V and 5 V; at 2.5 V the maximum speed  
is 3 Mbit/s).  
The rich feature set of the SC16C554B/554DB is available through internal registers.  
Selectable receive FIFO trigger levels, selectable TX and RX baud rates, and modem  
interface controls are all standard features. In the 16 mode, INTSEL and MCR[3] can be  
configured to provide a software controlled or continuous interrupt capability. Due to pin  
limitations of the 64-pin package, this feature is offered by two different LQFP64  
packages. The SC16C554DB operates in the continuous interrupt enable mode by  
bonding INTSEL to VCC internally. The SC16C554B operates in conjunction with MCR[3]  
by bonding INTSEL to GND internally.  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
15 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
6.1 Interface options  
Two user interface modes are selectable for the PLCC68 package. These interface modes  
are designated as the ‘16 mode’ and the ‘68 mode’. This nomenclature corresponds to the  
early 16C454/554 and 68C454/554 package interfaces respectively.  
6.1.1 The 16 mode interface  
The 16 mode configures the package interface pins for connection as a standard  
16 series (Intel) device and operates similar to the standard CPU interface available on  
the 16C454/554. In the 16 mode (pin 16/68 = logic 1), each UART is selected with  
individual chip select (CSx) pins, as shown in Table 3.  
Table 3:  
Serial port channel selection, 16 mode interface  
CSA  
CSB  
CSC  
CSD  
UART channel  
1
0
1
1
1
1
1
0
1
1
1
1
1
0
1
1
1
1
1
0
none  
A
B
C
D
6.1.2 The 68 mode interface  
The 68 mode configures the package interface pins for connection with Motorola, and  
other popular microprocessor bus types. The interface operates similar to the  
68C454/554. In this mode, the SC16C554B/554DB decodes two additional addresses,  
A3 to A4, to select one of the four UART ports. The A3 to A4 address decode function is  
used only when in the 68 mode (16/68 = logic 0), and is shown in Table 4.  
Table 4:  
Serial port channel selection, 68 mode interface  
CS  
1
A4  
n/a  
0
A3  
n/a  
0
UART channel  
none  
A
0
0
0
1
B
0
1
0
C
0
1
1
D
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
16 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
6.2 Internal registers  
The SC16C554B/554DB provides 12 internal registers for monitoring and control. These  
registers are shown in Table 5. These registers function as data holding registers  
(THR/RHR), interrupt status and control registers (IER/ISR), a FIFO Control Register  
(FCR), line status and control registers (LCR/LSR), modem status and control registers  
(MCR/MSR), programmable data rate (clock) control registers (DLL/DLM), and a user  
accessible Scratchpad Register (SPR). Register functions are more fully described in the  
following paragraphs.  
Table 5:  
A2  
Internal registers decoding  
A0 Read mode  
A1  
Write mode  
General register set (THR/RHR, IER/ISR, MCR/MSR, FCR, LSR, SPR)[1]  
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
Receive Holding Register  
Interrupt Enable Register  
Interrupt Status Register  
Line Control Register  
Modem Control Register  
Line Status Register  
Transmit Holding Register  
Interrupt Enable Register  
FIFO Control Register  
Line Control Register  
Modem Control Register  
n/a  
Modem Status Register  
n/a  
Scratchpad Register  
Scratchpad Register  
Baud rate register set (DLL/DLM)[2]  
0
0
0
0
0
1
LSB of Divisor Latch  
MSB of Divisor Latch  
LSB of Divisor Latch  
MSB of Divisor Latch  
[1] These registers are accessible only when LCR[7] is a logic 0.  
[2] These registers are accessible only when LCR[7] is a logic 1.  
6.3 FIFO operation  
The 16 byte transmit and receive data FIFOs are enabled by the FIFO Control Register  
(FCR) bit 0. With SC16C554B devices, the user can set the receive trigger level, but not  
the transmit trigger level. The receiver FIFO section includes a time-out function to ensure  
data is delivered to the external CPU. An interrupt is generated whenever the Receive  
Holding Register (RHR) has not been read following the loading of a character or the  
receive trigger level has not been reached.  
Table 6:  
Flow control mechanism  
Selected trigger level  
(characters)  
INT pin activation  
Negate RTS  
Assert RTS  
1
1
4
1
4
4
8
4
8
8
12  
14  
8
14  
14  
10  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
17 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
6.4 Autoflow control (see Figure 9)  
Autoflow control is comprised of auto-CTS and auto-RTS. With auto-CTS, the CTS input  
must be active before the transmitter FIFO can emit data. With auto-RTS, RTS becomes  
active when the receiver needs more data and notifies the sending serial device. When  
RTS is connected to CTS, data transmission does not occur unless the receiver FIFO has  
space for the data; thus, overrun errors are eliminated using UART 1 and UART 2 from a  
SC16C554B/554DB with the autoflow control enabled. If not, overrun errors occur when  
the transmit data rate exceeds the receiver FIFO read latency.  
ACE1  
ACE2  
SERIAL TO  
PARALLEL  
PARALLEL  
RX  
TX  
TO SERIAL  
RCV  
FIFO  
XMT  
FIFO  
RTS  
CTS  
FLOW  
FLOW  
CONTROL  
CONTROL  
D7 to D0  
D7 to D0  
PARALLEL  
TO SERIAL  
SERIAL TO  
PARALLEL  
TX  
RX  
XMT  
FIFO  
RCV  
FIFO  
CTS  
RTS  
FLOW  
FLOW  
CONTROL  
CONTROL  
002aaa048  
Fig 9. Autoflow control (auto-RTS and auto-CTS) example  
6.4.1 Auto-RTS (see Figure 9)  
Auto-RTS data flow control originates in the receiver timing and control block (see block  
diagrams in Figure 1 and Figure 2) and is linked to the programmed receiver FIFO trigger  
level. When the receiver FIFO level reaches a trigger level of 1, 4, or 8 (see Figure 11),  
RTS is de-asserted. With trigger levels of 1, 4, and 8, the sending UART may send an  
additional byte after the trigger level is reached (assuming the sending UART has another  
byte to send) because it may not recognize the de-assertion of RTS until after it has  
begun sending the additional byte. RTS is automatically reasserted once the RX FIFO is  
emptied by reading the receiver buffer register. When the trigger level is 14 (see  
Figure 12), RTS is de-asserted after the first data bit of the 16th character is present on  
the RX line. RTS is reasserted when the RX FIFO has at least one available byte space.  
Remark: Auto-RTS is not supported in channel D of the HVQFN48 package, therefore  
MCR[5] of channel D should not be written.  
6.4.2 Auto-CTS (see Figure 9)  
The transmitter circuitry checks CTS before sending the next data byte. When CTS is  
active, it sends the next byte. To stop the transmitter from sending the following byte, CTS  
must be released before the middle of the last stop bit that is currently being sent (see  
Figure 10). The auto-CTS function reduces interrupts to the host system. When flow  
control is enabled, CTS level changes do not trigger host interrupts because the device  
automatically controls its own transmitter. Without auto-CTS, the transmitter sends any  
data present in the transmit FIFO and a receiver overrun error may result.  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
18 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
Remark: Auto-CTS is not supported in channel D of the HVQFN48 package, therefore  
MCR[5] of channel D should not be written.  
6.4.3 Enabling autoflow control and auto-CTS  
Autoflow control is enabled by setting MCR[5] and MCR[1].  
Table 7:  
Enabling autoflow control and auto-CTS  
MCR[5]  
MCR[1]  
Selection  
1
1
0
1
0
X
auto RTS and CTS  
auto CTS  
disable  
6.4.4 Auto-CTS and auto-RTS functional timing  
Start  
bits 0 to 7 Stop  
Start  
bits 0 to 7 Stop  
Start  
bits 0 to 7 Stop  
TX  
CTS  
002aaa049  
(1) When CTS is LOW, the transmitter keeps sending serial data out.  
(2) If CTS goes HIGH before the middle of the last stop bit of the current byte, the transmitter finishes sending the current byte,  
but is does not send the next byte.  
(3) When CTS goes from HIGH to LOW, the transmitter begins sending data again.  
Fig 10. CTS functional timing waveforms  
The receiver FIFO trigger level can be set to 1 byte, 4 bytes, 8 bytes, or 14 bytes. These  
are described in Figure 11 and Figure 12.  
RX  
Start  
byte N  
Stop  
Start  
byte N + 1 Stop  
Start  
byte  
Stop  
RTS  
1
2
N
N + 1  
IOR  
(RD RBR)  
002aaa050  
(1) N = RCV FIFO trigger level (1 byte, 4 bytes, or 8 bytes).  
(2) The two blocks in dashed lines cover the case where an additional byte is sent as described in Section 6.4.1  
Fig 11. RTS functional timing waveforms, RCV FIFO trigger level = 1 byte, 4 bytes, or 8 bytes  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
19 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
RX  
byte 14  
byte 15  
Start  
byte 16  
Stop  
Start  
byte 18  
Stop  
RTS released after the  
first data bit of byte 16  
RTS  
IOR  
(RD RBR)  
002aaa051  
(1) RTS is de-asserted when the receiver receives the first data bit of the sixteenth byte. The receive FIFO is full after finishing  
the sixteenth byte.  
(2) RTS is asserted again when there is at least one byte of space available and no incoming byte is in processing, or there is  
more than one byte of space available.  
(3) When the receive FIFO is full, the first receive buffer register read re-asserts RTS.  
Fig 12. RTS functional timing waveforms, RCV FIFO trigger level = 14 bytes  
6.5 Hardware/software and time-out interrupts  
Following a reset, if the transmitter interrupt is enabled, the SC16C554B/554DB will issue  
an interrupt to indicate that the Transmit Holding Register is empty. This interrupt must be  
serviced prior to continuing operations. The LSR register provides the current singular  
highest priority interrupt only. Only after servicing the higher pending interrupt will the  
lower priority interrupt(s) be reflected in the status register. Servicing the interrupt without  
investigating further interrupt conditions can result in data errors.  
When two interrupt conditions have the same priority, it is important to service these  
interrupts correctly. Receive Data Ready and Receive Time Out have the same interrupt  
priority (when enabled by IER[0]). The receiver issues an interrupt after the number of  
characters have reached the programmed trigger level. In this case, the  
SC16C554B/554DB FIFO may hold more characters than the programmed trigger level.  
Following the removal of a data byte, the user should re-check LSR[0] for additional  
characters. A Receive Time Out will not occur if the receive FIFO is empty. The time-out  
counter is reset at the center of each stop bit received or each time the Receive Holding  
Register (RHR) is read. The actual time-out value is 4 character time.  
In the 16 mode for the PLCC68 package, the system/board designer can optionally  
provide software controlled 3-state interrupt operation. This is accomplished by INTSEL  
and MCR[3]. When INTSEL interface pin is left open or made a logic 0, MCR[3] controls  
the 3-state interrupt outputs, INTA to INTD. When INTSEL is a logic 1, MCR[3] has no  
effect on the INTA to INTD outputs, and the package operates with interrupt outputs  
enabled continuously.  
6.6 Programmable baud rate generator  
The SC16C554B/554DB supports high speed modem technologies that have increased  
input data rates by employing data compression schemes. For example, a 33.6 kbit/s  
modem that employs data compression may require a 115.2 kbit/s input data rate.  
A 128.0 kbit/s ISDN modem that supports data compression may need an input data rate  
of 460.8 kbit/s.  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
20 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
A single baud rate generator is provided for the transmitter and receiver, allowing  
independent TX/RX channel control. The programmable Baud Rate Generator is capable  
of accepting an input clock up to 80 MHz (for 3.3 V and 5 V operation), as required for  
supporting a 5 Mbit/s data rate. The SC16C554B/554DB can be configured for internal or  
external clock operation. For internal clock oscillator operation, an industry standard  
microprocessor crystal (parallel resonant/22 pF to 33 pF load) is connected externally  
between the XTAL1 and XTAL2 pins (see Figure 13). Alternatively, an external clock can  
be connected to the XTAL1 pin to clock the internal baud rate generator for standard or  
custom rates (see Table 8).  
XTAL1  
XTAL2  
XTAL1  
XTAL2  
1.5 k  
X1  
X1  
1.8432 MHz  
1.8432 MHz  
C1  
22 pF  
C2  
33 pF  
C1  
22 pF  
C2  
47 pF  
002aaa870  
Fig 13. Crystal oscillator connection  
Programming the Baud Rate Generator registers DLM (MSB) and DLL (LSB) provides a  
user capability for selecting the desired final baud rate.  
Table 8:  
Baud rate generator programming table using a 7.3728 MHz clock  
Output baud rate  
(bit/s)  
User  
16× clock divisor  
DLM  
DLL  
program value program value  
(HEX)  
(HEX)  
Decimal  
HEX  
900  
180  
C0  
60  
200  
2304  
384  
192  
96  
48  
24  
12  
6
09  
01  
00  
00  
00  
00  
00  
00  
00  
00  
00  
00  
80  
C0  
60  
30  
18  
0C  
06  
03  
02  
01  
1200  
2400  
4800  
9600  
30  
19.2 k  
38.4 k  
76.8 k  
153.6 k  
230.4 k  
460.8 k  
18  
0C  
06  
3
03  
2
02  
1
01  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
21 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
6.7 DMA operation  
The SC16C554B/554DB FIFO trigger level provides additional flexibility to the user for  
block mode operation. LSR[5:6] provide an indication when the transmitter is empty or has  
an empty location(s). The user can optionally operate the transmit and receive FIFOs in  
the DMA mode (FCR[3]). When the transmit and receive FIFOs are enabled and the DMA  
mode is de-activated (DMA Mode 0), the SC16C554B/554DB activates the interrupt  
output pin for each data transmit or receive operation. When DMA mode is activated  
(DMA Mode 1), the user takes the advantage of block mode operation by loading or  
unloading the FIFO in a block sequence determined by the preset trigger level. In this  
mode, the SC16C554B/554DB sets the interrupt output pin when the characters in the  
receive FIFOs are above the receive trigger level.  
Remark: DMA operation is not supported in the HVQFN48 package.  
6.8 Loop-back mode  
The internal loop-back capability allows on-board diagnostics. In the loop-back mode, the  
normal modem interface pins are disconnected and reconfigured for loop-back internally.  
MCR[0:3] register bits are used for controlling loop-back diagnostic testing. In the  
loop-back mode, OP1 and OP2 in the MCR register (bits 2:3) control the modem RI and  
CD inputs, respectively. MCR signals DTR and RTS (bits 0:1) are used to control the  
modem DSR and CTS inputs, respectively. The transmitter output (TX) and the receiver  
input (RX) are disconnected from their associated interface pins, and instead are  
connected together internally (see Figure 14). The CTS, DSR, CD, and RI are  
disconnected from their normal modem control input pins, and instead are connected  
internally to RTS, DTR, OP2 and OP1. Loop-back test data is entered into the Transmit  
Holding Register via the user data bus interface, D0 to D7. The transmit UART serializes  
the data and passes the serial data to the receive UART via the internal loop-back  
connection. The receive UART converts the serial data back into parallel data that is then  
made available at the user data interface D0 to D7. The user optionally compares the  
received data to the initial transmitted data for verifying error-free operation of the UART  
TX/RX circuits.  
In this mode, the receiver and transmitter interrupts are fully operational. The Modem  
Control Interrupts are also operational. However, the interrupts can only be read using  
lower four bits of the Modem Status Register (MSR[0:3]) instead of the four Modem Status  
Register bits 4:7. The interrupts are still controlled by the IER.  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
22 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
SC16C554B/554DB  
TRANSMIT  
FIFO  
TRANSMIT  
SHIFT  
TXA to TXD  
REGISTERS  
REGISTER  
D0 to D7  
IOR  
DATA BUS  
AND  
IOW  
RESET  
CONTROL  
LOGIC  
FLOW  
CONTROL  
LOGIC  
RECEIVE  
FIFO  
REGISTERS  
RECEIVE  
SHIFT  
REGISTER  
RXA to RXD  
FLOW  
CONTROL  
LOGIC  
REGISTER  
SELECT  
LOGIC  
A0 to A2  
CSA to CSD  
RTSA to RTSD  
CTSA to CTSD  
DTRA to DTRD  
MODEM  
CONTROL  
LOGIC  
DSRA to DSRD  
OP1A to OP1D  
INTA to INTD  
TXRDY  
INTERRUPT  
CONTROL  
LOGIC  
CLOCK AND  
BAUD RATE  
GENERATOR  
RIA to RID  
RXRDY  
OP2A to OP2D  
CDA to CDD  
002aaa883  
XTAL1 XTAL2  
Fig 14. Internal loop-back mode diagram (16 mode)  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
23 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
SC16C554B/554DB (HVQFN48)  
TRANSMIT  
FIFO  
TRANSMIT  
SHIFT  
TXA to TXD  
REGISTERS  
REGISTER  
D0 to D7  
IOR  
DATA BUS  
AND  
IOW  
RESET  
CONTROL  
LOGIC  
FLOW  
CONTROL  
LOGIC  
RECEIVE  
FIFO  
REGISTERS  
RECEIVE  
SHIFT  
REGISTER  
RXA to RXD  
FLOW  
CONTROL  
LOGIC  
REGISTER  
SELECT  
LOGIC  
A0 to A2  
CSA to CSD  
RTSA to RTSC  
CTSA to CTSC  
DTRC  
MODEM  
CONTROL  
LOGIC  
DSRC  
OP1C  
INTERRUPT  
CONTROL  
LOGIC  
CLOCK AND  
BAUD RATE  
GENERATOR  
INTA to INTD  
RIC  
OP2C  
CDC  
002aab553  
XTAL1 XTAL2  
Fig 15. Internal loop-back mode diagram (16 mode) for HVQFN48 package  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
24 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
SC16C554B/554DB  
TRANSMIT  
FIFO  
TRANSMIT  
SHIFT  
TXA to TXD  
REGISTERS  
REGISTER  
D0 to D7  
R/W  
DATA BUS  
AND  
RESET  
CONTROL  
LOGIC  
FLOW  
CONTROL  
LOGIC  
RECEIVE  
FIFO  
REGISTERS  
RECEIVE  
SHIFT  
REGISTER  
RXA to RXD  
FLOW  
CONTROL  
LOGIC  
REGISTER  
SELECT  
LOGIC  
A0 to A4  
CS  
RTSA to RTSD  
CTSA to CTSD  
DTRA to DTRD  
16/68  
DSRA to DSRD  
OP1A to OP1D  
MODEM  
CONTROL  
LOGIC  
IRQ  
TXRDY  
RXRDY  
INTERRUPT  
CONTROL  
LOGIC  
CLOCK AND  
BAUD RATE  
GENERATOR  
RIA to RID  
OP2A to OP2D  
CDA to CDD  
002aaa884  
XTAL1 XTAL2  
Fig 16. Internal loop-back mode diagram (68 mode)  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
25 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
SC16C554B/554DB (HVQFN48)  
TRANSMIT  
FIFO  
TRANSMIT  
SHIFT  
TXA to TXD  
REGISTERS  
REGISTER  
D0 to D7  
R/W  
DATA BUS  
AND  
RESET  
CONTROL  
LOGIC  
FLOW  
CONTROL  
LOGIC  
RECEIVE  
FIFO  
REGISTERS  
RECEIVE  
SHIFT  
REGISTER  
RXA to RXD  
FLOW  
CONTROL  
LOGIC  
REGISTER  
SELECT  
LOGIC  
A0 to A4  
CS  
RTSC  
CTSC  
DTRC  
16/68  
DSRC  
OP1C  
MODEM  
CONTROL  
LOGIC  
INTERRUPT  
CONTROL  
LOGIC  
CLOCK AND  
BAUD RATE  
GENERATOR  
IRQ  
RIC  
OP2C  
CDC  
002aab555  
XTAL1 XTAL2  
Fig 17. Internal loop-back mode diagram (68 mode) for HVQFN48 package  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
26 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
7. Register descriptions  
Table 9 details the assigned bit functions for the SC16C554B/554DB internal registers.  
The assigned bit functions are more fully defined in Section 7.1 through Section 7.10.  
Table 9:  
SC16C554B/554DB internal registers  
A2 A1 A0 Register Default[1] Bit 7  
General Register set[2]  
Bit 6  
Bit 5  
Bit 4  
Bit 3  
Bit 2  
Bit 1  
Bit 0  
0
0
0
0
0
0
0
0
1
RHR  
THR  
IER  
XX  
XX  
00  
bit 7  
bit 7  
0
bit 6  
bit 6  
0
bit 5  
bit 5  
0
bit 4  
bit 4  
0
bit 3  
bit 3  
bit 2  
bit 2  
bit 1  
bit 1  
bit 0  
bit 0  
modem receive  
status line status holding holding  
interrupt interrupt register register  
transmit receive  
0
0
0
1
1
1
1
1
0
0
0
0
1
0
1
FCR  
ISR  
00  
01  
00  
00  
60  
RCVR  
trigger  
(MSB)  
RCVR  
trigger  
(LSB)  
reserved reserved DMA  
mode  
XMIT  
FIFO reset FIFO  
reset  
RCVR  
FIFO  
enable  
select[3]  
FIFOs  
enabled enabled  
FIFOs  
0
0
INT  
INT  
priority  
bit 1  
INT  
priority  
bit 0  
INT  
status  
priority  
bit 2  
LCR  
MCR  
LSR  
divisor  
latch  
enable  
set  
break  
set  
even  
parity  
stop bits  
OP1  
word  
length  
bit 1  
word  
length  
bit 0  
parity  
parity  
enable  
0
0
autoflow loop back OP2,  
RTS  
DTR  
control  
enable[4]  
INTx  
enable  
FIFO  
data  
error  
trans.  
empty  
trans.  
break  
framing parity  
overrun receive  
error  
holding interrupt error  
empty  
error  
data  
ready  
1
1
1
1
0
1
MSR  
SPR  
X0  
FF  
CD  
RI  
DSR  
bit 5  
CTS  
bit 4  
CD  
RI  
DSR  
CTS  
bit 7  
bit 6  
bit 3  
bit 2  
bit 1  
bit 0  
Special Register set[5]  
0
0
0
0
0
1
DLL  
XX  
XX  
bit 7  
bit 6  
bit 5  
bit 4  
bit 3  
bit 2  
bit 1  
bit 9  
bit 0  
bit 8  
DLM  
bit 15  
bit 14  
bit 13  
bit 12  
bit 11  
bit 10  
[1] The value shown represents the register’s initialized HEX value; X = not applicable.  
[2] These registers are accessible only when LCR[7] = 0.  
[3] This function is not supported in the HVQFN48 package.  
[4] Autoflow control is not supported by channel D of the HVQFN48 package, and this bit should not be written on channel D.  
[5] The Special Register set is accessible only when LCR[7] is set to a logic 1.  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
27 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
7.1 Transmit (THR) and Receive (RHR) Holding Registers  
The serial transmitter section consists of an 8-bit Transmit Hold Register (THR) and  
Transmit Shift Register (TSR). The status of the THR is provided in the Line Status  
Register (LSR). Writing to the THR transfers the contents of the data bus (D7 to D0) to the  
THR, providing that the THR or TSR is empty. The THR empty flag in the LSR register will  
be set to a logic 1 when the transmitter is empty or when data is transferred to the TSR.  
Note that a write operation can be performed when the THR empty flag is set  
(logic 0 = FIFO full; logic 1 = at least one FIFO location available).  
The serial receive section also contains an 8-bit Receive Holding Register (RHR).  
Receive data is removed from the SC16C554B/554DB and receive FIFO by reading the  
RHR register. The receive section provides a mechanism to prevent false starts. On the  
falling edge of a start or false start bit, an internal receiver counter starts counting clocks  
at the 16× clock rate. After 712 clocks, the start bit time should be shifted to the center of  
the start bit. At this time the start bit is sampled, and if it is still a logic 0 it is validated.  
Evaluating the start bit in this manner prevents the receiver from assembling a false  
character. Receiver status codes will be posted in the LSR.  
7.2 Interrupt Enable Register (IER)  
The Interrupt Enable Register (IER) masks the interrupts from receiver ready, transmitter  
empty, line status and modem status registers. These interrupts would normally be seen  
on the INTA to INTD output pins in the 16 mode, or on wire-OR IRQ output pin in the  
68 mode.  
Table 10: Interrupt Enable Register bits description  
Bit  
7:4  
3
Symbol  
IER[7:4]  
IER[3]  
Description  
Reserved; set to ‘0’.  
Modem status interrupt.  
logic 0 = disable the modem status register interrupt (normal default  
condition)  
logic 1 = enable the modem status register interrupt  
Receive line status interrupt.  
2
1
IER[2]  
IER[1]  
logic 0 = disable the receiver line status interrupt (normal default condition)  
logic 1 = enable the receiver line status interrupt  
Transmit Holding Register interrupt. This interrupt will be issued whenever the  
THR is empty, and is associated with LSR[1].  
logic 0 = disable the transmitter empty interrupt (normal default condition)  
logic 1 = enable the transmitter empty interrupt  
0
IER[0]  
Receive Holding Register interrupt. This interrupt will be issued when the FIFO  
has reached the programmed trigger level, or is cleared when the FIFO drops  
below the trigger level in the FIFO mode of operation.  
logic 0 = disable the receiver ready interrupt (normal default condition)  
logic 1 = enable the receiver ready interrupt  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
28 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
7.2.1 IER versus Receive FIFO interrupt mode operation  
When the receive FIFO (FCR[0] = logic 1), and receive interrupts (IER[0] = logic 1) are  
enabled, the receive interrupts and register status will reflect the following:  
The receive data available interrupts are issued to the external CPU when the FIFO  
has reached the programmed trigger level. It will be cleared when the FIFO drops  
below the programmed trigger level.  
FIFO status will also be reflected in the user accessible ISR register when the FIFO  
trigger level is reached. Both the ISR register status bit and the interrupt will be  
cleared when the FIFO drops below the trigger level.  
The data ready bit (LSR[0]) is set as soon as a character is transferred from the shift  
register to the receive FIFO. It is reset when the FIFO is empty.  
7.2.2 IER versus Receive/Transmit FIFO polled mode operation  
When FCR[0] = logic 1, resetting IER[0:3] enables the SC16C554B/554DB in the FIFO  
polled mode of operation. Since the receiver and transmitter have separate bits in the  
LSR, either or both can be used in the polled mode by selecting respective transmit or  
receive control bit(s).  
LSR[0] will be a logic 1 as long as there is one byte in the receive FIFO.  
LSR[1:4] will provide the type of errors encountered, if any.  
LSR[5] will indicate when the transmit FIFO is empty.  
LSR[6] will indicate when both the transmit FIFO and Transmit Shift Register are  
empty.  
LSR[7] will indicate any FIFO data errors.  
7.3 FIFO Control Register (FCR)  
This register is used to enable the FIFOs, clear the FIFOs, set the receive FIFO trigger  
levels, and select the DMA mode.  
7.3.1 DMA mode  
7.3.1.1 Mode 0 (FCR bit 3 = 0)  
Set and enable the interrupt for each single transmit or receive operation, and is similar to  
the 16C454 mode. Transmit Ready (TXRDY) will go to a logic 0 whenever an empty  
transmit space is available in the Transmit Holding Register (THR). Receive Ready  
(RXRDY) will go to a logic 0 whenever the Receive Holding Register (RHR) is loaded with  
a character.  
7.3.1.2 Mode 1 (FCR bit 3 = 1)  
Set and enable the interrupt in a block mode operation. The transmit interrupt is set when  
there are one or more FIFO locations empty. The receive interrupt is set when the receive  
FIFO fills to the programmed trigger level. However, the FIFO continues to fill regardless  
of the programmed level until the FIFO is full. RXRDY remains a logic 0 as long as the  
FIFO fill level is above the programmed trigger level.  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
29 of 56  
SC16C554B/554DB  
Philips Semiconductors  
7.3.2 FIFO mode  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
Table 11: FIFO Control Register bits description  
Bit  
Symbol  
Description  
7:6  
FCR[7:6]  
RCVR trigger. These bits are used to set the trigger level for the receive  
FIFO interrupt.  
An interrupt is generated when the number of characters in the FIFO equals  
the programmed trigger level. However, the FIFO will continue to be loaded  
until it is full. Refer to Table 12.  
5:4  
3
FCR[5:4]  
FCR[3]  
not used; initialized to logic 0  
DMA mode select.  
logic 0 = set DMA mode ‘0’ (normal default condition)  
logic 1 = set DMA mode ‘1’  
Transmit operation in mode ‘0’: When the SC16C554B/554DB is in the  
16C450 mode (FIFOs disabled; FCR[0] = logic 0) or in the FIFO mode  
(FIFOs enabled; FCR[0] = logic 1; FCR[3] = logic 0), and when there are no  
characters in the transmit FIFO or Transmit Holding Register, the TXRDY pin  
will be a logic 0. Once active, the TXRDY pin will go to a logic 1 after the first  
character is loaded into the Transmit Holding Register.  
Receive operation in mode ‘0’: When the SC16C554B/554DB is in  
mode ‘0’ (FCR[0] = logic 0), or in the FIFO mode (FCR[0] = logic 1; FCR[3] =  
logic 0) and there is at least one character in the receive FIFO, the RXRDY  
pin will be a logic 0. Once active, the RXRDY pin will go to a logic 1 when  
there are no more characters in the receiver.  
Transmit operation in mode ‘1’: When the SC16C554B/554DB is in FIFO  
mode (FCR[0] = logic 1; FCR[3] = logic 1), the TXRDY pin will be a logic 1  
when the transmit FIFO is completely full. It will be a logic 0 if one or more  
FIFO locations are empty.  
Receive operation in mode ‘1’: When the SC16C554B/554DB is in FIFO  
mode (FCR[0] = logic 1; FCR[3] = logic 1) and the trigger level has been  
reached, or a Receive Time-out has occurred, the RXRDY pin will go to a  
logic 0. Once activated, it will go to a logic 1 after there are no more  
characters in the FIFO.  
2
1
0
FCR[2]  
FCR[1]  
FCR[0]  
XMIT FIFO reset.  
logic 0 = no FIFO transmit reset (normal default condition)  
logic 1 = clears the contents of the transmit FIFO and resets the FIFO  
counter logic (the Transmit Shift Register is not cleared or altered). This bit  
will return to a logic 0 after clearing the FIFO.  
RCVR FIFO reset.  
logic 0 = no FIFO receive reset (normal default condition)  
logic 1 = clears the contents of the receive FIFO and resets the FIFO  
counter logic (the Receive Shift Register is not cleared or altered). This bit  
will return to a logic 0 after clearing the FIFO.  
FIFO enable.  
logic 0 = disable the transmit and receive FIFO (normal default condition)  
logic 1 = enable the transmit and receive FIFO. This bit must be a 1  
when other FCR bits are written to, or they will not be programmed.  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
30 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
Table 12: RCVR trigger levels  
FCR[7]  
FCR[6]  
RX FIFO trigger level  
0
0
1
1
0
1
0
1
1
4
8
14  
7.4 Interrupt Status Register (ISR)  
The SC16C554B/554DB provides four levels of prioritized interrupts to minimize external  
software interaction. The Interrupt Status Register (ISR) provides the user with four  
interrupt status bits. Performing a read cycle on the ISR will provide the user with the  
highest pending interrupt level to be serviced. No other interrupts are acknowledged until  
the pending interrupt is serviced. Whenever the Interrupt Status Register is read, the  
interrupt status is cleared. However, it should be noted that only the current pending  
interrupt is cleared by the read. A lower level interrupt may be seen after re-reading the  
interrupt status bits. Table 13 “Interrupt source” shows the data values (bits 0 to 5) for the  
four prioritized interrupt levels and the interrupt sources associated with each of these  
interrupt levels.  
Table 13: Interrupt source  
Priority  
level  
ISR[5] ISR[4] ISR[3] ISR[2] ISR[1] ISR[0] Source of the interrupt  
1
2
2
3
4
0
0
0
0
0
0
0
0
0
0
0
0
1
0
0
1
1
1
0
0
1
0
0
1
0
0
0
0
0
0
LSR (Receiver Line Status  
Register)  
RXRDY (Receive Data  
Ready)  
RXRDY (Receive Data  
time-out)  
TXRDY (Transmitter Holding  
Register Empty)  
MSR (Modem Status  
Register)  
Table 14: Interrupt Status Register bits description  
Bit  
Symbol  
Description  
7:6  
ISR[7:6]  
FIFOs enabled. These bits are set to a logic 0 when the FIFO is not  
being used. They are set to a logic 1 when the FIFOs are enabled.  
logic 0 or cleared = default condition  
Reserved; set to 0.  
5:4  
3:1  
ISR[5:4]  
ISR[3:1]  
INT priority bits 2 to 0. These bits indicate the source for a pending  
interrupt at interrupt priority levels 1, 2, and 3 (see Table 13).  
logic 0 or cleared = default condition  
INT status.  
0
ISR[0]  
logic 0 = an interrupt is pending and the ISR contents may be used  
as a pointer to the appropriate interrupt service routine  
logic 1 = no interrupt pending (normal default condition)  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
31 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
7.5 Line Control Register (LCR)  
The Line Control Register is used to specify the asynchronous data communication  
format. The word length, the number of stop bits, and the parity are selected by writing the  
appropriate bits in this register.  
Table 15: Line Control Register bits description  
Bit  
Symbol  
Description  
7
LCR[7]  
Divisor latch enable. The internal baud rate counter latch and  
Enhance Feature mode enable.  
logic 0 = divisor latch disabled (normal default condition)  
logic 1 = divisor latch enabled  
6
5
LCR[6]  
LCR[5]  
Set break. When enabled, the Break control bit causes a break  
condition to be transmitted (the TX output is forced to a logic 0 state).  
This condition exists until disabled by setting LCR[6] to a logic 0.  
logic 0 = no TX break condition (normal default condition)  
logic 1 = forces the transmitter output (TX) to a logic 0 for alerting  
the remote receiver to a line break condition  
Set parity. If the parity bit is enabled, LCR[5] selects the forced parity  
format. Programs the parity conditions (see Table 16).  
logic 0 = parity is not forced (normal default condition)  
LCR[5] = logic 1 and LCR[4] = logic 0: parity bit is forced to a  
logical 1 for the transmit and receive data  
LCR[5] = logic 1 and LCR[4] = logic 1: parity bit is forced to a  
logical 0 for the transmit and receive data  
4
LCR[4]  
Even parity. If the parity bit is enabled with LCR[3] set to a logic 1,  
LCR[4] selects the even or odd parity format.  
logic 0 = odd parity is generated by forcing an odd number of  
logic 1s in the transmitted data. The receiver must be programmed  
to check the same format (normal default condition).  
logic 1 = even parity is generated by forcing an even number of  
logic 1s in the transmitted data. The receiver must be programmed  
to check the same format.  
3
LCR[3]  
Parity enable. Parity or no parity can be selected via this bit.  
logic 0 = no parity (normal default condition)  
logic 1 = a parity bit is generated during the transmission, receiver  
checks the data and parity for transmission errors  
2
LCR[2]  
Stop bits. The length of stop bit is specified by this bit in conjunction  
with the programmed word length (see Table 17).  
logic 0 or cleared = default condition  
1:0  
LCR[1:0]  
Word length bits 1, 0. These two bits specify the word length to be  
transmitted or received (see Table 18).  
logic 0 or cleared = default condition  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
32 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
Table 16: LCR[5] parity selection  
LCR[5]  
LCR[4]  
LCR[3]  
Parity selection  
no parity  
X
0
0
1
1
X
0
1
0
1
0
1
1
1
1
odd parity  
even parity  
forced parity ‘1’  
forced parity ‘0’  
Table 17: LCR[2] stop bit length  
LCR[2]  
Word length (bits) Stop bit length (bit times)  
0
1
1
5, 6, 7, 8  
5
1
112  
6, 7, 8  
2
Table 18: LCR[1:0] word length  
LCR[1]  
LCR[0]  
Word length (bits)  
0
0
1
1
0
1
0
1
5
6
7
8
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
33 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
7.6 Modem Control Register (MCR)  
This register controls the interface with the modem or a peripheral device.  
Table 19: Modem Control Register bits description  
Bit  
7:6  
5
Symbol  
MCR[7:6]  
MCR[5]  
MCR[4]  
Description  
Reserved; set to ‘0’.  
Autoflow control enable.  
4
Loop-back. Enable the local loop-back mode (diagnostics). In this mode  
the transmitter output (TX) and the receiver input (RX), CTS, DSR, CD,  
and RI are disconnected from the SC16C554B/554DB I/O pins. Internally  
the modem data and control pins are connected into a loop-back data  
configuration (see Figure 14). In this mode, the receiver and transmitter  
interrupts remain fully operational. The Modem Control Interrupts are also  
operational, but the interrupts’ sources are switched to the lower four bits  
of the Modem Control. Interrupts continue to be controlled by the IER  
register.  
logic 0 = disable loop-back mode (normal default condition)  
logic 1 = enable local loop-back mode (diagnostics)  
3
MCR[3]  
OP2, INTx enable. Used to control the modem CD signal in the loop-back  
mode.  
logic 0 = forces INTA to INTD outputs to the 3-state mode during the  
16 mode (normal default condition). In the loop-back mode, sets OP2  
(CD) internally to a logic 1.  
logic 1 = forces the INTA to INTD outputs to the active mode during the  
16 mode. In the loop-back mode, sets OP2 (CD) internally to a logic 0.  
2
1
MCR[2]  
MCR[1]  
OP1. This bit is used in the Loop-back mode only. In the loop-back mode,  
this bit is used to write the state of the modem RI interface signal via OP1.  
RTS  
logic 0 = force RTS output to a logic 1 (normal default condition)  
logic 1 = force RTS output to a logic 0  
Automatic RTS may be used for hardware flow control by enabling  
MCR[5].  
0
MCR[0]  
DTR  
logic 0 = force DTR output to a logic 1 (normal default condition)  
logic 1 = force DTR output to a logic 0  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
34 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
7.7 Line Status Register (LSR)  
This register provides the status of data transfers between the SC16C554B/554DB and  
the CPU.  
Table 20: Line Status Register bits description  
Bit  
Symbol Description  
7
LSR[7]  
FIFO data error.  
logic 0 = no error (normal default condition)  
logic 1 = at least one parity error, framing error or break indication is in the  
current FIFO data. This bit is cleared when LSR register is read.  
6
5
LSR[6]  
THR and TSR empty. This bit is the Transmit Empty indicator. This bit is set to a  
logic 1 whenever the Transmit Holding Register and the Transmit Shift Register  
are both empty. It is reset to logic 0 whenever either the THR or TSR contains a  
data character. In the FIFO mode, this bit is set to ‘1’ whenever the transmit  
FIFO and Transmit Shift Register are both empty.  
LSR[5]  
THR empty. This bit is the Transmit Holding Register Empty indicator. This bit  
indicates that the UART is ready to accept a new character for transmission. In  
addition, this bit causes the UART to issue an interrupt to CPU when the THR  
interrupt enable is set. The THR bit is set to a logic 1 when a character is  
transferred from the Transmit Holding Register into the Transmitter Shift  
Register. The bit is reset to a logic 0 concurrently with the loading of the  
transmitter holding register by the CPU. In the FIFO mode, this bit is set when  
the transmit FIFO is empty; it is cleared when at least 1 byte is written to the  
transmit FIFO.  
4
3
2
1
LSR[4]  
LSR[3]  
LSR[2]  
LSR[1]  
Break interrupt.  
logic 0 = no break condition (normal default condition)  
logic 1 = the receiver received a break signal (RX was a logic 0 for one  
character frame time). In the FIFO mode, only one break character is loaded  
into the FIFO.  
Framing error.  
logic 0 = no framing error (normal default condition)  
logic 1 = framing error. The receive character did not have a valid stop bit(s).  
In the FIFO mode, this error is associated with the character at the top of the  
FIFO.  
Parity error.  
logic 0 = no parity error (normal default condition)  
logic 1 = parity error. The receive character does not have correct parity  
information and is suspect. In the FIFO mode, this error is associated with the  
character at the top of the FIFO.  
Overrun error.  
logic 0 = no overrun error (normal default condition)  
logic 1 = overrun error. A data overrun error occurred in the Receive Shift  
Register. This happens when additional data arrives while the FIFO is full. In  
this case, the previous data in the shift register is overwritten. Note that under  
this condition, the data byte in the Receive Shift Register is not transferred  
into the FIFO, therefore the data in the FIFO is not corrupted by the error.  
0
LSR[0]  
Receive data ready.  
logic 0 = no data in Receive Holding Register or FIFO (normal default  
condition)  
logic 1 = data has been received and is saved in the Receive Holding  
Register or FIFO  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
35 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
7.8 Modem Status Register (MSR)  
This register provides the current state of the control interface signals from the modem, or  
other peripheral device to which the SC16C554B/554DB is connected. Four bits of this  
register are used to indicate the changed information. These bits are set to a logic 1  
whenever a control input from the modem changes state. These bits are set to a logic 0  
whenever the CPU reads this register.  
Table 21: Modem Status Register bits description  
Bit  
Symbol  
Description  
7
MSR[7]  
CD (active HIGH, logical 1). Normally this bit is the complement of the CD  
input. In the Loop-back mode this bit is equivalent to the OP2 bit in the MCR  
register.  
6
5
4
MSR[6]  
MSR[5]  
MSR[4]  
RI (active HIGH, logical 1). Normally this bit is the complement of the RI  
input. In the Loop-back mode this bit is equivalent to the OP1 bit in the MCR  
register.  
DSR (active HIGH, logical 1). Normally this bit is the complement of the DSR  
input. In Loop-back mode this bit is equivalent to the DTR bit in the MCR  
register.  
CTS (active HIGH, logical 1). CTS functions as hardware flow control signal  
input if it is enabled via MCR[5]. Flow control (when enabled) allows starting  
and stopping the transmissions based on the external modem CTS signal. A  
logic 1 at the CTS pin will stop SC16C554B/554DB transmissions as soon  
as current character has finished transmission. Normally MSR[4] is the  
complement of the CTS input. However, in the loop-back mode, this bit is  
equivalent to the RTS bit in the MCR register.  
[1]  
3
MSR[3]  
CD  
Logic 0 = No CD change (normal default condition).  
Logic 1 = The CD input to the SC16C554B/554DB has changed state  
since the last time it was read. A modem Status Interrupt will be  
generated.  
[1]  
2
1
MSR[2]  
MSR[1]  
RI  
Logic 0 = No RI change (normal default condition).  
Logic 1 = The RI input to the SC16C554B/554DB has changed from a  
logic 0 to a logic 1. A modem Status Interrupt will be generated.  
[1]  
DSR  
Logic 0 = No DSR change (normal default condition).  
Logic 1 = The DSR input to the SC16C554B/554DB has changed state  
since the last time it was read. A modem Status Interrupt will be  
generated.  
[1]  
0
MSR[0]  
CTS  
Logic 0 = No CTS change (normal default condition).  
Logic 1 = The CTS input to the SC16C554B/554DB has changed state  
since the last time it was read. A modem Status Interrupt will be  
generated.  
[1] Whenever any MSR[3:0] is set to logic 1, a Modem Status Interrupt will be generated.  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
36 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
7.9 Scratchpad Register (SPR)  
The SC16C554B/554DB provides a temporary data register to store 8 bits of user  
information.  
7.10 SC16C554B/554DB external reset conditions  
Table 22: Reset state for registers  
Register  
IER  
Reset state  
IER[7:0] = 0  
ISR  
ISR[7:1] = 0; ISR[0] = 1  
LCR[7:0] = 0  
LCR  
MCR  
LSR  
MCR[7:0] = 0  
LSR[7] = 0; LSR[6:5] = 1; LSR[4:0] = 0  
MSR[7:4] = input signals; MSR[3:0] = 0  
FCR[7:0] = 0  
MSR  
FCR  
Table 23: Reset state for outputs  
Output  
Reset state  
HIGH  
TXA, TXB, TXC, TXD  
RTSA, RTSB, RTSC, RTSD  
DTRA, DTRB, DTRC, DTRD  
RXRDY  
HIGH  
HIGH  
HIGH  
TXRDY  
LOW  
8. Limiting values  
Table 24: Limiting values  
In accordance with the Absolute Maximum Rating System (IEC 60134).  
Symbol  
VCC  
Parameter  
Conditions  
Min  
Max  
7
Unit  
V
supply voltage  
-
Vn  
voltage at any pin  
ambient temperature  
storage temperature  
GND 0.3  
VCC + 0.3  
+85  
V
Tamb  
40  
65  
-
°C  
°C  
mW  
Tstg  
+150  
500  
Ptot(pack)  
total power dissipation per  
package  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
37 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
9. Static characteristics  
Table 25: Static characteristics  
Tamb = 40 °C to +85 °C; tolerance of VCC = ± 10 %, unless otherwise specified.  
Symbol Parameter  
Conditions  
VCC = 2.5 V  
VCC = 3.3 V  
VCC = 5.0 V  
Unit  
Min Typ Max Min Typ Max Min Typ Max  
VIL(CK)  
VIH(CK)  
VIL  
LOW-level clock input  
voltage  
0.3  
-
-
-
-
-
-
-
-
-
-
-
-
-
+0.45 0.3  
VCC 2.4  
+0.65 0.3  
-
-
-
-
-
-
-
-
-
-
-
-
-
+0.6 0.5  
VCC 3.0  
+0.8 0.5  
-
-
-
-
-
-
-
-
-
-
-
-
-
+0.6  
V
V
V
V
V
V
V
V
V
V
V
V
HIGH-level clock input  
voltage  
1.8  
VCC  
LOW-level input voltage  
(except XTAL1 clock)  
0.3  
+0.8  
VIH  
HIGH-level input voltage  
(except XTAL1 clock)  
1.6  
-
2.0  
-
2.2  
-
VOL  
LOW-level output  
voltage on all outputs [1] (data bus)  
IOL = 5 mA  
-
-
-
-
-
0.4  
IOL = 4 mA  
(other outputs)  
-
-
-
0.4  
-
-
-
-
-
-
-
-
IOL = 2 mA  
(data bus)  
-
0.4  
-
-
-
IOL = 1.6 mA  
(other outputs)  
-
0.4  
-
-
-
VOH  
HIGH-level output  
voltage  
IOH = 5 mA  
(data bus)  
-
-
-
-
2.4  
IOH = 1 mA  
(other outputs)  
-
-
2.0  
-
-
-
-
-
IOH = 800 µA  
(data bus)  
1.85  
1.85  
-
-
-
-
-
-
IOH = 400 µA  
(other outputs)  
-
-
ILIL  
LOW-level input leakage  
current  
±10  
±10  
±10 µA  
±30 µA  
ICL  
clock leakage  
-
-
-
-
-
±30  
4.5  
5
-
-
-
-
-
±30  
-
-
-
-
-
ICC  
supply current  
input capacitance  
f = 5 MHz  
-
-
6
5
-
-
6
5
-
mA  
pF  
Ci  
-
-
-
Rpu(int)  
internal pull-up  
resistance[2]  
500  
-
500  
500  
kΩ  
[1] Except XTAL2, VOL = 1 V typical.  
[2] Refer to Table 2 “Pin description” on page 10 for a listing of pins having internal pull-up resistors.  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
38 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
10. Dynamic characteristics  
Table 26: Dynamic characteristics  
Tamb = 40 °C to +85 °C; tolerance of VCC ± 10 %, unless otherwise specified.  
Symbol Parameter  
Conditions  
VCC = 2.5 V  
Min Max  
VCC = 3.3 V  
Min Max  
VCC = 5.0 V  
Min Max  
Unit  
t1w, t2w clock pulse duration  
10  
-
-
6
-
6
-
ns  
[1] [2]  
fXTAL  
t6s  
oscillator/clock frequency  
address setup time  
48  
-
-
80  
-
80  
-
MHz  
ns  
0
0
0
t6h  
address hold time  
0
-
0
-
0
-
ns  
t7d  
IOR delay from chip select  
IOR strobe width  
10  
77  
0
-
10  
26  
0
-
10  
23  
0
-
ns  
t7w  
t7h  
25 pF load  
-
-
-
ns  
chip select hold time from  
IOR  
-
-
-
ns  
t9d  
read cycle delay  
25 pF load  
25 pF load  
25 pF load  
20  
-
-
20  
-
-
20  
-
-
ns  
ns  
ns  
ns  
t12d  
t12h  
t13d  
delay from IOR to data  
data disable time  
77  
15  
-
26  
15  
-
23  
15  
-
-
-
-
IOW delay from chip  
select  
10  
10  
10  
t13w  
t13h  
IOW strobe width  
20  
0
-
-
20  
0
-
-
15  
0
-
-
ns  
ns  
chip select hold time from  
IOW  
t15d  
t16s  
t16h  
t17d  
t18d  
write cycle delay  
data setup time  
data hold time  
25  
20  
15  
-
-
25  
20  
5
-
20  
15  
5
-
ns  
ns  
ns  
ns  
ns  
-
-
-
-
-
-
delay from IOW to output 25 pF load  
100  
100  
-
33  
24  
-
29  
23  
delay to set interrupt from 25 pF load  
modem input  
-
-
-
t19d  
t20d  
t21d  
t22d  
t23d  
t24d  
t25d  
t26d  
t27d  
delay to reset interrupt  
from IOR  
25 pF load  
-
-
-
-
100  
-
-
-
-
24  
-
-
-
-
23  
ns  
ns  
ns  
ns  
delay from stop to set  
interrupt  
1TRCLK  
[3]  
1TRCLK  
[3]  
1TRCLK  
[3]  
delay from IOR to  
reset interrupt  
25 pF load  
100  
100  
29  
45  
28  
40  
delay from start to  
set interrupt  
delay from IOW to  
transmit start  
8TRCLK 24TRCLK 8TRCLK 24TRCLK 8TRCLK 24TRCLK ns  
[3]  
[3]  
[3]  
[3]  
[3]  
[3]  
delay from IOW to  
reset interrupt  
-
100  
-
45  
-
40  
ns  
ns  
ns  
ns  
delay from stop to  
set RXRDY  
-
-
-
1TRCLK  
[3]  
-
-
-
1TRCLK  
[3]  
-
-
-
1TRCLK  
[3]  
delay from IOR to  
reset RXRDY  
100  
100  
45  
45  
40  
40  
delay from IOW to  
set TXRDY  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
39 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
Table 26: Dynamic characteristics …continued  
Tamb = 40 °C to +85 °C; tolerance of VCC ± 10 %, unless otherwise specified.  
Symbol Parameter  
Conditions  
VCC = 2.5 V  
VCC = 3.3 V  
VCC = 5.0 V  
Unit  
Min  
Max  
Min  
Max  
Min  
Max  
t28d  
delay from start to reset  
TXRDY  
-
8TRCLK  
[3]  
-
8TRCLK  
[3]  
-
8TRCLK  
[3]  
ns  
t30s  
t30w  
t30h  
t30d  
t31d  
t31h  
t32s  
t32h  
t32d  
t33s  
t33h  
tRESET  
N
address setup time  
chip select strobe width  
address hold time  
read cycle delay  
delay from CS to data  
data disable time  
write strobe setup time  
write strobe hold time  
write cycle delay  
data setup time  
10  
90  
15  
20  
-
-
10  
26  
15  
20  
-
-
10  
23  
15  
20  
-
-
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
[1]  
25 pF load  
-
-
-
-
-
-
25 pF load  
25 pF load  
25 pF load  
-
-
-
90  
26  
23  
-
15  
-
15  
-
15  
10  
10  
25  
20  
15  
200  
1
-
10  
10  
25  
15  
5
-
10  
10  
20  
15  
5
-
-
-
-
-
-
-
-
-
-
data hold time  
-
-
-
RESET pulse width  
baud rate divisor  
-
40  
1
-
40  
1
-
(216 1)  
(216 1)  
(216 1)  
[1] Applies to external clock, crystal oscillator max 24 MHz.  
1
t3w  
[2] Maximum frequency =  
-------  
[3] RCLK is an internal signal derived from Divisor Latch LSB (DLL) and Divisor Latch MSB (DLM) divisor latches.  
10.1 Timing diagrams  
A0 to A4  
t
30h  
t
t
30w  
30s  
t
30d  
CS  
R/W  
t
t
31h  
32s  
t
31d  
D0 to D7  
002aaa210  
Fig 18. General read timing in 68 mode  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
40 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
A0 to A4  
t
t
t
30h  
30s  
30w  
CS  
R/W  
t
t
t
32d  
32s  
32h  
t
33h  
t
33s  
D0 to D7  
002aaa211  
Fig 19. General write timing in 68 mode  
t
6h  
valid  
address  
A0 to A2  
t
t
13h  
6s  
active  
CS  
t
t
13d  
15d  
t
13w  
IOW  
active  
t
16h  
t
16s  
D0 to D7  
data  
002aaa171  
Fig 20. General write timing in 16 mode  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
41 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
t
t
6h  
7h  
valid  
address  
A0 to A2  
t
6s  
active  
CS  
IOR  
t
t
7d  
9d  
t
7w  
active  
t
t
12h  
12d  
D0 to D7  
data  
002aaa172  
Fig 21. General read timing in 16 mode  
active  
IOW  
t
17d  
RTS  
DTR  
change of state  
change of state  
CD  
CTS  
DSR  
change of state  
change of state  
t
t
18d  
18d  
INT  
active  
active  
active  
active  
active  
t
19d  
active  
IOR  
t
18d  
change of state  
RI  
002aaa352  
Fig 22. Modem input/output timing  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
42 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
t
t
1w  
2w  
EXTERNAL  
CLOCK  
002aaa112  
t
3w  
1
t3w  
f XTAL  
=
-------  
Fig 23. External clock timing  
next  
data  
start  
bit  
parity stop start  
bit  
bit  
bit  
data bits (0 to 7)  
D3 D4  
RX  
D0  
D1  
D2  
D5  
D6  
D7  
5 data bits  
6 data bits  
7 data bits  
t
20d  
active  
INT  
t
21d  
active  
IOR  
16 baud rate clock  
002aaa113  
Fig 24. Receive timing  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
43 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
next  
data  
start  
bit  
parity stop start  
bit  
bit  
bit  
data bits (0 to 7)  
D3 D4  
D0  
D1  
D2  
D5  
D6  
D7  
RX  
t
25d  
active data  
ready  
RXRDY  
IOR  
t
26d  
active  
002aab063  
Fig 25. Receive ready timing in non-FIFO mode  
start  
bit  
parity stop  
bit bit  
data bits (0 to 7)  
D3 D4  
D0  
D1  
D2  
D5  
D6  
D7  
RX  
first byte that  
reaches the  
trigger level  
t
25d  
active data  
ready  
RXRDY  
IOR  
t
26d  
active  
002aab064  
Fig 26. Receive ready timing in FIFO mode  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
44 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
next  
data  
start  
bit  
parity stop start  
bit  
bit  
bit  
data bits (0 to 7)  
TX  
D0  
D1  
D2  
D3  
D4  
D5  
D6  
D7  
5 data bits  
6 data bits  
7 data bits  
active  
INT  
transmitter ready  
t
22d  
t
24d  
t
23d  
active  
IOW  
active  
16 baud rate clock  
002aaa116  
Fig 27. Transmit timing  
next  
data  
start  
bit  
parity stop start  
bit bit  
bit  
data bits (0 to 7)  
D3 D4  
D0  
D1  
D2  
D5  
D6  
D7  
TX  
IOW  
active  
t
28d  
D0 to D7  
byte #1  
t
27d  
active transmitter  
ready  
TXRDY  
transmitter  
not ready  
002aab062  
Fig 28. Transmit ready timing in non-FIFO mode  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
45 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
start  
bit  
parity stop  
bit  
bit  
data bits (0 to 7)  
D3 D4  
D0  
D1  
D2  
D5  
D6  
D7  
TX  
5 data bits  
6 data bits  
7 data bits  
IOW  
active  
t
28d  
D0 to D7  
byte #16  
t
27d  
TXRDY  
FIFO full  
002aab061  
Fig 29. Transmit ready timing in FIFO mode (DMA mode ‘1’)  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
46 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
11. Package outline  
LQFP64: plastic low profile quad flat package; 64 leads; body 10 x 10 x 1.4 mm  
SOT314-2  
y
X
A
48  
33  
Z
49  
32  
E
e
H
A
E
2
E
A
(A )  
3
A
1
w M  
p
θ
b
L
p
pin 1 index  
L
64  
17  
detail X  
1
16  
Z
v M  
D
A
e
w M  
b
p
D
B
H
v M  
B
D
0
2.5  
scale  
5 mm  
DIMENSIONS (mm are the original dimensions)  
A
(1)  
(1)  
(1)  
(1)  
UNIT  
A
A
A
b
c
D
E
e
H
H
L
L
v
w
y
Z
Z
E
θ
1
2
3
p
D
E
p
D
max.  
7o  
0o  
0.20 1.45  
0.05 1.35  
0.27 0.18 10.1 10.1  
0.17 0.12 9.9 9.9  
12.15 12.15  
11.85 11.85  
0.75  
0.45  
1.45 1.45  
1.05 1.05  
1.6  
mm  
0.25  
0.5  
1
0.2 0.12 0.1  
Note  
1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.  
REFERENCES  
OUTLINE  
EUROPEAN  
PROJECTION  
ISSUE DATE  
VERSION  
IEC  
JEDEC  
JEITA  
00-01-19  
03-02-25  
SOT314-2  
136E10  
MS-026  
Fig 30. Package outline SOT314-2 (LQFP64)  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
47 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
LQFP80: plastic low profile quad flat package; 80 leads; body 12 x 12 x 1.4 mm  
SOT315-1  
y
X
A
60  
41  
Z
61  
40  
E
e
H
A
E
2
E
A
(A )  
3
A
1
w M  
p
θ
b
L
p
L
pin 1 index  
80  
21  
detail X  
1
20  
Z
D
v
M
A
e
w M  
b
p
D
B
H
v
M
B
D
0
5
10 mm  
scale  
DIMENSIONS (mm are the original dimensions)  
A
(1)  
(1)  
(1)  
(1)  
UNIT  
A
A
A
b
c
D
E
e
H
H
L
L
v
w
y
Z
Z
θ
1
2
3
p
D
E
p
D
E
max.  
7o  
0o  
0.16 1.5  
0.04 1.3  
0.27 0.18 12.1 12.1  
0.13 0.12 11.9 11.9  
14.15 14.15  
13.85 13.85  
0.75  
0.30  
1.45 1.45  
1.05 1.05  
mm  
1.6  
0.25  
0.5  
1
0.2 0.15 0.1  
Note  
1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.  
REFERENCES  
OUTLINE  
EUROPEAN  
PROJECTION  
ISSUE DATE  
VERSION  
IEC  
JEDEC  
JEITA  
00-01-19  
03-02-25  
SOT315-1  
136E15  
MS-026  
Fig 31. Package outline SOT315-1 (LQFP80)  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
48 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
LQFP64: plastic low profile quad flat package; 64 leads; body 7 x 7 x 1.4 mm  
SOT414-1  
y
X
A
48  
33  
49  
32  
Z
E
e
A
2
A
H
E
E
(A )  
3
A
1
w M  
p
θ
b
pin 1 index  
L
p
L
64  
17  
detail X  
1
16  
Z
v M  
A
D
e
w M  
b
p
D
B
H
v M  
B
D
0
2.5  
scale  
5 mm  
DIMENSIONS (mm are the original dimensions)  
A
(1)  
(1)  
(1)  
(1)  
UNIT  
A
A
A
b
c
D
E
e
H
D
H
L
L
v
w
y
Z
Z
θ
1
2
3
p
E
p
D
E
max.  
7o  
0o  
0.15 1.45  
0.05 1.35  
0.23 0.20 7.1  
0.13 0.09 6.9  
7.1  
6.9  
9.15 9.15  
8.85 8.85  
0.75  
0.45  
0.64 0.64  
0.36 0.36  
1.6  
mm  
0.25  
0.4  
1
0.2 0.08 0.08  
Note  
1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.  
REFERENCES  
OUTLINE  
EUROPEAN  
PROJECTION  
ISSUE DATE  
VERSION  
IEC  
JEDEC  
JEITA  
00-01-19  
03-02-20  
SOT414-1  
136E06  
MS-026  
Fig 32. Package outline SOT414-1 (LQFP64)  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
49 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
HVQFN48: plastic thermal enhanced very thin quad flat package; no leads;  
48 terminals; body 6 x 6 x 0.85 mm  
SOT778-3  
D
B
A
terminal 1  
index area  
E
A
A
1
c
detail X  
C
e
1
y
C
1
y
M
M
v
C
C
A
B
b
e
1/2 e  
w
13  
24  
L
25  
12  
e
e
2
E
h
1/2 e  
1
36  
terminal 1  
index area  
48  
37  
X
D
h
0
2.5  
scale  
5 mm  
DIMENSIONS (mm are the original dimensions)  
(1)  
A
(1)  
(1)  
UNIT  
A
b
c
D
D
E
E
e
e
e
L
v
w
y
y
1
1
h
h
1
2
max  
0.05 0.25  
0.00 0.15  
6.1  
5.9  
3.95  
3.65  
6.1  
5.9  
3.95  
3.65  
0.5  
0.3  
1
mm  
0.2  
0.4  
4.4  
4.4  
0.1  
0.05 0.05  
0.1  
Note  
1. Plastic or metal protrusions of 0.075 mm maximum per side are not included  
REFERENCES  
OUTLINE  
VERSION  
EUROPEAN  
PROJECTION  
ISSUE DATE  
IEC  
JEDEC  
JEITA  
- - -  
04-06-16  
04-06-23  
SOT778-3  
- - -  
- - -  
Fig 33. Package outline SOT778-3 (HVQFN48)  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
50 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
PLCC68: plastic leaded chip carrier; 68 leads  
SOT188-2  
e
e
E
D
y
X
A
60  
44  
Z
E
43  
61  
b
p
b
1
w
M
68  
1
H
E
E
pin 1 index  
A
e
A
1
A
4
(A )  
3
L
p
9
k
27  
β
detail X  
10  
26  
v
M
A
e
Z
D
D
B
H
v
M
B
D
0
5
10 mm  
scale  
DIMENSIONS (mm dimensions are derived from the original inch dimensions)  
(1)  
(1)  
A
A
Z
Z
E
4
1
(1)  
(1)  
D
UNIT  
mm  
A
A
b
D
E
e
e
e
H
H
k
L
p
v
w
y
β
b
3
1
D
E
D
E
p
max.  
min.  
max. max.  
4.57  
4.19  
0.81 24.33 24.33  
0.66 24.13 24.13  
23.62 23.62 25.27 25.27 1.22 1.44  
22.61 22.61 25.02 25.02 1.07 1.02  
0.53  
0.33  
0.51 0.25  
3.3  
1.27  
0.05  
0.18 0.18  
0.1  
2.16 2.16  
o
45  
0.180  
0.165  
0.032 0.958 0.958  
0.026 0.950 0.950  
0.93 0.93 0.995 0.995 0.048 0.057  
0.89 0.89 0.985 0.985 0.042 0.040  
0.021  
0.013  
inches  
0.02 0.01 0.13  
0.007 0.007 0.004 0.085 0.085  
Note  
1. Plastic or metal protrusions of 0.25 mm (0.01 inch) maximum per side are not included.  
REFERENCES  
OUTLINE  
EUROPEAN  
PROJECTION  
ISSUE DATE  
VERSION  
IEC  
JEDEC  
JEITA  
99-12-27  
01-11-14  
SOT188-2  
112E10  
MS-018  
EDR-7319  
Fig 34. Package outline SOT188-2 (PLCC68)  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
51 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
12. Soldering  
12.1 Introduction to soldering surface mount packages  
This text gives a very brief insight to a complex technology. A more in-depth account of  
soldering ICs can be found in our Data Handbook IC26; Integrated Circuit Packages  
(document order number 9398 652 90011).  
There is no soldering method that is ideal for all surface mount IC packages. Wave  
soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch  
SMDs. In these situations reflow soldering is recommended.  
12.2 Reflow soldering  
Reflow soldering requires solder paste (a suspension of fine solder particles, flux and  
binding agent) to be applied to the printed-circuit board by screen printing, stencilling or  
pressure-syringe dispensing before package placement. Driven by legislation and  
environmental forces the worldwide use of lead-free solder pastes is increasing.  
Several methods exist for reflowing; for example, convection or convection/infrared  
heating in a conveyor type oven. Throughput times (preheating, soldering and cooling)  
vary between 100 seconds and 200 seconds depending on heating method.  
Typical reflow peak temperatures range from 215 °C to 270 °C depending on solder paste  
material. The top-surface temperature of the packages should preferably be kept:  
below 225 °C (SnPb process) or below 245 °C (Pb-free process)  
for all BGA, HTSSON..T and SSOP..T packages  
for packages with a thickness 2.5 mm  
for packages with a thickness < 2.5 mm and a volume 350 mm3 so called  
thick/large packages.  
below 240 °C (SnPb process) or below 260 °C (Pb-free process) for packages with a  
thickness < 2.5 mm and a volume < 350 mm3 so called small/thin packages.  
Moisture sensitivity precautions, as indicated on packing, must be respected at all times.  
12.3 Wave soldering  
Conventional single wave soldering is not recommended for surface mount devices  
(SMDs) or printed-circuit boards with a high component density, as solder bridging and  
non-wetting can present major problems.  
To overcome these problems the double-wave soldering method was specifically  
developed.  
If wave soldering is used the following conditions must be observed for optimal results:  
Use a double-wave soldering method comprising a turbulent wave with high upward  
pressure followed by a smooth laminar wave.  
For packages with leads on two sides and a pitch (e):  
larger than or equal to 1.27 mm, the footprint longitudinal axis is preferred to be  
parallel to the transport direction of the printed-circuit board;  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
52 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the  
transport direction of the printed-circuit board.  
The footprint must incorporate solder thieves at the downstream end.  
For packages with leads on four sides, the footprint must be placed at a 45° angle to  
the transport direction of the printed-circuit board. The footprint must incorporate  
solder thieves downstream and at the side corners.  
During placement and before soldering, the package must be fixed with a droplet of  
adhesive. The adhesive can be applied by screen printing, pin transfer or syringe  
dispensing. The package can be soldered after the adhesive is cured.  
Typical dwell time of the leads in the wave ranges from 3 seconds to 4 seconds at 250 °C  
or 265 °C, depending on solder material applied, SnPb or Pb-free respectively.  
A mildly-activated flux will eliminate the need for removal of corrosive residues in most  
applications.  
12.4 Manual soldering  
Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage  
(24 V or less) soldering iron applied to the flat part of the lead. Contact time must be  
limited to 10 seconds at up to 300 °C.  
When using a dedicated tool, all other leads can be soldered in one operation within  
2 seconds to 5 seconds between 270 °C and 320 °C.  
12.5 Package related soldering information  
Table 27: Suitability of surface mount IC packages for wave and reflow soldering methods  
Package [1]  
Soldering method  
Wave  
Reflow[2]  
BGA, HTSSON..T[3], LBGA, LFBGA, SQFP,  
SSOP..T[3], TFBGA, VFBGA, XSON  
not suitable  
suitable  
DHVQFN, HBCC, HBGA, HLQFP, HSO, HSOP,  
HSQFP, HSSON, HTQFP, HTSSOP, HVQFN,  
HVSON, SMS  
not suitable[4]  
suitable  
PLCC[5], SO, SOJ  
suitable  
suitable  
LQFP, QFP, TQFP  
not recommended[5] [6]  
not recommended[7]  
not suitable  
suitable  
SSOP, TSSOP, VSO, VSSOP  
CWQCCN..L[8], PMFP[9], WQCCN..L[8]  
suitable  
not suitable  
[1] For more detailed information on the BGA packages refer to the (LF)BGA Application Note (AN01026);  
order a copy from your Philips Semiconductors sales office.  
[2] All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the  
maximum temperature (with respect to time) and body size of the package, there is a risk that internal or  
external package cracks may occur due to vaporization of the moisture in them (the so called popcorn  
effect). For details, refer to the Drypack information in the Data Handbook IC26; Integrated Circuit  
Packages; Section: Packing Methods.  
[3] These transparent plastic packages are extremely sensitive to reflow soldering conditions and must on no  
account be processed through more than one soldering cycle or subjected to infrared reflow soldering with  
peak temperature exceeding 217 °C ± 10 °C measured in the atmosphere of the reflow oven. The package  
body peak temperature must be kept as low as possible.  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
53 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
[4] These packages are not suitable for wave soldering. On versions with the heatsink on the bottom side, the  
solder cannot penetrate between the printed-circuit board and the heatsink. On versions with the heatsink  
on the top side, the solder might be deposited on the heatsink surface.  
[5] If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave  
direction. The package footprint must incorporate solder thieves downstream and at the side corners.  
[6] Wave soldering is suitable for LQFP, QFP and TQFP packages with a pitch (e) larger than 0.8 mm; it is  
definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.  
[7] Wave soldering is suitable for SSOP, TSSOP, VSO and VSSOP packages with a pitch (e) equal to or larger  
than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.  
[8] Image sensor packages in principle should not be soldered. They are mounted in sockets or delivered  
pre-mounted on flex foil. However, the image sensor package can be mounted by the client on a flex foil by  
using a hot bar soldering process. The appropriate soldering profile can be provided on request.  
[9] Hot bar soldering or manual soldering is suitable for PMFP packages.  
13. Abbreviations  
Table 28: Abbreviations  
Acronym  
CPU  
Description  
Central Processing Unit  
DMA  
Direct Memory Access  
FIFO  
First In/First Out  
ISDN  
Integrated Service Digital Network  
4-channel (Quad) Universal Asynchronous Receiver and Transmitter  
Universal Asynchronous Receiver and Transmitter  
QUART  
UART  
14. Revision history  
Table 29: Revision history  
Document ID  
Release  
date  
Data sheet status Change Doc. number  
notice  
Supersedes  
SC16C554B_554DB_3  
Modifications:  
20050901  
Product data sheet  
-
SC16C554B_554DB_3 SC16C554B_554DB_2  
Figure 6 “Pin configuration for LQFP80” on page 8: corrected names for pins 31 through 40  
(pins defined in Table 2 “Pin description” are correct).  
Table 8 “Baud rate generator programming table using a 7.3728 MHz clock” on page 21:  
added “(bit/s)” to first column’s heading  
Table 17 “LCR[2] stop bit length” on page 33: added “(bits)” to second column’s heading  
Table 18 “LCR[1:0] word length” on page 33: added “(bits)” to third column’s heading  
SC16C554B_554DB_2  
SC16C554B_554DB_1  
20050613  
Product data sheet  
-
9397 750 14966  
SC16C554B_554DB_1  
20050209  
Product data sheet  
-
9397 750 13133  
-
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
54 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
15. Data sheet status  
Level Data sheet status[1] Product status[2] [3]  
Definition  
I
Objective data  
Development  
This data sheet contains data from the objective specification for product development. Philips  
Semiconductors reserves the right to change the specification in any manner without notice.  
II  
Preliminary data  
Qualification  
This data sheet contains data from the preliminary specification. Supplementary data will be published  
at a later date. Philips Semiconductors reserves the right to change the specification without notice, in  
order to improve the design and supply the best possible product.  
III  
Product data  
Production  
This data sheet contains data from the product specification. Philips Semiconductors reserves the  
right to make changes at any time in order to improve the design, manufacturing and supply. Relevant  
changes will be communicated via a Customer Product/Process Change Notification (CPCN).  
[1]  
[2]  
Please consult the most recently issued data sheet before initiating or completing a design.  
The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at  
URL http://www.semiconductors.philips.com.  
[3]  
For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.  
customers using or selling these products for use in such applications do so  
at their own risk and agree to fully indemnify Philips Semiconductors for any  
damages resulting from such application.  
16. Definitions  
Short-form specification The data in a short-form specification is  
extracted from a full data sheet with the same type number and title. For  
detailed information see the relevant data sheet or data handbook.  
Right to make changes — Philips Semiconductors reserves the right to  
make changes in the products - including circuits, standard cells, and/or  
software - described or contained herein in order to improve design and/or  
performance. When the product is in full production (status ‘Production’),  
relevant changes will be communicated via a Customer Product/Process  
Change Notification (CPCN). Philips Semiconductors assumes no  
responsibility or liability for the use of any of these products, conveys no  
license or title under any patent, copyright, or mask work right to these  
products, and makes no representations or warranties that these products are  
free from patent, copyright, or mask work right infringement, unless otherwise  
specified.  
Limiting values definition Limiting values given are in accordance with  
the Absolute Maximum Rating System (IEC 60134). Stress above one or  
more of the limiting values may cause permanent damage to the device.  
These are stress ratings only and operation of the device at these or at any  
other conditions above those given in the Characteristics sections of the  
specification is not implied. Exposure to limiting values for extended periods  
may affect device reliability.  
Application information Applications that are described herein for any  
of these products are for illustrative purposes only. Philips Semiconductors  
make no representation or warranty that such applications will be suitable for  
the specified use without further testing or modification.  
18. Trademarks  
Notice — All referenced brands, product names, service names and  
17. Disclaimers  
trademarks are the property of their respective owners.  
Life support — These products are not designed for use in life support  
appliances, devices, or systems where malfunction of these products can  
reasonably be expected to result in personal injury. Philips Semiconductors  
19. Contact information  
For additional information, please visit: http://www.semiconductors.philips.com  
For sales office addresses, send an email to: sales.addresses@www.semiconductors.philips.com  
SC16C554B_554DB_3  
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.  
Product data sheet  
Rev. 03 — 1 September 2005  
55 of 56  
SC16C554B/554DB  
Philips Semiconductors  
5 V, 3.3 V and 2.5 V quad UART, 5 Mbit/s (max.) with 16-byte FIFOs  
20. Contents  
1
2
3
4
General description . . . . . . . . . . . . . . . . . . . . . . 1  
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1  
Ordering information. . . . . . . . . . . . . . . . . . . . . 2  
Block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . 3  
8
Limiting values . . . . . . . . . . . . . . . . . . . . . . . . 37  
Static characteristics . . . . . . . . . . . . . . . . . . . 38  
Dynamic characteristics. . . . . . . . . . . . . . . . . 39  
Timing diagrams. . . . . . . . . . . . . . . . . . . . . . . 40  
Package outline . . . . . . . . . . . . . . . . . . . . . . . . 47  
9
10  
10.1  
11  
12  
12.1  
5
5.1  
5.1.1  
5.1.2  
5.1.3  
5.1.4  
5.2  
Pinning information. . . . . . . . . . . . . . . . . . . . . . 5  
Pinning . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5  
PLCC68 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5  
LQFP64 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7  
LQFP80 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8  
HVQFN48 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9  
Pin description . . . . . . . . . . . . . . . . . . . . . . . . 10  
Soldering . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 52  
Introduction to soldering surface mount  
packages . . . . . . . . . . . . . . . . . . . . . . . . . . . . 52  
Reflow soldering. . . . . . . . . . . . . . . . . . . . . . . 52  
Wave soldering. . . . . . . . . . . . . . . . . . . . . . . . 52  
Manual soldering . . . . . . . . . . . . . . . . . . . . . . 53  
Package related soldering information. . . . . . 53  
12.2  
12.3  
12.4  
12.5  
6
6.1  
6.1.1  
6.1.2  
6.2  
Functional description . . . . . . . . . . . . . . . . . . 15  
Interface options . . . . . . . . . . . . . . . . . . . . . . . 16  
The 16 mode interface . . . . . . . . . . . . . . . . . . 16  
The 68 mode interface . . . . . . . . . . . . . . . . . . 16  
Internal registers. . . . . . . . . . . . . . . . . . . . . . . 17  
FIFO operation . . . . . . . . . . . . . . . . . . . . . . . . 17  
Autoflow control (see Figure 9). . . . . . . . . . . . 18  
Auto-RTS (see Figure 9). . . . . . . . . . . . . . . . . 18  
Auto-CTS (see Figure 9). . . . . . . . . . . . . . . . . 18  
Enabling autoflow control and auto-CTS . . . . 19  
Auto-CTS and auto-RTS functional timing . . . 19  
Hardware/software and time-out interrupts. . . 20  
Programmable baud rate generator . . . . . . . . 20  
DMA operation . . . . . . . . . . . . . . . . . . . . . . . . 22  
Loop-back mode. . . . . . . . . . . . . . . . . . . . . . . 22  
13  
14  
15  
16  
17  
18  
19  
Abbreviations . . . . . . . . . . . . . . . . . . . . . . . . . 54  
Revision history . . . . . . . . . . . . . . . . . . . . . . . 54  
Data sheet status. . . . . . . . . . . . . . . . . . . . . . . 55  
Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . 55  
Disclaimers . . . . . . . . . . . . . . . . . . . . . . . . . . . 55  
Trademarks . . . . . . . . . . . . . . . . . . . . . . . . . . . 55  
Contact information . . . . . . . . . . . . . . . . . . . . 55  
6.3  
6.4  
6.4.1  
6.4.2  
6.4.3  
6.4.4  
6.5  
6.6  
6.7  
6.8  
7
7.1  
Register descriptions . . . . . . . . . . . . . . . . . . . 27  
Transmit (THR) and Receive (RHR) Holding  
Registers. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28  
Interrupt Enable Register (IER) . . . . . . . . . . . 28  
IER versus Receive FIFO interrupt mode  
7.2  
7.2.1  
operation. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 29  
IER versus Receive/Transmit FIFO polled  
7.2.2  
mode operation. . . . . . . . . . . . . . . . . . . . . . . . 29  
FIFO Control Register (FCR) . . . . . . . . . . . . . 29  
DMA mode . . . . . . . . . . . . . . . . . . . . . . . . . . . 29  
Mode 0 (FCR bit 3 = 0). . . . . . . . . . . . . . . . . . 29  
Mode 1 (FCR bit 3 = 1). . . . . . . . . . . . . . . . . . 29  
FIFO mode . . . . . . . . . . . . . . . . . . . . . . . . . . . 30  
Interrupt Status Register (ISR) . . . . . . . . . . . . 31  
Line Control Register (LCR) . . . . . . . . . . . . . . 32  
Modem Control Register (MCR) . . . . . . . . . . . 34  
Line Status Register (LSR). . . . . . . . . . . . . . . 35  
Modem Status Register (MSR). . . . . . . . . . . . 36  
Scratchpad Register (SPR) . . . . . . . . . . . . . . 37  
SC16C554B/554DB external reset conditions 37  
7.3  
7.3.1  
7.3.1.1  
7.3.1.2  
7.3.2  
7.4  
7.5  
7.6  
7.7  
7.8  
7.9  
7.10  
© Koninklijke Philips Electronics N.V. 2005  
All rights are reserved. Reproduction in whole or in part is prohibited without the prior  
written consent of the copyright owner. The information presented in this document does  
not form part of any quotation or contract, is believed to be accurate and reliable and may  
be changed without notice. No liability will be accepted by the publisher for any  
consequence of its use. Publication thereof does not convey nor imply any license under  
patent- or other industrial or intellectual property rights.  
Date of release: 1 September 2005  
Document number: SC16C554B_554DB_3  
Published in The Netherlands  

相关型号:

SI9130DB

5- and 3.3-V Step-Down Synchronous Converters

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY

SI9135LG-T1

SMBus Multi-Output Power-Supply Controller

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY

SI9135LG-T1-E3

SMBus Multi-Output Power-Supply Controller

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY

SI9135_11

SMBus Multi-Output Power-Supply Controller

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY

SI9136_11

Multi-Output Power-Supply Controller

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY

SI9130CG-T1-E3

Pin-Programmable Dual Controller - Portable PCs

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY

SI9130LG-T1-E3

Pin-Programmable Dual Controller - Portable PCs

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY

SI9130_11

Pin-Programmable Dual Controller - Portable PCs

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY

SI9137

Multi-Output, Sequence Selectable Power-Supply Controller for Mobile Applications

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY

SI9137DB

Multi-Output, Sequence Selectable Power-Supply Controller for Mobile Applications

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY

SI9137LG

Multi-Output, Sequence Selectable Power-Supply Controller for Mobile Applications

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY

SI9122E

500-kHz Half-Bridge DC/DC Controller with Integrated Secondary Synchronous Rectification Drivers

Warning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY