PCA9634D,118 [NXP]
PCA9634 - 8-bit Fm+ I2C-bus LED driver SOP 20-Pin;型号: | PCA9634D,118 |
厂家: | NXP |
描述: | PCA9634 - 8-bit Fm+ I2C-bus LED driver SOP 20-Pin PC 驱动 光电二极管 接口集成电路 |
文件: | 总39页 (文件大小:761K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
PCA9634
8-bit Fm+ I2C-bus LED driver
Rev. 7.1 — 18 December 2017
Product data sheet
1. General description
The PCA9634 is an I2C-bus controlled 8-bit LED driver optimized for
Red/Green/Blue/Amber (RGBA) color mixing applications. Each LED output has its own
8-bit resolution (256 steps) fixed frequency Individual PWM controller that operates at
97 kHz with a duty cycle that is adjustable from 0 % to 99.6 % to allow the LED to be set
to a specific brightness value. An additional 8-bit resolution (256 steps) Group PWM
controller has both a fixed frequency of 190 Hz and an adjustable frequency between
24 Hz to once every 10.73 seconds with a duty cycle that is adjustable from 0 % to 99.6 %
that is used to either dim or blink all LEDs with the same value.
Each LED output can be off, on (no PWM control), set at its Individual PWM controller
value or at both Individual and Group PWM controller values. The LED output driver is
programmed to be either open-drain with a 25 mA current sink capability at 5 V or
totem-pole with a 25 mA sink, 10 mA source capability at 5 V. The PCA9634 operates with
a supply voltage range of 2.3 V to 5.5 V and the outputs are 5.5 V tolerant. LEDs can be
directly connected to the LED output (up to 25 mA, 5.5 V) or controlled with external
drivers and a minimum amount of discrete components for larger current or higher voltage
LEDs.
The PCA9634 is one of the first LED controller devices in a new Fast-mode Plus (Fm+)
family. Fm+ devices offer higher frequency (up to 1 MHz) and more densely populated
bus operation (up to 4000 pF).
The active LOW Output Enable input pin (OE) allows asynchronous control of the LED
outputs and can be used to set all the outputs to a defined I2C-bus programmable logic
state. The OE can also be used to externally PWM the outputs, which is useful when
multiple devices need to be dimmed or blinked together using software control.
Software programmable LED Group and three Sub Call I2C-bus addresses allow all or
defined groups of PCA9634 devices to respond to a common I2C-bus address, allowing
for example, all red LEDs to be turned on or off at the same time or marquee chasing
effect, thus minimizing I2C-bus commands. Seven hardware address pins allow up to
126 devices on the same bus.
The Software Reset (SWRST) Call allows the master to perform a reset of the PCA9634
through the I2C-bus, identical to the Power-On Reset (POR) that initializes the registers to
their default state causing the outputs to be set HIGH (LED off). This allows an easy and
quick way to reconfigure all device registers to the same condition.
PCA9634
NXP Semiconductors
8-bit Fm+ I2C-bus LED driver
2. Features and benefits
8 LED drivers. Each output programmable at:
Off
On
Programmable LED brightness
Programmable group dimming/blinking mixed with individual LED brightness
1 MHz Fast-mode Plus compatible I2C-bus interface with 30 mA high drive capability
on SDA output for driving high capacitive buses
256-step (8-bit) linear programmable brightness per LED output varying from fully off
(default) to maximum brightness using a 97 kHz PWM signal
256-step group brightness control allows general dimming (using a 190 Hz PWM
signal) from fully off to maximum brightness (default)
256-step group blinking with frequency programmable from 24 Hz to 10.73 s and duty
cycle from 0 % to 99.6 %
Eight totem-pole outputs (sink 25 mA and source 10 mA at 5 V) with software
programmable open-drain LED outputs selection (default at totem-pole). No input
function.
Output state change programmable on the Acknowledge or the STOP Command to
update outputs byte-by-byte or all at the same time (default to ‘Change on STOP’).
Active LOW Output Enable (OE) input pin. LED outputs programmable to 1 (default at
power-up), 0 or ‘high-impedance’ when OE is HIGH, thus allowing hardware blinking
and dimming of the LEDs.
7 hardware address pins allow 126 devices to be connected to the same I2C-bus
4 software programmable I2C-bus addresses (one LED Group Call address and three
LED Sub Call addresses) allow groups of devices to be addressed at the same time in
any combination (for example, one register used for ‘All Call’ so that all the PCA9634s
on the I2C-bus can be addressed at the same time and the second register used for
three different addresses so that 13 of all devices on the bus can be addressed at the
same time in a group). Software enable and disable for I2C-bus address.
Software Reset feature (SWRST Call) allows the device to be reset through the
I2C-bus
25 MHz internal oscillator requires no external components
Internal power-on reset
Noise filter on SDA/SCL inputs
Edge rate control on outputs
No glitch on power-up
Supports hot insertion
Low standby current
Operating power supply voltage range of 2.3 V to 5.5 V
5.5 V tolerant inputs
40 C to +85 C operation
ESD protection exceeds 2000 V HBM per JESD22-A114, 200 V MM per
JESD22-A115, and 1000 V CDM per JESD22-C101
Latch-up testing is done to JEDEC Standard JESD78 which exceeds 100 mA
Packages offered: SO20, TSSOP20, HVQFN20
PCA9634
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet
Rev. 7.1 — 18 December 2017
2 of 39
PCA9634
NXP Semiconductors
8-bit Fm+ I2C-bus LED driver
3. Applications
RGB or RGBA LED drivers
LED status information
LED displays
LCD backlights
Keypad backlights for cellular phones or handheld devices
4. Ordering information
Table 1.
Ordering information
Type number
Topside
mark
Package
Name
Description
Version
PCA9634D
PCA9634D SO20
plastic small outline package; 20 leads; body width 7.5 mm
SOT163-1
SOT360-1
PCA9634PW
PCA9634
TSSOP20 plastic thin shrink small outline package; 20 leads;
body width 4.4 mm
PCA9634BS
9634
HVQFN20 plastic thermal enhanced very thin quad flat package; no leads; SOT662-1
20 terminals; body 5 5 0.85 mm
4.1 Ordering options
Table 2.
Ordering options
Type number
Orderable
part number
Package
Packing method
Minimum
order
Temperature range
quantity
PCA9634D
PCA9634PW
PCA9634BS
PCA9634D,118
PCA9634PW,118
PCA9634BS,118
SO20
Reel 13” Q1/T1
*Standard mark SMD
2000
2500
6000
T
amb = 40 C to +85 C
Tamb = 40 C to +85 C
Tamb = 40 C to +85 C
TSSOP20
HVQFN20
Reel 13” Q1/T1
*Standard mark SMD
Reel 13” Q1/T1
*Standard mark SMD
PCA9634
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet
Rev. 7.1 — 18 December 2017
3 of 39
PCA9634
NXP Semiconductors
8-bit Fm+ I2C-bus LED driver
5. Block diagram
A0 A1 A2 A3 A4 A5 A6
PCA9634
SCL
INPUT FILTER
SDA
2
I C-BUS
CONTROL
POWER-ON
RESET
V
DD
V
DD
V
SS
LED
STATE
SELECT
REGISTER
PWM
REGISTER X
BRIGHTNESS
CONTROL
LEDn
MUX/
CONTROL
24.3 kHz
97 kHz
GRPFREQ
REGISTER
GRPPWM
REGISTER
25 MHz
OSCILLATOR
190 Hz
'0' – permanently OFF
'1' – permanently ON
OE
002aac135
Remark: Only one LED output shown for clarity.
Fig 1. Block diagram of PCA9634
PCA9634
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet
Rev. 7.1 — 18 December 2017
4 of 39
PCA9634
NXP Semiconductors
8-bit Fm+ I2C-bus LED driver
6. Pinning information
6.1 Pinning
1
20
19
18
17
16
15
14
13
12
11
1
2
20
19
18
17
16
15
14
13
12
11
A0
A1
V
A0
A1
V
DD
DD
2
3
SDA
SCL
A6
SDA
SCL
A6
3
A2
A2
4
4
A3
A3
5
5
A4
A5
A4
A5
PCA9634D
PCA9634PW
6
6
LED0
LED1
LED2
LED3
OE
LED0
LED1
LED2
LED3
OE
7
7
LED7
LED6
LED5
LED4
LED7
LED6
LED5
LED4
8
8
9
9
10
10
V
SS
V
SS
002aac131
002aac132
Fig 2. Pin configuration for SO20
Fig 3. Pin configuration for TSSOP20
terminal 1
index area
1
2
3
4
5
15
14
13
12
11
A2
A3
A6
A5
A4
PCA9634BS
OE
LED0
LED1
LED7
LED6
002aac133
Transparent top view
Fig 4. Pin configuration for HVQFN20
PCA9634
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet
Rev. 7.1 — 18 December 2017
5 of 39
PCA9634
NXP Semiconductors
8-bit Fm+ I2C-bus LED driver
6.2 Pin description
Table 3.
Symbol
Pin description
Pin
Type
Description
SO20, TSSOP20 HVQFN20
A0
1
19
20
1
I
address input 0
address input 1
address input 2
address input 3
address input 4
LED driver 0
A1
2
I
A2
3
I
A3
4
2
I
A4
5
3
I
LED0
LED1
LED2
LED3
VSS
6
4
O
7
5
O
LED driver 1
8
6
O
LED driver 2
9
7
8[1]
O
LED driver 3
10
11
12
13
14
15
16
17
18
19
20
power supply
supply ground
LED driver 4
LED4
LED5
LED6
LED7
OE
9
O
10
11
12
13
14
15
16
17
18
O
LED driver 5
O
LED driver 6
O
LED driver 7
I
active LOW output enable
address input 5
address input 6
serial clock line
serial data line
supply voltage
A5
I
A6
I
SCL
SDA
VDD
I
I/O
power supply
[1] HVQFN20 package die supply ground is connected to both the VSS pin and the exposed center pad. The
VSS pin must be connected to supply ground for proper device operation. For enhanced thermal, electrical,
and board-level performance, the exposed pad needs to be soldered to the board using a corresponding
thermal pad on the board, and for proper heat conduction through the board thermal vias need to be
incorporated in the PCB in the thermal pad region.
PCA9634
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet
Rev. 7.1 — 18 December 2017
6 of 39
PCA9634
NXP Semiconductors
8-bit Fm+ I2C-bus LED driver
7. Functional description
Refer to Figure 1 “Block diagram of PCA9634”.
7.1 Device addresses
Following a START condition, the bus master must output the address of the slave it is
accessing.
There are a maximum of 128 possible programmable addresses using the 7 hardware
address pins. Two of these addresses, Software Reset and LED All Call, cannot be used
because their default power-up state is ON, leaving a maximum of 126 addresses. Using
other reserved addresses, as well as any other Sub Call address, will reduce the total
number of possible addresses even further.
7.1.1 Regular I2C-bus slave address
The I2C-bus slave address of the PCA9634 is shown in Figure 5. To conserve power, no
internal pull-up resistors are incorporated on the hardware selectable address pins and
they must be pulled HIGH or LOW.
Remark: Using reserved I2C-bus addresses will interfere with other devices, but only if
the devices are on the bus and/or the bus will be open to other I2C-bus systems at some
later date. In a closed system where the designer controls the address assignment these
addresses can be used since the PCA9634 treats them like any other address. The
LED All Call, Software Rest and PCA9564 or PCA9665 slave address (if on the bus) can
never be used for individual device addresses.
• PCA9634 LED All Call address (1110 000) and Software Reset (0000 0110) which are
active on start-up
• PCA9564 (0000 000) or PCA9665 (1110 000) slave address which is active on
start-up
• ‘reserved for future use’ I2C-bus addresses (0000 011, 1111 1XX)
• slave devices that use the 10-bit addressing scheme (1111 0XX)
• slave devices that are designed to respond to the General Call address (0000 000)
• High-speed mode (Hs-mode) master code (0000 1XX).
slave address
A6 A5 A4 A3 A2 A1 A0 R/W
hardware selectable
002aab319
Fig 5. Slave address
The last bit of the address byte defines the operation to be performed. When set to logic 1
a read is selected, while a logic 0 selects a write operation.
PCA9634
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet
Rev. 7.1 — 18 December 2017
7 of 39
PCA9634
NXP Semiconductors
8-bit Fm+ I2C-bus LED driver
7.1.2 LED All Call I2C-bus address
• Default power-up value (ALLCALLADR register): E0h or 1110 000X
• Programmable through I2C-bus (volatile programming)
• At power-up, LED All Call I2C-bus address is enabled. PCA9634 sends an ACK when
E0h (R/W = 0) or E1h (R/W = 1) is sent by the master.
See Section 7.3.8 “ALLCALLADR: LED All Call I2C-bus address” for more detail.
Remark: The default LED All Call I2C-bus address (E0h or 1110 000X) must not be used
as a regular I2C-bus slave address since this address is enabled at power-up. All the
PCA9634s on the I2C-bus will acknowledge the address if sent by the I2C-bus master.
7.1.3 LED Sub Call I2C-bus addresses
• 3 different I2C-bus addresses can be used
• Default power-up values:
– SUBADR1 register: E2h or 1110 001X
– SUBADR2 register: E4h or 1110 010X
– SUBADR3 register: E8h or 1110 100X
• Programmable through I2C-bus (volatile programming)
• At power-up, Sub Call I2C-bus addresses are disabled. PCA9634 does not send an
ACK when E2h (R/W = 0) or E3h (R/W = 1), E4h (R/W = 0) or E5h (R/W = 1), or
E8h (R/W = 0) or E9h (R/W = 1) is sent by the master.
See Section 7.3.7 “SUBADR1 to SUBADR3: I2C-bus subaddress 1 to 3” for more detail.
Remark: The default LED Sub Call I2C-bus addresses may be used as regular I2C-bus
slave addresses as long as they are disabled.
7.1.4 Software Reset I2C-bus address
The address shown in Figure 6 is used when a reset of the PCA9634 needs to be
performed by the master. The Software Reset address (SWRST Call) must be used with
R/W = 0. If R/W = 1, the PCA9634 does not acknowledge the SWRST. See Section 7.6
“Software Reset” for more detail.
R/W
0
0
0
0
0
1
1
0
002aab416
Fig 6. Software Reset address
Remark: The Software Reset I2C-bus address is a reserved address and cannot be used
as a regular I2C-bus slave address or as an LED All Call or LED Sub Call address.
PCA9634
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet
Rev. 7.1 — 18 December 2017
8 of 39
PCA9634
NXP Semiconductors
8-bit Fm+ I2C-bus LED driver
7.2 Control register
Following the successful acknowledgement of the slave address, LED All Call address or
LED Sub Call address, the bus master will send a byte to the PCA9634, which will be
stored in the Control register.
The lowest 5 bits are used as a pointer to determine which register will be accessed
(D[4:0]). The highest 3 bits are used as Auto-Increment flag and Auto-Increment options
(AI[2:0]).
register address
AI2 AI1 AI0 D4 D3 D2 D1 D0
002aac140
Auto-Increment options
Auto-Increment flag
reset state = 80h
Remark: The Control register does not apply to the Software Reset I2C-bus address.
Fig 7. Control register
When the Auto-Increment flag is set (AI2 = 1), the five low order bits of the Control register
are automatically incremented after a read or write. This allows the user to program the
registers sequentially. Four different types of Auto-Increment are possible, depending on
AI1 and AI0 values.
Table 4.
Auto-Increment options
AI2
0
AI1
0
AI0
0
Function
no Auto-Increment
1
0
0
Auto-Increment for all registers. D[4:0] roll over to ‘0 0000’ after the last
register (1 0001) is accessed.
1
1
1
0
1
1
1
0
1
Auto-Increment for individual brightness registers only. D[4:0] roll over to
‘0 0010’ after the last register (0 1001) is accessed.
Auto-Increment for global control registers only. D[4:0] roll over to
‘0 1010’ after the last register (0 1011) is accessed.
Auto-Increment for individual and global control registers only. D[4:0] roll
over to ‘0 0010’ after the last register (0 1011) is accessed.
Remark: Other combinations not shown in Table 4 (AI[2:0] = 001, 010, and 011) are
reserved and must not be used for proper device operation.
AI[2:0] = 000 is used when the same register must be accessed several times during a
single I2C-bus communication, for example, changes the brightness of a single LED. Data
is overwritten each time the register is accessed during a write operation.
AI[2:0] = 100 is used when all the registers must be sequentially accessed, for example,
power-up programming.
AI[2:0] = 101 is used when the four LED drivers must be individually programmed with
different values during the same I2C-bus communication, for example, changing color
setting to another color setting.
PCA9634
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet
Rev. 7.1 — 18 December 2017
9 of 39
PCA9634
NXP Semiconductors
8-bit Fm+ I2C-bus LED driver
AI[2:0] = 110 is used when the LED drivers must be globally programmed with different
settings during the same I2C-bus communication, for example, global brightness or
blinking change.
AI[2:0] = 111 is used when individual and global changes must be performed during the
same I2C-bus communication, for example, changing a color and global brightness at the
same time.
Only the 5 least significant bits D[4:0] are affected by the AI[2:0] bits.
When the Control register is written, the register entry point determined by D[4:0] is the
first register that will be addressed (read or write operation), and can be anywhere
between 0 0000 and 1 0001 (as defined in Table 5). When AI[2] = 1, the Auto-Increment
flag is set and the rollover value at which the register increment stops and goes to the next
one is determined by AI[2:0]. See Table 4 for rollover values. For example, if the Control
register = 1110 1100 (ECh), then the register addressing sequence will be (in hex):
0C … 11 00 … 0B 02 … 0B 02 … 0B 02 … as long
as the master keeps sending or reading data.
7.3 Register definitions
Table 5.
Register summary
Only D[4:0] = 0 0000 to 1 0001 are allowed and will be acknowledged.
D[4:0] = 1 0010 to 1 1111 are reserved and will not be acknowledged.
Register number (hex)
D4
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
1
D3
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
0
0
D2
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
D1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
D0
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
Name
Type
Function
00
01
02
03
04
05
06
07
08
09
0A
0B
0C
0D
0E
0F
10
11
MODE1
MODE2
PWM0
read/write
read/write
read/write
read/write
read/write
read/write
read/write
read/write
read/write
read/write
read/write
read/write
read/write
read/write
read/write
read/write
read/write
Mode register 1
Mode register 2
brightness control LED0
brightness control LED1
brightness control LED2
brightness control LED3
brightness control LED4
brightness control LED5
brightness control LED6
brightness control LED7
group duty cycle control
group frequency
PWM1
PWM2
PWM3
PWM4
PWM5
PWM6
PWM7
GRPPWM
GRPFREQ
LEDOUT0
LEDOUT1
SUBADR1
SUBADR2
SUBADR3
LED output state 0
LED output state 1
I2C-bus subaddress 1
I2C-bus subaddress 2
I2C-bus subaddress 3
LED All Call I2C-bus address
ALLCALLADR read/write
PCA9634
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet
Rev. 7.1 — 18 December 2017
10 of 39
PCA9634
NXP Semiconductors
8-bit Fm+ I2C-bus LED driver
7.3.1 Mode register 1, MODE1
Table 6.
MODE1 - Mode register 1 (address 00h) bit description
Legend: * default value.
Bit
Symbol
Access
Value
0
Description
7
AI2
read only
register Auto-Increment disabled
register Auto-Increment enabled
Auto-Increment bit 1 = 0
Auto-Increment bit 1 = 1
Auto-Increment bit 0 = 0
Auto-Increment bit 0 = 1
Normal mode[1]
Low power mode; oscillator off[2]
PCA9634 does not respond to I2C-bus subaddress 1
PCA9634 responds to I2C-bus subaddress 1
PCA9634 does not respond to I2C-bus subaddress 2
PCA9634 responds to I2C-bus subaddress 2
PCA9634 does not respond to I2C-bus subaddress 3
PCA9634 responds to I2C-bus subaddress 3
PCA9634 does not respond to LED All Call I2C-bus address
PCA9634 responds to LED All Call I2C-bus address
1*
0*
1
6
5
4
3
2
1
0
AI1
read only
read only
R/W
AI0
0*
1
SLEEP
SUB1
SUB2
SUB3
ALLCALL
0
1*
0*
1
R/W
R/W
0*
1
R/W
0*
1
R/W
0
1*
[1] It takes 500 s max. for the oscillator to be up and running once SLEEP bit has been set to logic 0. Timings on LEDn outputs are not
guaranteed if PWMx, GRPPWM or GRPFREQ registers are accessed within the 500 s window.
[2] When the oscillator is off (Sleep mode) the LED outputs cannot be turned on, off or dimmed/blinked.
7.3.2 Mode register 2, MODE2
Table 7.
MODE2 - Mode register 2 (address 01h) bit description
Legend: * default value.
Bit
7
Symbol
Access
read only
read only
R/W
Value Description
-
0*
0*
0*
1
reserved
6
-
reserved
5
DMBLNK
Group control = dimming
Group control = blinking
4
INVRT[1]
R/W
0*
output logic state not inverted; value to use when no external driver used;
applicable when OE = 0
1
output logic state inverted; value to use when external driver used;
applicable when OE = 0
3
2
OCH
R/W
R/W
0*
1
outputs change on STOP command[2]
outputs change on ACK
OUTDRV[1]
0
the 8 LED outputs are configured with an open-drain structure
the 8 LED outputs are configured with a totem-pole structure
1*
PCA9634
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet
Rev. 7.1 — 18 December 2017
11 of 39
PCA9634
NXP Semiconductors
8-bit Fm+ I2C-bus LED driver
Table 7.
MODE2 - Mode register 2 (address 01h) bit description …continued
Legend: * default value.
Bit
Symbol
Access
Value Description
1 to 0 OUTNE[1:0][3] R/W
00
when OE = 1 (output drivers not enabled), LEDn = 0
01*
when OE = 1 (output drivers not enabled):
LEDn = 1 when OUTDRV = 1
LEDn = high-impedance when OUTDRV = 0 (same as OUTNE[1:0] = 10)
when OE = 1 (output drivers not enabled), LEDn = high-impedance
reserved
10
11
[1] See Section 7.7 “Using the PCA9634 with and without external drivers” for more details. Normal LEDs can be driven directly in either
mode. Some newer LEDs include integrated Zener diodes to limit voltage transients, reduce EMI and protect the LEDs, and these must
be driven only in the open-drain mode to prevent overheating the IC.
[2] Change of the outputs at the STOP command allows synchronizing outputs of more than one PCA9634. Applicable to registers from
02h (PWM0) to 0Dh (LEDOUT) only.
[3] See Section 7.4 “Active LOW output enable input” for more details.
7.3.3 PWM0 to PWM7: Individual brightness control
Table 8.
PWM0 to PWM7 - PWM registers 0 to 7 (address 02h to 09h) bit description
Legend: * default value.
Address Register Bit
Symbol
Access Value
Description
02h
03h
04h
05h
06h
07h
08h
09h
PWM0
PWM1
PWM2
PWM3
PWM4
PWM5
PWM6
PWM7
7:0
7:0
7:0
7:0
7:0
7:0
7:0
7:0
IDC0[7:0]
IDC1[7:0]
IDC2[7:0]
IDC3[7:0]
IDC4[7:0]
IDC5[7:0]
IDC6[7:0]
IDC7[7:0]
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
0000 0000* PWM0 Individual Duty Cycle
0000 0000* PWM1 Individual Duty Cycle
0000 0000* PWM2 Individual Duty Cycle
0000 0000* PWM3 Individual Duty Cycle
0000 0000* PWM4 Individual Duty Cycle
0000 0000* PWM5 Individual Duty Cycle
0000 0000* PWM6 Individual Duty Cycle
0000 0000* PWM7 Individual Duty Cycle
A 97 kHz fixed frequency signal is used for each output. Duty cycle is controlled through
256 linear steps from 00h (0 % duty cycle = LED output off) to FFh
(99.6 % duty cycle = LED output at maximum brightness). Applicable to LED outputs
programmed with LDRx = 10 or 11 (LEDOUT0 and LEDOUT1 registers).
IDC7:0
duty cycle =
(1)
------------------------
256
PCA9634
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet
Rev. 7.1 — 18 December 2017
12 of 39
PCA9634
NXP Semiconductors
8-bit Fm+ I2C-bus LED driver
7.3.4 GRPPWM: Group duty cycle control
Table 9.
GRPPWM - Group duty cycle control register (address 0Ah) bit description
Legend: * default value.
Address Register
Bit
Symbol
Access Value
R/W 1111 1111
Description
0Ah
GRPPWM
7:0 GDC[7:0]
GRPPWM register
When DMBLNK bit (MODE2 register) is programmed with 0, a 190 Hz fixed frequency
signal is superimposed with the 97 kHz individual brightness control signal. GRPPWM is
then used as a global brightness control allowing the LED outputs to be dimmed with the
same value. The value in GRPFREQ is then a ‘Don’t care’.
General brightness for the 8 outputs is controlled through 256 linear steps from 00h
(0 % duty cycle = LED output off) to FFh (99.6 % duty cycle = maximum brightness).
Applicable to LED outputs programmed with LDRx = 11 (LEDOUT0 and LEDOUT1
registers).
When DMBLNK bit is programmed with logic 1, GRPPWM and GRPFREQ registers
define a global blinking pattern, where GRPFREQ contains the blinking period (from
24 Hz to 10.73 s) and GRPPWM the duty cycle (ON/OFF ratio in %).
GDC7:0
duty cycle =
(2)
--------------------------
256
7.3.5 GRPFREQ: Group frequency
Table 10. GRPFREQ - Group Frequency register (address 0Bh) bit description
Legend: * default value.
Address Register
Bit
Symbol
Access Value
Description
0Bh GRPFREQ 7:0 GFRQ[7:0] R/W
0000 0000* GRPFREQ register
GRPFREQ is used to program the global blinking period when DMBLNK bit (MODE2
register) is equal to 1. Value in this register is a ‘Don’t care’ when DMBLNK = 0.
Applicable to LED outputs programmed with LDRx = 11 (LEDOUT0 and LEDOUT1
registers).
Blinking period is controlled through 256 linear steps from 00h (41 ms, frequency 24 Hz)
to FFh (10.73 s).
GFRQ7:0 + 1
---------------------------------------
global blinking period =
in seconds
(3)
24
PCA9634
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet
Rev. 7.1 — 18 December 2017
13 of 39
PCA9634
NXP Semiconductors
8-bit Fm+ I2C-bus LED driver
7.3.6 LEDOUT0 and LEDOUT1: LED driver output state
Table 11. LEDOUT0 and LEDOUT1- LED driver output state registers (address 0Ch and
0Dh) bit description
Legend: * default value.
Address Register
Bit
Symbol
Access Value
Description
0Ch
LEDOUT0
7:6 LDR3
5:4 LDR2
3:2 LDR1
1:0 LDR0
7:6 LDR7
5:4 LDR6
3:2 LDR5
1:0 LDR4
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
00*
00*
00*
00*
00*
00*
00*
00*
LED3 output state control
LED2 output state control
LED1 output state control
LED0 output state control
LED7 output state control
LED6 output state control
LED5 output state control
LED4 output state control
0Dh
LEDOUT1
LDRx = 00 — LED driver x is off (default power-up state).
LDRx = 01 — LED driver x is fully on (individual brightness and group dimming/blinking
not controlled).
LDRx = 10 — LED driver x individual brightness can be controlled through its PWMx
register.
LDRx = 11 — LED driver x individual brightness and group dimming/blinking can be
controlled through its PWMx register and the GRPPWM registers.
7.3.7 SUBADR1 to SUBADR3: I2C-bus subaddress 1 to 3
Table 12. SUBADR1 to SUBADR3 - I2C-bus subaddress registers 1 to 3 (address 0Eh to
10h) bit description
Legend: * default value.
Address Register
Bit
7:1
0
Symbol
A1[7:1]
A1[0]
Access Value
Description
I2C-bus subaddress 1
0Eh
0Fh
10h
SUBADR1
SUBADR2
SUBADR3
R/W
1110 001*
R only
R/W
0*
reserved
7:1
0
A2[7:1]
A2[0]
1110 010*
0*
I2C-bus subaddress 2
reserved
I2C-bus subaddress 3
R only
R/W
7:1
0
A3[7:1]
A3[0]
1110 100*
0*
R only
reserved
Subaddresses are programmable through the I2C-bus. Default power-up values are E2h,
E4h, E8h, and the device(s) will not acknowledge these addresses right after power-up
(the corresponding SUBx bit in MODE1 register is equal to 0).
Once subaddresses have been programmed to their right values, SUBx bits need to be
set to 1 in order to have the device acknowledging these addresses (MODE1 register).
Only the 7 MSBs representing the I2C-bus subaddress are valid. The LSB in SUBADRx
register is a read-only bit (0).
When SUBx is set to 1, the corresponding I2C-bus subaddress can be used during either
an I2C-bus read or write sequence.
PCA9634
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet
Rev. 7.1 — 18 December 2017
14 of 39
PCA9634
NXP Semiconductors
8-bit Fm+ I2C-bus LED driver
7.3.8 ALLCALLADR: LED All Call I2C-bus address
Table 13. ALLCALLADR - LED All Call I2C-bus address register (address 11h) bit
description
Legend: * default value.
Address Register
Bit
Symbol Access Value
Description
11h
ALLCALLADR 7:1
AC[7:1]
R/W
1110 000*
ALLCALL I2C-bus
address register
0
AC[0]
R only
0*
reserved
The LED All Call I2C-bus address allows all the PCA9634s on the bus to be programmed
at the same time (ALLCALL bit in register MODE1 must be equal to 1 (power-up default
state)). This address is programmable through the I2C-bus and can be used during either
an I2C-bus read or write sequence. The register address can also be programmed as a
Sub Call.
Only the 7 MSBs representing the All Call I2C-bus address are valid. The LSB in
ALLCALLADR register is a read-only bit (0).
If ALLCALL bit = 0, the device does not acknowledge the address programmed in register
ALLCALLADR.
7.4 Active LOW output enable input
The active LOW output enable (OE) pin, allows to enable or disable all the LED outputs at
the same time.
• When a LOW level is applied to OE pin, all the LED outputs are enabled and follow
the output state defined in the LEDOUT register with the polarity defined by INVRT bit
(MODE2 register).
• When a HIGH level is applied to OE pin, all the LED outputs are programmed to the
value that is defined by OUTNE[1:0] in the MODE2 register.
Table 14. LED outputs when OE = 1
OUTNE1
OUTNE0
LED outputs
0
0
1
1
0
1
0
1
0
1 if OUTDRV = 1, high-impedance if OUTDRV = 0
high-impedance
reserved
The OE pin can be used as a synchronization signal to switch on/off several PCA9634
devices at the same time. This requires an external clock reference that provides blinking
period and the duty cycle.
The OE pin can also be used as an external dimming control signal. The frequency of the
external clock must be high enough not to be seen by the human eye, and the duty cycle
value determines the brightness of the LEDs.
Remark: Do not use OE as an external blinking control signal when internal global
blinking is selected (DMBLNK = 1, MODE2 register) since it will result in an undefined
blinking pattern. Do not use OE as an external dimming control signal when internal global
dimming is selected (DMBLNK = 0, MODE2 register) since it will result in an undefined
dimming pattern.
PCA9634
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet
Rev. 7.1 — 18 December 2017
15 of 39
PCA9634
NXP Semiconductors
8-bit Fm+ I2C-bus LED driver
7.5 Power-on reset
When power is applied to VDD, an internal power-on reset holds the PCA9634 in a reset
condition until VDD has reached VPOR. At this point, the reset condition is released and the
PCA9634 registers and I2C-bus state machine are initialized to their default states (all
zeroes) causing all the channels to be deselected. Thereafter, VDD must be lowered below
0.2 V to reset the device.
7.6 Software Reset
The Software Reset Call (SWRST Call) allows all the devices in the I2C-bus to be reset to
the power-up state value through a specific formatted I2C-bus command. To be performed
correctly, it implies that the I2C-bus is functional and that there is no device hanging the
bus.
The SWRST Call function is defined as the following:
1. A START command is sent by the I2C-bus master.
2. The reserved SWRST I2C-bus address ‘0000 011’ with the R/W bit set to ‘0’ (write) is
sent by the I2C-bus master.
3. The PCA9634 device(s) acknowledge(s) after seeing the SWRST Call address
‘0000 0110’ (06h) only. If the R/W bit is set to ‘1’ (read), no acknowledge is returned to
the I2C-bus master.
4. Once the SWRST Call address has been sent and acknowledged, the master sends
2 bytes with 2 specific values (SWRST data byte 1 and byte 2):
a. Byte 1 = A5h: the PCA9634 acknowledges this value only. If byte 1 is not equal to
A5h, the PCA9634 does not acknowledge it.
b. Byte 2 = 5Ah: the PCA9634 acknowledges this value only. If byte 2 is not equal to
5Ah, then the PCA9634 does not acknowledge it.
If more than 2 bytes of data are sent, the PCA9634 does not acknowledge any more.
5. Once the right 2 bytes (SWRST data byte 1 and byte 2 only) have been sent and
correctly acknowledged, the master sends a STOP command to end the
SWRST Call: the PCA9634 then resets to the default value (power-up value) and is
ready to be addressed again within the specified bus free time (tBUF).
The I2C-bus master must interpret a non-acknowledge from the PCA9634 (at any time) as
a ‘SWRST Call Abort’. The PCA9634 does not initiate a reset of its registers. This
happens only when the format of the SWRST Call sequence is not correct.
PCA9634
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet
Rev. 7.1 — 18 December 2017
16 of 39
PCA9634
NXP Semiconductors
8-bit Fm+ I2C-bus LED driver
7.7 Using the PCA9634 with and without external drivers
The PCA9634 LED output drivers are 5.5 V only tolerant and can sink up to 25 mA at 5 V.
If the device needs to drive LEDs to a higher voltage and/or higher current, use of an
external driver is required.
• INVRT bit (MODE2 register) can be used to keep the LED PWM control firmware the
same (PWMx and GRPPWM values directly calculated from their respective formulas
and the LED output state determined by LEDOUT register value) independently of the
type of external driver. This bit allows LED output polarity inversion/non-inversion only
when OE = 0.
• OUTDRV bit (MODE2 register) allows minimizing the amount of external components
required to control the external driver (N-type or P-type device).
Table 15. Use of INVRT and OUTDRV based on connection to the LEDn outputs when OE = 0
When OE = 1, LED output state is controlled only by OUTNE[1:0] bits (MODE2 register).
INVRT OUTDRV Direct connection to LEDn
External N-type driver
External P-type driver
Firmware External
Firmware
External
Firmware External
pull-up
resistor
pull-up
resistor
pull-up
resistor
0
0
1
1
0
1
0
1
formulas and LED
output state values
apply[1]
LED current formulas and LED required
limiting R[1] output state
values inverted
formulas and LED required
output state values
apply
formulas and LED
output state values
apply[1]
LED current formulas and LED not required formulas and LED not
limiting R[1] output state
values inverted
output state values required[2]
apply[2]
formulas and LED
output state values
inverted
LED current formulas and LED required
formulas and LED required
output state values
inverted
limiting R
output state
values apply
formulas and LED
output state values
inverted
LED current formulas and LED not
formulas and LED not required
output state values
inverted
limiting R
output state
values apply[3]
required[3]
[1] Correct configuration when LEDs directly connected to the LEDn outputs (connection to VDD through current limiting resistor).
[2] Optimum configuration when external P-type (PNP, PMOS) driver used.
[3] Optimum configuration when external N-type (NPN, NMOS) driver used.
PCA9634
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet
Rev. 7.1 — 18 December 2017
17 of 39
PCA9634
NXP Semiconductors
8-bit Fm+ I2C-bus LED driver
Table 16. Output transistors based on LEDOUT registers, INVRT and OUTDRV bits when OE = 0
When OE = 1, LED output state is controlled only by OUTNE[1:0] bits (MODE2 register).
LEDOUT
INVRT OUTDRV Upper transistor Lower transistor LEDn state
(VDD to LEDn)
(LEDn to VSS)
00
0
0
1
1
0
0
1
1
0
0
1
0
1
0
1
0
1
0
off
on
off
off
off
off
off
on
off
off
off
on
on
on
on
off
off
high-Z[1]
LED driver off
VDD
VSS
VSS
01
VSS
LED driver on
VSS
high-Z[1]
VDD
10
Individual PWM
(non-inverted)
VSS or high-Z[1] = PWMx value
Individual
brightness
control
0
1
1
0
1
0
1
0
Individual PWM
(non-inverted)
Individual PWM
(non-inverted)
VSS or VDD = PWMx value
off
Individual PWM
(inverted)
high-Z[1] or VSS = 1 PWMx value
VDD or VSS = 1 PWMx value
Individual PWM
(inverted)
Individual PWM
(inverted)
Individual + Group VSS or high-Z[1] = PWMx or GRPPWM
11
off
PWM
(non-inverted)
values
Individual +
Group
dimming/blinking
0
1
1
1
0
1
Individual PWM
(non-inverted)
Individual PWM
(non-inverted)
Individual + Group high-Z[1] or VSS = (1 PWMx) or
VSS or VDD = PWMx or GRPPWM values
off
PWM (inverted)
(1 GRPPWM) values
Individual PWM
(inverted)
Individual PWM
(inverted)
VDD or VSS = (1 PWMx) or
(1 GRPPWM) values
[1] External pull-up or LED current limiting resistor connects LEDn to VDD
.
PCA9634
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet
Rev. 7.1 — 18 December 2017
18 of 39
PCA9634
NXP Semiconductors
8-bit Fm+ I2C-bus LED driver
7.8 Individual brightness control with group dimming/blinking
A 97 kHz fixed frequency signal with programmable duty cycle (8 bits, 256 steps) is used
to control individually the brightness for each LED.
On top of this signal, one of the following signals can be superimposed (this signal can be
applied to the 4 LED outputs):
• A lower 190 Hz fixed frequency signal with programmable duty cycle (8 bits,
256 steps) is used to provide a global brightness control.
• A programmable frequency signal from 24 Hz to 110.73 Hz (8 bits, 256 steps) with
programmable duty cycle (8 bits, 256 steps) is used to provide a global blinking
control.
508
510
512
1
2
3
4
5
6
7
8
9
10 11 12
507
509
511
1
2
3
4
5
6
7
8
9
10 11
Brightness Control signal (LEDn)
N × 40 ns
with N = (0 to 255)
(PWMx Register)
M × 256 × 2 × 40 ns
with M = (0 to 255)
(GRPPWM Register)
256 × 40 ns = 10.24 μs
(97.6 kHz)
Group Dimming signal
256 × 2 × 256 × 40 ns = 5.24 ms (190.7 Hz)
1
2
3
4
5
6
7
8
1
2
3
4
5
6
7
8
002aab417
resulting Brightness + Group Dimming signal
Minimum pulse width for LEDn Brightness Control is 40 ns.
Minimum pulse width for Group Dimming is 20.48 s.
When M = 1 (GRPPWM register value), the resulting LEDn Brightness Control + Group Dimming signal will have 2 pulses of
the LED Brightness Control signal (pulse width = N 40 ns, with ‘N’ defined in PWMx register).
This resulting Brightness + Group Dimming signal above shows a resulting Control signal with M = 4 (8 pulses).
Fig 8. Brightness + Group Dimming signals
PCA9634
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet
Rev. 7.1 — 18 December 2017
19 of 39
PCA9634
NXP Semiconductors
8-bit Fm+ I2C-bus LED driver
8. Characteristics of the I2C-bus
The I2C-bus is for 2-way, 2-line communication between different ICs or modules. The two
lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be
connected to a positive supply via a pull-up resistor when connected to the output stages
of a device. Data transfer may be initiated only when the bus is not busy.
8.1 Bit transfer
One data bit is transferred during each clock pulse. The data on the SDA line must remain
stable during the HIGH period of the clock pulse as changes in the data line at this time
will be interpreted as control signals (see Figure 9).
SDA
SCL
data line
stable;
data valid
change
of data
allowed
mba607
Fig 9. Bit transfer
8.1.1 START and STOP conditions
Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW
transition of the data line while the clock is HIGH is defined as the START condition (S). A
LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the STOP
condition (P) (see Figure 10).
SDA
SCL
S
P
STOP condition
START condition
mba608
Fig 10. Definition of START and STOP conditions
8.2 System configuration
A device generating a message is a ‘transmitter’; a device receiving is the ‘receiver’. The
device that controls the message is the ‘master’ and the devices which are controlled by
the master are the ‘slaves’ (see Figure 11).
PCA9634
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet
Rev. 7.1 — 18 December 2017
20 of 39
PCA9634
NXP Semiconductors
8-bit Fm+ I2C-bus LED driver
SDA
SCL
SLAVE
TRANSMITTER/
RECEIVER
MASTER
TRANSMITTER/
RECEIVER
MASTER
TRANSMITTER/
RECEIVER
2
SLAVE
RECEIVER
MASTER
TRANSMITTER
I C-BUS
MULTIPLEXER
SLAVE
002aaa966
Fig 11. System configuration
8.3 Acknowledge
The number of data bytes transferred between the START and the STOP conditions from
transmitter to receiver is not limited. Each byte of eight bits is followed by one
acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter,
whereas the master generates an extra acknowledge related clock pulse.
A slave receiver which is addressed must generate an acknowledge after the reception of
each byte. Also a master must generate an acknowledge after the reception of each byte
that has been clocked out of the slave transmitter. The device that acknowledges has to
pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable
LOW during the HIGH period of the acknowledge related clock pulse; set-up time and hold
time must be taken into account.
A master receiver must signal an end of data to the transmitter by not generating an
acknowledge on the last byte that has been clocked out of the slave. In this event, the
transmitter must leave the data line HIGH to enable the master to generate a STOP
condition.
data output
by transmitter
not acknowledge
data output
by receiver
acknowledge
SCL from master
1
2
8
9
S
clock pulse for
START
condition
acknowledgement
002aaa987
Fig 12. Acknowledgement on the I2C-bus
PCA9634
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet
Rev. 7.1 — 18 December 2017
21 of 39
PCA9634
NXP Semiconductors
8-bit Fm+ I2C-bus LED driver
9. Bus transactions
(1)
slave address
control register
data for register D[4:0]
S
A6 A5 A4 A3 A2 A1 A0
0
A
X
X
X
D4 D3 D2 D1 D0
A
A
P
Auto-Increment options
START condition
R/W
acknowledge
from slave
acknowledge
from slave
Auto-Increment flag
acknowledge
from slave
STOP
condition
002aac141
(1) See Table 5 for register definition.
Fig 13. Write to a specific register
slave address
control register
MODE1 register
MODE2 register
(cont.)
S
A6 A5 A4 A3 A2 A1 A0
0
A
1
0
0
0
0
0
0
0
A
A
A
MODE1
register
selection
Auto-Increment
on all registers
acknowledge
from slave Auto-Increment on
START condition
R/W
acknowledge
from slave
acknowledge
from slave
acknowledge
from slave
SUBADR3 register
ALLCALLADR register
(cont.)
A
A
P
acknowledge
from slave
acknowledge
from slave
STOP
condition
002aac142
Fig 14. Write to all registers using the Auto-Increment feature
slave address
control register
PWM0 register
PWM1 register
(cont.)
S
A6 A5 A4 A3 A2 A1 A0
0
A
1
0
1
0
0
0
1
0
A
A
A
PWM0
register
selection
increment
START condition
R/W
acknowledge
from slave
acknowledge
from slave
acknowledge
from slave
on Individual
brightness
acknowledge
from slave
registers only
Auto-Increment on
PWM7 register
PWM6 register
PWM0 register
PWMx register
(cont.)
A
A
A
A
P
acknowledge
from slave
acknowledge
from slave
acknowledge
from slave
acknowledge
from slave
STOP
condition
002aac143
Fig 15. Multiple writes to Individual Brightness registers only using the Auto-Increment feature
PCA9634
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet
Rev. 7.1 — 18 December 2017
22 of 39
PCA9634
NXP Semiconductors
8-bit Fm+ I2C-bus LED driver
ReSTART
condition
slave address
control register
slave address
data from MODE1 register
(cont.)
S
A6 A5 A4 A3 A2 A1 A0
0
A
1
0
0
0
0
0
0
0
A
Sr A6 A5 A4 A3 A2 A1 A0
1
A
A
MODE1
register
selection
Auto-Increment
on all registers
acknowledge
from slave Auto-Increment on
START condition
R/W
acknowledge
from slave
R/W
acknowledge
from master
acknowledge
from slave
data from
ALLCALLADR register
data from
MODE1 register
data from MODE2 register
data from PWM0
(cont.)
A
(cont.)
A
A
A
acknowledge
from master
acknowledge
from master
acknowledge
from master
acknowledge
from master
data from last read byte
(cont.)
A
P
not acknowledge STOP
from master condition
002aac144
Fig 16. Read all registers using the Auto-Increment feature
(1)
2
(2)
X
slave address
control register
new LED All Call I C address
sequence (A)
S
A6 A5 A4 A3 A2 A1 A0
0
A
X
X
X
1
0
0
0
1
A
1
0
1
0
1
0
1
A
P
ALLCALLADR
START condition
R/W
acknowledge
from slave
acknowledge
from slave
register selection
acknowledge
from slave
Auto-Increment on
STOP
condition
(3)
the 16 LEDs are on at the acknowledge
2
LED All Call I C address
control register
LEDOUT register (LED fully ON)
sequence (B)
S
1
0
1
0
1
0
1
0
A
X
X
X
0
1
0
0
0
A
0
1
0
1
0
1
0
1
A
P
LEDOUT
register selection
START condition
R/W
acknowledge
from the
4 devices
acknowledge
from the
acknowledge
from the
4 devices
STOP
condition
4 devices
002aac145
(1) In this example, several PCA9634s are used and the same sequence (A) (above) is sent to each of them.
(2) ALLCALL bit in MODE1 register is equal to 1 for this example.
(3) OCH bit in MODE2 register is equal to 1 for this example.
Fig 17. LED All Call I2C-bus address programming and LED All Call sequence example
PCA9634
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet
Rev. 7.1 — 18 December 2017
23 of 39
PCA9634
NXP Semiconductors
8-bit Fm+ I2C-bus LED driver
10. Application design-in information
5 V
12 V
V
DD
= 2.5 V, 3.3 V or 5.0 V
(1)
10 kΩ
10 kΩ
10 kΩ
2
I C-BUS/SMBus
MASTER
SDA
V
DD
SDA
SCL
LED0
SCL
LED1
LED2
OE
OE
LED3
5 V
12 V
PCA9634
A0
A1
A2
A3
A4
A5
A6
LED4
LED5
LED6
V
SS
LED7
002aac137
I2C-bus address = 0010 101X.
All of the 8 LEDn outputs configurable as either open-drain or totem pole. Mixing of configurations is not possible.
(1) OE requires pull-up resistor if control signal from the master is open-drain.
Fig 18. Typical application
Question 1: What kind of edge rate control is there on the outputs?
• The typical edge rates depend on the output configuration, supply voltage, and the
applied load. The outputs can be configured as either open-drain NMOS or
totem-pole outputs. If the customer is using the part to directly drive LEDs, they
should be using it in an open-drain NMOS, if they are concerned about the maximum
ISS and ground bounce. The edge rate control was designed primarily to slow down
the turn-on of the output device; it turns off rather quickly (~1.5 ns). In simulation, the
typical turn-on time for the open-drain NMOS was ~14 ns (VDD = 3.6 V; CL = 50 pF;
R
PU = 500 ).
Question 2: Is ground bounce possible?
• Ground bounce is a possibility, especially if all 16 outputs are changed at full current
(25 mA each). There is a fair amount of decoupling capacitance on chip (~50 pF),
which is intended to suppress some of the ground bounce. The customer will need to
determine if additional decoupling capacitance externally placed as close as
physically possible to the device is required.
PCA9634
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet
Rev. 7.1 — 18 December 2017
24 of 39
PCA9634
NXP Semiconductors
8-bit Fm+ I2C-bus LED driver
Question 3: Can I really sink 400 mA through the single ground pin on the package and
will this cause any ground bounce problem due to the PWM of the LEDs?
• Yes, you can sink 400 mA through a single ground pin on the package. Although the
package only has one ground pin, there are two ground pads on the die itself
connected to this one pin. Although some ground bounce is likely, it will not disrupt the
operation of the part and would be reduced by the external decoupling capacitance.
Question 4: I can’t turn the LEDs on or off, but their registers are set properly. Why?
• Check the Mode Register 1 bit 4 SLEEP setting. The value needs to be 0 so that the
OSC is turn on. If the OSC is turned off, the LEDs cannot be turned on or off and also
can’t be dimmed or blinked.
Question 5: I’m using LEDs with integrated Zener diodes and the IC is getting very hot.
Why?
• The IC outputs can be set to either open-drain or push-pull and default to push-pull
outputs. In this application with the Zener diodes, they need to be set to open-drain
since in the push-pull architecture there is a low resistance path to ground through the
Zener and this is causing the IC to overheat. The PCA9632/33/34/35 ICs all power-up
in the push-pull output mode and with the logic state HIGH, so one of the first things
that need to be done is to set the outputs to open-drain.
11. Limiting values
Table 17. Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134).
Symbol Parameter
Conditions
Min
Max
+6.0
5.5
Unit
V
VDD
VI/O
IO(LEDn)
ISS
supply voltage
0.5
voltage on an input/output pin
output current on pin LEDn
ground supply current
total power dissipation
storage temperature
ambient temperature
junction temperature
VSS 0.5
V
-
25
mA
mA
mW
C
-
200
400
+150
+85
+125
Ptot
-
Tstg
Tamb
Tj
65
40
40
operating
C
C
PCA9634
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet
Rev. 7.1 — 18 December 2017
25 of 39
PCA9634
NXP Semiconductors
8-bit Fm+ I2C-bus LED driver
12. Static characteristics
Table 18. Static characteristics
VDD = 2.3 V to 5.5 V; VSS = 0 V; Tamb = 40 C to +85 C; unless otherwise specified.
Symbol Parameter
Supply
Conditions
Min
Typ
Max
Unit
VDD
IDD
supply voltage
supply current
2.3
-
-
5.5
10
V
Operating mode; VDD = 2.3 V;
no load; fSCL = 1 MHz
2.5
mA
Operating mode; VDD = 3.3 V;
no load; fSCL = 1 MHz
-
-
-
-
-
-
2.5
2.5
2.3
2.9
3.8
1.5
10
mA
mA
A
A
A
V
Operating mode; VDD = 5.5 V;
no load; fSCL = 1 MHz
10
Istb
standby current
VDD = 2.3 V; no load; fSCL = 0 Hz;
I/O = inputs; VI = VDD
11
VDD = 3.3 V; no load; fSCL = 0 Hz;
I/O = inputs; VI = VDD
12
V
DD = 5.5 V; no load; fSCL = 0 Hz;
15.5
2.0
I/O = inputs; VI = VDD
[1]
VPOR
power-on reset voltage
no load; VI = VDD or VSS
Input SCL; input/output SDA
VIL
VIH
IOL
LOW-level input voltage
HIGH-level input voltage
LOW-level output current
0.5
0.7VDD
20
-
+0.3VDD
V
-
5.5
-
V
VOL = 0.4 V; VDD = 2.3 V
VOL = 0.4 V; VDD = 5.0 V
VI = VDD or VSS
-
mA
mA
A
pF
30
-
-
IL
leakage current
1
-
+1
10
Ci
input capacitance
VI = VSS
-
6
LED driver outputs
[2]
[2]
[2]
[2]
IOL
LOW-level output current
VOL = 0.5 V; VDD = 2.3 V
VOL = 0.5 V; VDD = 3.0 V
VOL = 0.5 V; VDD = 4.5 V
VOL = 0.5 V; VDD = 4.5 V
open-drain; VOH = VDD
12
17
25
-
-
-
mA
mA
mA
mA
A
V
-
-
-
-
IOL(tot)
IOH
total LOW-level output current
HIGH-level output current
HIGH-level output voltage
-
200
50
1.6
2.3
4.0
-
-
+50
VOH
IOH = 10 mA; VDD = 2.3 V
IOH = 10 mA; VDD = 3.0 V
IOH = 10 mA; VDD = 4.5 V
-
-
-
-
V
-
-
V
Co
output capacitance
2.5
5
pF
OE input
VIL
VIH
ILI
LOW-level input voltage
HIGH-level input voltage
input leakage current
input capacitance
0.5
2
-
+0.8
5.5
+1
V
-
V
1
-
-
A
pF
Ci
3.7
5
PCA9634
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet
Rev. 7.1 — 18 December 2017
26 of 39
PCA9634
NXP Semiconductors
8-bit Fm+ I2C-bus LED driver
Table 18. Static characteristics …continued
VDD = 2.3 V to 5.5 V; VSS = 0 V; Tamb = 40 C to +85 C; unless otherwise specified.
Symbol Parameter
Address inputs
Conditions
Min
Typ
Max
Unit
VIL
VIH
ILI
LOW-level input voltage
0.5
0.7VDD
1
-
+0.3VDD
V
HIGH-level input voltage
input leakage current
input capacitance
-
5.5
+1
5
V
-
A
pF
Ci
-
3.7
[1] VDD must be lowered to 0.2 V in order to reset part.
[2] Each bit must be limited to a maximum of 25 mA and the total package limited to 200 mA due to internal busing limits.
13. Dynamic characteristics
Table 19. Dynamic characteristics
Symbol Parameter
Conditions
Standard-mode
I2C-bus
Fast-mode
I2C-bus
Fast-mode Plus Unit
I2C-bus
Min
0
Max
100
-
Min
0
Max
Min
0
Max
[1]
fSCL
tBUF
SCL clock frequency
400
-
1000 kHz
bus free time between a
STOP and START condition
4.7
1.3
0.5
-
-
-
-
-
s
s
s
s
ns
tHD;STA hold time (repeated) START
condition
4.0
4.7
4.0
-
-
-
0.6
0.6
0.6
-
-
-
0.26
0.26
0.26
tSU;STA set-up time for a repeated
START condition
tSU;STO set-up time for STOP
condition
tHD;DAT data hold time
0
-
0
-
0.9
0.9
-
0
[2]
[3]
tVD;ACK data valid acknowledge time
tVD;DAT data valid time
0.3
0.3
250
4.7
4.0
3.45
0.1
0.1
100
1.3
0.6
0.05
0.05
50
0.45 s
0.45 s
3.45
tSU;DAT data set-up time
-
-
-
-
-
-
ns
s
s
tLOW
tHIGH
LOW period of the SCL clock
-
0.5
HIGH period of the SCL
clock
-
0.26
[4][5]
[6]
[6]
tf
fall time of both SDA and
SCL signals
-
-
-
300 20 + 0.1Cb
1000 20 + 0.1Cb
300
300
50
-
-
-
120 ns
120 ns
tr
rise time of both SDA and
SCL signals
[7]
tSP
pulse width of spikes that
must be suppressed by the
input filter
50
-
50
ns
[1] Minimum SCL clock frequency is limited by the bus time-out feature, which resets the serial bus interface if either SDA or SCL is held
LOW for a minimum of 25 ms. Disable bus time-out feature for DC operation.
[2] tVD;ACK = time for Acknowledgement signal from SCL LOW to SDA (out) LOW.
[3]
tVD;DAT = minimum time for SDA data out to be valid following SCL LOW.
[4] A master device must internally provide a hold time of at least 300 ns for the SDA signal (refer to the VIL of the SCL signal) in order to
bridge the undefined region of SCL’s falling edge.
PCA9634
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet
Rev. 7.1 — 18 December 2017
27 of 39
PCA9634
NXP Semiconductors
8-bit Fm+ I2C-bus LED driver
[5] The maximum tf for the SDA and SCL bus lines is specified at 300 ns. The maximum fall time (tf) for the SDA output stage is specified at
250 ns. This allows series protection resistors to be connected between the SDA and the SCL pins and the SDA/SCL bus lines without
exceeding the maximum specified tf.
[6] Cb = total capacitance of one bus line in pF.
[7] Input filters on the SDA and SCL inputs suppress noise spikes less than 50 ns.
0.7 × V
0.3 × V
DD
SDA
SCL
DD
t
t
t
t
SP
t
r
f
HD;STA
BUF
t
LOW
0.7 × V
0.3 × V
DD
DD
t
t
t
SU;STO
HD;STA
SU;STA
t
t
t
SU;DAT
HD;DAT
HIGH
P
S
Sr
P
002aaa986
Fig 19. Definition of timing
START
condition
(S)
bit 7
MSB
(A7)
STOP
condition
(P)
bit 6
(A6)
bit 1
(D1)
bit 0
(D0)
acknowledge
(A)
protocol
t
t
t
HIGH
SU;STA
LOW
1 / f
SCL
0.7 × V
0.3 × V
DD
SCL
SDA
DD
t
t
BUF
f
t
r
0.7 × V
0.3 × V
DD
DD
t
t
t
t
t
t
HD;DAT
VD;DAT
VD;ACK
SU;STO
HD;STA
SU;DAT
002aab285
Rise and fall times refer to VIL and VIH
.
Fig 20. I2C-bus timing diagram
PCA9634
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet
Rev. 7.1 — 18 December 2017
28 of 39
PCA9634
NXP Semiconductors
8-bit Fm+ I2C-bus LED driver
14. Test information
V
DD
open
GND
V
R
500 Ω
DD
L
V
V
O
I
PULSE
DUT
GENERATOR
C
50 pF
L
R
T
002aab284
RL = Load resistor for LEDn. RL for SDA and SCL > 1 k (3 mA or less current).
CL = Load capacitance includes jig and probe capacitance.
RT = Termination resistance should be equal to the output impedance Zo of the pulse generators.
Fig 21. Test circuitry for switching times
PCA9634
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet
Rev. 7.1 — 18 December 2017
29 of 39
PCA9634
NXP Semiconductors
8-bit Fm+ I2C-bus LED driver
15. Package outline
SO20: plastic small outline package; 20 leads; body width 7.5 mm
SOT163-1
D
E
A
X
c
y
H
E
v
M
A
Z
20
11
Q
A
2
A
(A )
3
A
1
pin 1 index
θ
L
p
L
1
10
w
detail X
e
M
b
p
0
5
10 mm
scale
DIMENSIONS (inch dimensions are derived from the original mm dimensions)
A
max.
(1)
(1)
(1)
UNIT
mm
A
A
A
b
c
D
E
e
H
L
L
Q
v
w
y
θ
1
2
3
p
E
p
Z
0.3
0.1
2.45
2.25
0.49
0.36
0.32
0.23
13.0
12.6
7.6
7.4
10.65
10.00
1.1
0.4
1.1
1.0
0.9
0.4
2.65
0.1
0.25
0.01
1.27
0.05
1.4
0.25 0.25
0.01
0.1
8o
0o
0.012 0.096
0.004 0.089
0.019 0.013 0.51
0.014 0.009 0.49
0.30
0.29
0.419
0.394
0.043 0.043
0.016 0.039
0.035
0.016
inches
0.055
0.01 0.004
Note
1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included.
REFERENCES
OUTLINE
EUROPEAN
PROJECTION
ISSUE DATE
VERSION
IEC
JEDEC
JEITA
99-12-27
03-02-19
SOT163-1
075E04
MS-013
Fig 22. Package outline SOT163-1 (SO20)
PCA9634
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet
Rev. 7.1 — 18 December 2017
30 of 39
PCA9634
NXP Semiconductors
8-bit Fm+ I2C-bus LED driver
TSSOP20: plastic thin shrink small outline package; 20 leads; body width 4.4 mm
SOT360-1
D
E
A
X
c
H
v
M
A
y
E
Z
11
20
Q
A
2
(A )
3
A
A
1
pin 1 index
θ
L
p
L
1
10
detail X
w
M
b
p
e
0
2.5
5 mm
scale
DIMENSIONS (mm are the original dimensions)
A
(1)
(2)
(1)
UNIT
A
A
A
b
c
D
E
e
H
L
L
Q
v
w
y
Z
θ
1
2
3
p
E
p
max.
8o
0o
0.15
0.05
0.95
0.80
0.30
0.19
0.2
0.1
6.6
6.4
4.5
4.3
6.6
6.2
0.75
0.50
0.4
0.3
0.5
0.2
mm
1.1
0.65
0.25
1
0.2
0.13
0.1
Notes
1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.
REFERENCES
OUTLINE
EUROPEAN
PROJECTION
ISSUE DATE
VERSION
IEC
JEDEC
JEITA
99-12-27
03-02-19
SOT360-1
MO-153
Fig 23. Package outline SOT360-1 (TSSOP20)
PCA9634
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet
Rev. 7.1 — 18 December 2017
31 of 39
PCA9634
NXP Semiconductors
8-bit Fm+ I2C-bus LED driver
HVQFN20: plastic thermal enhanced very thin quad flat package; no leads;
20 terminals; body 5 x 5 x 0.85 mm
SOT662-1
B
A
D
terminal 1
index area
A
A
1
E
c
detail X
C
e
1
y
y
e
b
v
M
M
C
C
A B
C
1
w
6
10
L
11
5
e
e
E
h
2
1
15
terminal 1
index area
20
16
X
D
h
0
2.5
scale
5 mm
DIMENSIONS (mm are the original dimensions)
(1)
A
max.
(1)
(1)
UNIT
A
1
b
c
E
e
e
1
e
2
y
D
D
E
L
v
w
y
1
h
h
0.05 0.38
0.00 0.23
5.1
4.9
3.25 5.1
2.95 4.9
3.25
2.95
0.75
0.50
mm
0.05
0.1
1
0.2
0.65
2.6
2.6
0.1
0.05
Note
1. Plastic or metal protrusions of 0.075 mm maximum per side are not included.
REFERENCES
OUTLINE
EUROPEAN
PROJECTION
ISSUE DATE
VERSION
IEC
JEDEC
JEITA
01-08-08
02-10-22
SOT662-1
- - -
MO-220
- - -
Fig 24. Package outline SOT662-1 (HVQFN20)
PCA9634
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet
Rev. 7.1 — 18 December 2017
32 of 39
PCA9634
NXP Semiconductors
8-bit Fm+ I2C-bus LED driver
16. Handling information
All input and output pins are protected against ElectroStatic Discharge (ESD) under
normal handling. When handling ensure that the appropriate precautions are taken as
described in JESD625-A or equivalent standards.
17. Soldering of SMD packages
This text provides a very brief insight into a complex technology. A more in-depth account
of soldering ICs can be found in Application Note AN10365 “Surface mount reflow
soldering description”.
17.1 Introduction to soldering
Soldering is one of the most common methods through which packages are attached to
Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both
the mechanical and the electrical connection. There is no single soldering method that is
ideal for all IC packages. Wave soldering is often preferred when through-hole and
Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not
suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high
densities that come with increased miniaturization.
17.2 Wave and reflow soldering
Wave soldering is a joining technology in which the joints are made by solder coming from
a standing wave of liquid solder. The wave soldering process is suitable for the following:
• Through-hole components
• Leaded or leadless SMDs, which are glued to the surface of the printed circuit board
Not all SMDs can be wave soldered. Packages with solder balls, and some leadless
packages which have solder lands underneath the body, cannot be wave soldered. Also,
leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered,
due to an increased probability of bridging.
The reflow soldering process involves applying solder paste to a board, followed by
component placement and exposure to a temperature profile. Leaded packages,
packages with solder balls, and leadless packages are all reflow solderable.
Key characteristics in both wave and reflow soldering are:
• Board specifications, including the board finish, solder masks and vias
• Package footprints, including solder thieves and orientation
• The moisture sensitivity level of the packages
• Package placement
• Inspection and repair
• Lead-free soldering versus SnPb soldering
17.3 Wave soldering
Key characteristics in wave soldering are:
PCA9634
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet
Rev. 7.1 — 18 December 2017
33 of 39
PCA9634
NXP Semiconductors
8-bit Fm+ I2C-bus LED driver
• Process issues, such as application of adhesive and flux, clinching of leads, board
transport, the solder wave parameters, and the time during which components are
exposed to the wave
• Solder bath specifications, including temperature and impurities
17.4 Reflow soldering
Key characteristics in reflow soldering are:
• Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to
higher minimum peak temperatures (see Figure 25) than a SnPb process, thus
reducing the process window
• Solder paste printing issues including smearing, release, and adjusting the process
window for a mix of large and small components on one board
• Reflow temperature profile; this profile includes preheat, reflow (in which the board is
heated to the peak temperature) and cooling down. It is imperative that the peak
temperature is high enough for the solder to make reliable solder joints (a solder paste
characteristic). In addition, the peak temperature must be low enough that the
packages and/or boards are not damaged. The peak temperature of the package
depends on package thickness and volume and is classified in accordance with
Table 20 and 21
Table 20. SnPb eutectic process (from J-STD-020D)
Package thickness (mm) Package reflow temperature (C)
Volume (mm3)
< 350
235
350
220
< 2.5
2.5
220
220
Table 21. Lead-free process (from J-STD-020D)
Package thickness (mm) Package reflow temperature (C)
Volume (mm3)
< 350
260
350 to 2000
> 2000
260
< 1.6
260
250
245
1.6 to 2.5
> 2.5
260
245
250
245
Moisture sensitivity precautions, as indicated on the packing, must be respected at all
times.
Studies have shown that small packages reach higher temperatures during reflow
soldering, see Figure 25.
PCA9634
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet
Rev. 7.1 — 18 December 2017
34 of 39
PCA9634
NXP Semiconductors
8-bit Fm+ I2C-bus LED driver
maximum peak temperature
= MSL limit, damage level
temperature
minimum peak temperature
= minimum soldering temperature
peak
temperature
time
001aac844
MSL: Moisture Sensitivity Level
Fig 25. Temperature profiles for large and small components
For further information on temperature profiles, refer to Application Note AN10365
“Surface mount reflow soldering description”.
18. Abbreviations
Table 22. Abbreviations
Acronym
CDM
DUT
Description
Charged-Device Model
Device Under Test
EMI
ElectroMagnetic Interference
ElectroStatic Discharge
Human Body Model
Inter-Integrated Circuit bus
Integrated Circuit
ESD
HBM
I2C-bus
IC
LCD
Liquid Crystal Display
Light Emitting Diode
Least Significant Bit
Machine Model
LED
LSB
MM
MSB
PCB
Most Significant Bit
Printed-Circuit Board
Pulse Width Modulation
Red/Green/Blue
PWM
RGB
RGBA
SMBus
Red/Green/Blue/Amber
System Management Bus
PCA9634
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet
Rev. 7.1 — 18 December 2017
35 of 39
PCA9634
NXP Semiconductors
8-bit Fm+ I2C-bus LED driver
19. Revision history
Table 23. Revision history
Document ID
PCA9634 v.7.1
Modifications:
Release date
Data sheet status
Change notice
Supersedes
20171218
Product data sheet
-
PCA9634_7
• Corrected typo in Section 2 “Features and benefits” from “LED outputs programmable to 1, 0 or
‘high-impedance’ (default at power-up)...” to “LED outputs programmable to 1 (default at
power-up), 0 or ‘high-impedance’....”
PCA9634_7
Modifications:
PCA9634_6
PCA9634_5
PCA9634_4
PCA9634_3
PCA9634_2
PCA9634_1
20141010
Product data sheet
-
PCA9634_6
• Table 17 “Limiting values”: added Tj junction temperature
20080912
20080228
20070105
20061113
20060713
20060411
Product data sheet
Product data sheet
Product data sheet
Product data sheet
Objective data sheet
Objective data sheet
-
-
-
-
-
-
PCA9634_5
PCA9634_4
PCA9634_3
PCA9634_2
PCA9634_1
-
PCA9634
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet
Rev. 7.1 — 18 December 2017
36 of 39
PCA9634
NXP Semiconductors
8-bit Fm+ I2C-bus LED driver
20. Legal information
20.1 Data sheet status
Document status[1][2]
Product status[3]
Development
Definition
Objective [short] data sheet
This document contains data from the objective specification for product development.
This document contains data from the preliminary specification.
This document contains the product specification.
Preliminary [short] data sheet Qualification
Product [short] data sheet Production
[1]
[2]
[3]
Please consult the most recently issued document before initiating or completing a design.
The term ‘short data sheet’ is explained in section “Definitions”.
The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status
information is available on the Internet at URL http://www.nxp.com.
Suitability for use — NXP Semiconductors products are not designed,
20.2 Definitions
authorized or warranted to be suitable for use in life support, life-critical or
safety-critical systems or equipment, nor in applications where failure or
malfunction of an NXP Semiconductors product can reasonably be expected
to result in personal injury, death or severe property or environmental
damage. NXP Semiconductors and its suppliers accept no liability for
inclusion and/or use of NXP Semiconductors products in such equipment or
applications and therefore such inclusion and/or use is at the customer’s own
risk.
Draft — The document is a draft version only. The content is still under
internal review and subject to formal approval, which may result in
modifications or additions. NXP Semiconductors does not give any
representations or warranties as to the accuracy or completeness of
information included herein and shall have no liability for the consequences of
use of such information.
Short data sheet — A short data sheet is an extract from a full data sheet
with the same product type number(s) and title. A short data sheet is intended
for quick reference only and should not be relied upon to contain detailed and
full information. For detailed and full information see the relevant full data
sheet, which is available on request via the local NXP Semiconductors sales
office. In case of any inconsistency or conflict with the short data sheet, the
full data sheet shall prevail.
Applications — Applications that are described herein for any of these
products are for illustrative purposes only. NXP Semiconductors makes no
representation or warranty that such applications will be suitable for the
specified use without further testing or modification.
Customers are responsible for the design and operation of their applications
and products using NXP Semiconductors products, and NXP Semiconductors
accepts no liability for any assistance with applications or customer product
design. It is customer’s sole responsibility to determine whether the NXP
Semiconductors product is suitable and fit for the customer’s applications and
products planned, as well as for the planned application and use of
customer’s third party customer(s). Customers should provide appropriate
design and operating safeguards to minimize the risks associated with their
applications and products.
Product specification — The information and data provided in a Product
data sheet shall define the specification of the product as agreed between
NXP Semiconductors and its customer, unless NXP Semiconductors and
customer have explicitly agreed otherwise in writing. In no event however,
shall an agreement be valid in which the NXP Semiconductors product is
deemed to offer functions and qualities beyond those described in the
Product data sheet.
NXP Semiconductors does not accept any liability related to any default,
damage, costs or problem which is based on any weakness or default in the
customer’s applications or products, or the application or use by customer’s
third party customer(s). Customer is responsible for doing all necessary
testing for the customer’s applications and products using NXP
Semiconductors products in order to avoid a default of the applications and
the products or of the application or use by customer’s third party
customer(s). NXP does not accept any liability in this respect.
20.3 Disclaimers
Limited warranty and liability — Information in this document is believed to
be accurate and reliable. However, NXP Semiconductors does not give any
representations or warranties, expressed or implied, as to the accuracy or
completeness of such information and shall have no liability for the
consequences of use of such information. NXP Semiconductors takes no
responsibility for the content in this document if provided by an information
source outside of NXP Semiconductors.
Limiting values — Stress above one or more limiting values (as defined in
the Absolute Maximum Ratings System of IEC 60134) will cause permanent
damage to the device. Limiting values are stress ratings only and (proper)
operation of the device at these or any other conditions above those given in
the Recommended operating conditions section (if present) or the
Characteristics sections of this document is not warranted. Constant or
repeated exposure to limiting values will permanently and irreversibly affect
the quality and reliability of the device.
In no event shall NXP Semiconductors be liable for any indirect, incidental,
punitive, special or consequential damages (including - without limitation - lost
profits, lost savings, business interruption, costs related to the removal or
replacement of any products or rework charges) whether or not such
damages are based on tort (including negligence), warranty, breach of
contract or any other legal theory.
Terms and conditions of commercial sale — NXP Semiconductors
products are sold subject to the general terms and conditions of commercial
sale, as published at http://www.nxp.com/profile/terms, unless otherwise
agreed in a valid written individual agreement. In case an individual
agreement is concluded only the terms and conditions of the respective
agreement shall apply. NXP Semiconductors hereby expressly objects to
applying the customer’s general terms and conditions with regard to the
purchase of NXP Semiconductors products by customer.
Notwithstanding any damages that customer might incur for any reason
whatsoever, NXP Semiconductors’ aggregate and cumulative liability towards
customer for the products described herein shall be limited in accordance
with the Terms and conditions of commercial sale of NXP Semiconductors.
Right to make changes — NXP Semiconductors reserves the right to make
changes to information published in this document, including without
limitation specifications and product descriptions, at any time and without
notice. This document supersedes and replaces all information supplied prior
to the publication hereof.
No offer to sell or license — Nothing in this document may be interpreted or
construed as an offer to sell products that is open for acceptance or the grant,
conveyance or implication of any license under any copyrights, patents or
other industrial or intellectual property rights.
PCA9634
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet
Rev. 7.1 — 18 December 2017
37 of 39
PCA9634
NXP Semiconductors
8-bit Fm+ I2C-bus LED driver
Export control — This document as well as the item(s) described herein
may be subject to export control regulations. Export might require a prior
authorization from competent authorities.
own risk, and (c) customer fully indemnifies NXP Semiconductors for any
liability, damages or failed product claims resulting from customer design and
use of the product for automotive applications beyond NXP Semiconductors’
standard warranty and NXP Semiconductors’ product specifications.
Non-automotive qualified products — Unless this data sheet expressly
states that this specific NXP Semiconductors product is automotive qualified,
the product is not suitable for automotive use. It is neither qualified nor tested
in accordance with automotive testing or application requirements. NXP
Semiconductors accepts no liability for inclusion and/or use of
Translations — A non-English (translated) version of a document is for
reference only. The English version shall prevail in case of any discrepancy
between the translated and English versions.
non-automotive qualified products in automotive equipment or applications.
20.4 Trademarks
Notice: All referenced brands, product names, service names and trademarks
are the property of their respective owners.
In the event that customer uses the product for design-in and use in
automotive applications to automotive specifications and standards, customer
(a) shall use the product without NXP Semiconductors’ warranty of the
product for such automotive applications, use and specifications, and (b)
whenever customer uses the product for automotive applications beyond
NXP Semiconductors’ specifications such use shall be solely at customer’s
I2C-bus — logo is a trademark of NXP Semiconductors N.V.
21. Contact information
For more information, please visit: http://www.nxp.com
For sales office addresses, please send an email to: salesaddresses@nxp.com
PCA9634
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2017. All rights reserved.
Product data sheet
Rev. 7.1 — 18 December 2017
38 of 39
PCA9634
NXP Semiconductors
8-bit Fm+ I2C-bus LED driver
22. Contents
1
2
3
4
5
General description. . . . . . . . . . . . . . . . . . . . . . 1
16
Handling information . . . . . . . . . . . . . . . . . . . 33
Features and benefits . . . . . . . . . . . . . . . . . . . . 2
Applications . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3
Ordering information. . . . . . . . . . . . . . . . . . . . . 3
Block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . 4
17
Soldering of SMD packages. . . . . . . . . . . . . . 33
Introduction to soldering. . . . . . . . . . . . . . . . . 33
Wave and reflow soldering. . . . . . . . . . . . . . . 33
Wave soldering . . . . . . . . . . . . . . . . . . . . . . . 33
Reflow soldering . . . . . . . . . . . . . . . . . . . . . . 34
17.1
17.2
17.3
17.4
6
6.1
6.2
Pinning information. . . . . . . . . . . . . . . . . . . . . . 5
Pinning . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5
Pin description . . . . . . . . . . . . . . . . . . . . . . . . . 6
18
19
Abbreviations . . . . . . . . . . . . . . . . . . . . . . . . . 35
Revision history . . . . . . . . . . . . . . . . . . . . . . . 36
20
Legal information . . . . . . . . . . . . . . . . . . . . . . 37
Data sheet status . . . . . . . . . . . . . . . . . . . . . . 37
Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . 37
Disclaimers . . . . . . . . . . . . . . . . . . . . . . . . . . 37
Trademarks . . . . . . . . . . . . . . . . . . . . . . . . . . 38
7
7.1
7.1.1
7.1.2
7.1.3
7.1.4
7.2
Functional description . . . . . . . . . . . . . . . . . . . 7
Device addresses. . . . . . . . . . . . . . . . . . . . . . . 7
Regular I2C-bus slave address. . . . . . . . . . . . . 7
LED All Call I2C-bus address . . . . . . . . . . . . . . 8
LED Sub Call I2C-bus addresses . . . . . . . . . . . 8
Software Reset I2C-bus address . . . . . . . . . . . 8
Control register. . . . . . . . . . . . . . . . . . . . . . . . . 9
Register definitions. . . . . . . . . . . . . . . . . . . . . 10
Mode register 1, MODE1 . . . . . . . . . . . . . . . . 11
Mode register 2, MODE2 . . . . . . . . . . . . . . . . 11
PWM0 to PWM7: Individual brightness control 12
GRPPWM: Group duty cycle control . . . . . . . 13
GRPFREQ: Group frequency . . . . . . . . . . . . . 13
LEDOUT0 and LEDOUT1: LED driver output
state . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14
SUBADR1 to SUBADR3: I2C-bus subaddress
1 to 3. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14
ALLCALLADR: LED All Call I2C-bus address. 15
Active LOW output enable input. . . . . . . . . . . 15
Power-on reset . . . . . . . . . . . . . . . . . . . . . . . . 16
Software Reset . . . . . . . . . . . . . . . . . . . . . . . . 16
Using the PCA9634 with and without external
drivers. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17
Individual brightness control with group
20.1
20.2
20.3
20.4
21
22
Contact information . . . . . . . . . . . . . . . . . . . . 38
Contents. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 39
7.3
7.3.1
7.3.2
7.3.3
7.3.4
7.3.5
7.3.6
7.3.7
7.3.8
7.4
7.5
7.6
7.7
7.8
dimming/blinking. . . . . . . . . . . . . . . . . . . . . . . 19
8
Characteristics of the I2C-bus . . . . . . . . . . . . 20
Bit transfer . . . . . . . . . . . . . . . . . . . . . . . . . . . 20
START and STOP conditions . . . . . . . . . . . . . 20
System configuration . . . . . . . . . . . . . . . . . . . 20
Acknowledge . . . . . . . . . . . . . . . . . . . . . . . . . 21
8.1
8.1.1
8.2
8.3
9
Bus transactions . . . . . . . . . . . . . . . . . . . . . . . 22
Application design-in information . . . . . . . . . 24
Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . 25
Static characteristics. . . . . . . . . . . . . . . . . . . . 26
Dynamic characteristics . . . . . . . . . . . . . . . . . 27
Test information. . . . . . . . . . . . . . . . . . . . . . . . 29
Package outline . . . . . . . . . . . . . . . . . . . . . . . . 30
10
11
12
13
14
15
Please be aware that important notices concerning this document and the product(s)
described herein, have been included in section ‘Legal information’.
© NXP Semiconductors N.V. 2017.
All rights reserved.
For more information, please visit: http://www.nxp.com
For sales office addresses, please send an email to: salesaddresses@nxp.com
Date of release: 18 December 2017
Document identifier: PCA9634
相关型号:
SI9130DB
5- and 3.3-V Step-Down Synchronous ConvertersWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9135LG-T1
SMBus Multi-Output Power-Supply ControllerWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9135LG-T1-E3
SMBus Multi-Output Power-Supply ControllerWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9135_11
SMBus Multi-Output Power-Supply ControllerWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9136_11
Multi-Output Power-Supply ControllerWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9130CG-T1-E3
Pin-Programmable Dual Controller - Portable PCsWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9130LG-T1-E3
Pin-Programmable Dual Controller - Portable PCsWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9130_11
Pin-Programmable Dual Controller - Portable PCsWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9137
Multi-Output, Sequence Selectable Power-Supply Controller for Mobile ApplicationsWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9137DB
Multi-Output, Sequence Selectable Power-Supply Controller for Mobile ApplicationsWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9137LG
Multi-Output, Sequence Selectable Power-Supply Controller for Mobile ApplicationsWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
SI9122E
500-kHz Half-Bridge DC/DC Controller with Integrated Secondary Synchronous Rectification DriversWarning: Undefined variable $rtag in /www/wwwroot/website_ic37/www.icpdf.com/pdf/pdf/index.php on line 217
-
VISHAY
©2020 ICPDF网 联系我们和版权申明