T4241NXN7TTB [NXP]

RISC Microprocessor, 1800MHz, CMOS, PBGA1932;
T4241NXN7TTB
型号: T4241NXN7TTB
厂家: NXP    NXP
描述:

RISC Microprocessor, 1800MHz, CMOS, PBGA1932

时钟 外围集成电路
文件: 总3页 (文件大小:209K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
Multi-threaded  
SoCs deliver  
high performance  
per watt  
QorlQ® T4240, T4160 and T4080  
Multicore Processors  
The QorIQ T4 family is the flagship of the QorIQ T series. Advanced 28 nm process  
technology, integration, new higher speed I/O, clustered memory subsystems, hardware  
acceleration and power management give the T4 family a very high performance profile  
in an embedded power envelope.  
The T4240 advanced multicore processor features 12 physical } Storage controllers: FCoE bridging, iSCSI controller,  
and 24 virtual high performance cores scaling up to 1.8 GHz.  
The T4 family is joined by the T4160 (16 virtual cores) and  
T4080 (eight virtual cores) processors, and the family has a 3x  
performance scaling factor within a pin-compatible package.  
The T4 family features sophisticated support for hardware  
and software virtualization solutions.  
SAN controller  
} Aeronautics, defense and government: Radar imaging,  
ruggedized network appliance, cockpit display  
} Industrial computing: Single-board computers,  
test equipment  
FEATURES OF DISTINCTION  
TARGET MARKETS AND APPLICATIONS  
T4080  
T4160  
T4240  
The T4 family is ideal for combined control and data  
plane processing. Like other QorIQ devices, the T4 family  
of processors’ high level of integration offers significant  
space, weight and power benefits compared to multiple  
discrete devices.  
Cores (Dual Threaded)  
L2 Cache  
4
2 MB  
1 MB  
2
8
4 MB  
1 MB  
2
12  
6 MB  
CoreNet Platform Cache  
DDR Controllers  
1.5 MB  
3
36  
4
SerDes Lanes  
24  
24  
Max 10 Gbit/s Ethernet  
Max 1 Gbit/s Ethernet  
PCIe Controllers  
2
2
} Service provider networking: RNC, metro networking,  
gateway, core/edge router, EPC, CRAN, ATCA and  
AMC solutions  
13  
13  
16  
4
3
3
} Enterprise equipment: Router, switch services, UTM  
} Data centers: NFV, SDN, ADC, WOC, UTM, proxy,  
server appliance, PCI Express® (PCIe) offload  
QorIQ T4240 PROCESSOR BLOCK DIAGRAM  
ADVANCED CORES  
The T4 family of processors are based  
on the new Power Architecture® e6500  
core. The e6500 uses a 64-bit seven-  
stage pipeline for low latency response  
to unpredictable code execution paths,  
boosting single-threaded performance.  
The e6500 also offers higher aggregate  
instructions per clock at lower power with  
an innovative “fused core” approach  
to threading. The e6500 cores fully  
resourced dual threads provide 1.7 times  
the performance of a single thread.  
512 KB CoreNet®  
Platform Cache  
64-bit DDR3/3 L  
T1  
T2  
T1  
T2  
T1  
T2  
T1  
T2  
Memory Controller  
Power  
Architecture®  
e6500  
Power  
Architecture  
e6500  
Power  
Architecture  
e6500  
Power  
Architecture  
e6500  
512 KB CoreNet  
Platform Cache  
64-bit DDR3/3 L  
Memory Controller  
32 KB  
D-Cache  
32 KB  
I-Cache  
32 KB  
D-Cache  
32 KB  
I-Cache  
32 KB  
D-Cache  
32 KB  
I-Cache  
32 KB  
D-Cache  
32 KB  
I-Cache  
512 KB CoreNet  
Platform Cache  
64-bit DDR3/3 L  
Memory Controller  
2 MB Banked L2  
Security Fuse Processor  
Security Monitor  
2 x USB 2.0 w/PHY  
IFC  
CoreNet Coherency Fabric  
PAMU  
Peripheral Access  
Management Unit  
PAMU  
PAMU  
PAMU  
Frame Manager  
Frame Manager  
Real-Time Debug  
RapidIO  
Message  
Unit  
3 x  
DCE  
1.0  
Security Queue  
Parse, Classify,  
Distribute  
Parse, Classify,  
Distribute  
Power Management  
SD/MMC  
Watchpoint  
Cross  
Trigger  
DMA  
5.0  
Mgr.  
HiGig  
DCB  
HiGig  
DCB  
4 x DUART  
Perf.  
Pattern  
Match  
Engine  
2.0  
1GE 1GE  
1GE 1GE  
1GE 1GE  
1GE 1GE  
1GE 1GE  
1GE 1GE  
Trace  
Monitor  
4 x I2C  
Buffer  
Mgr.  
1/  
1/  
1/  
1/  
RMAN  
10G 10G  
10G 10G  
SPI, GPIO  
Aurora  
The e6500 cores are clustered in banks  
of four cores sharing a 2 MB L2 cache,  
allowing efficient sharing of code and data  
within a multicore cluster. Each e6500  
core implements the AltiVec® technology  
SIMD engine, dramatically boosting the  
performance of heavy math algorithms  
with DSP-like performance. The e6500  
core features include:  
16-Lane 10 GHz SerDes  
16-Lane 10 GHz SerDes  
Core Complex (CPU, L2, L3 Cache)  
Basic Peripherals and Interconnect  
Accelerators and Memory Control  
Networking Elements  
DATA PATH ACCELERATION  
ARCHITECTURE (DPAA)  
SYSTEM PERIPHERALS AND  
NETWORKING  
The T4 family of processors enhances  
the QorIQ DPAA, an innovative  
multicore infrastructure for scheduling  
work to cores (physical and virtual),  
hardware accelerators and network  
interfaces. The FMAN, a primary  
element of the DPAA, parses  
headers from incoming packets and  
classifies and selects data buffers  
with optional policing and congestion  
management. The FMAN passes its  
work to the QMAN, which assigns  
it to cores or accelerators with a  
multilevel scheduling hierarchy. The  
T4240 processors implementation  
of the DPAA offers accelerators for  
cryptography, enhanced regular  
expression pattern matching and  
compression/decompression.  
For networking, there are dual FMANs  
with an aggregate of up to 16 any-speed  
MAC controllers that connect to PHYs,  
switches and backplanes over RGMII,  
SGMII, QSGMII, HiGig2, XAUI, XFI and  
10Gbase-KR. The FMAN also supports  
new quality-of-service features through  
egress traffic shaping and priority  
} Up to 1.8 GHz dual-threaded operation  
} 7 DMIPS/MHz per core  
} Advanced power saving modes,  
including state retention power gating  
flow control for data center bridging  
in converged data center networking  
applications. High-speed system  
VIRTUALIZATION  
The T4 family of processors includes  
support for hardware-assisted  
expansion is supported through four PCI  
Express controllers that support varieties  
of lane lengths for PCIe specification  
3.0, including endpoint SR-IOV with  
128 virtual functions. Other peripheral  
interfaces include SRIO, Interlaken-LA,  
SATA, SD/MMC, I2C, UART, SPI, a NOR/  
NAND controller, GPIO and a 1866 MT/s  
DDR3L controller.  
virtualization. The e6500 core offers an  
extra core privilege level (hypervisor)  
and hardware offload of logical to  
real address translation. In addition,  
the T4 family of processors includes  
platform-level enhancements supporting  
I/O virtualization with DMA memory  
protection through IOMMUs and  
configurable “storage profiles” that  
provide isolation of I/O buffers between  
guest environments. Virtualization  
software for the T4 family includes kernel  
virtualization machine (KVM), Linux®  
containers, hypervisor and commercial  
virtualization software from Enea®,  
Green Hills Software®, Mentor Graphics®  
and Wind River.  
DPAA HARDWARE ACCELERATORS  
Frame Manager (FMAN)  
Buffer Manager (BMAN)  
Queue Manager (QMAN)  
RapidIO Manager (RMAN)  
Security (SEC)  
50 Gbit/s classify, parse and distribute  
64 buffer pools  
Up to 224 queues  
Seamless mapping to DPAA  
40 Gbit/s: 3 DES, AES; 20 Gbit/s: Kasumi/F8  
10 Gbit/s  
Pattern Matching Engine (PME)  
Data Compression Engine (DCE)  
20 Gbit/s aggregate  
SOFTWARE AND TOOL SUPPORT  
QorlQ T4240 COMMUNICATIONS PROCESSOR FEATURES LIST  
} Enea®: Real-time operating system  
support and virtualization software  
Dual-threaded  
Arranged in clusters of four e6500s sharing a 2 MB L2 cache  
12 dual-threaded cores on T4240, 8 on T4160, and 4 on T4080  
Up to 1.8 GHz with 64-bit ISA support (Power Architecture v2.06-compliant)  
AltiVec® technology SIMD engine  
e6500 Cores Built on  
Power Architecture®  
Technology  
} Green Hills®: Comprehensive portfolio  
of software and hardware development  
tools, trace tools, RTOS and  
User, supervisor and hypervisor instruction levels  
CoreNet Platform  
Cache  
1.5 MB configured as triple 512 KB blocks (1 MB on T4160 and T4080 processors)  
virtualization software  
} Mentor Graphics®: Commercial-grade  
Linux® solution and Vista simulation  
model which allows for a TLM2  
simulation environment, software  
development and power estimation  
Hierarchical  
Interconnect Fabric  
CoreNet® fabric supporting coherent and non-coherent transactions with  
prioritization and bandwidth allocation amongst CoreNet endpoints  
1.6 Tb/s coherent read bandwidth  
QMAN fabric supporting packet-level queue management and quality of service  
scheduling  
64-bit DDR3/3L  
SDRAM Memory  
Controllers  
Up to 1866 MT/s  
Three controllers on T4240 processor (two on T4160 and T4080 processors)  
ECC and interleaving support  
- The Mentor Embedded Performance  
Library is a high-performance  
computing library of advanced math  
and signal-processing functions for  
AltiVec technology  
DPAA Incorporates  
Acceleration for the  
Following Functions  
Packet parsing, classification and distribution (FMAN 1.1)  
Queue management for scheduling, packet sequencing and congestion  
management (QMAN 1.1)  
Hardware buffer management for buffer allocation and de-allocation (BMAN 1.1)  
Cryptography acceleration (SEC 5.0) at up to 40 Gbit/s  
} Wind River: Development tools, RTOS,  
Linux OS and virtualization software  
RegEx pattern matching acceleration (PME 2.0) at up to 10 Gbit/s  
Decompression/compression acceleration (DCE 1.0) at up to 20 Gbit/s  
DPAA chip-to-chip interconnect via RapidIO message manager (RMAN 1.0)  
SerDes  
32 lanes total at up to 10 GHz (24 lanes on T4160 and T4080 processors)  
Supports SGMII, QSGMII, HiGig, XAUI, XFI, 10Gbase-KR, PCIe rev 1.1/2.0/3.0,  
Interlaken-LA, sRIO  
Ethernet Interfaces  
Up to four 10 GE Ethernet MACs (two on T4160 and T4080 processors)  
Up to 16 1 GE Ethernet MACs (13 on T4160 and T4080 processors)  
Maximum configuration of 4 x 10 GE + 12 x 1 GE (2 x 10 GE + 10 x 1GE on  
T4160 and T4080 processors)  
High-Speed  
Peripheral Interfaces  
Four PCI Express 2.0/3.0 controllers (three on T4160 and T4080 processors)  
Endpoint SR-IOV with 2 PFs (Physical Functions) and 128 VFs (Virtual Functions)  
Two serial RapidIO 2.0 controllers/ports running at up to 5 GHz with Type 11  
messaging and Type 9 data streaming support  
Interlaken look-aside interface for serial TCAM connection  
Additional Peripheral  
Interfaces  
Two serial ATA (SATA 2.0) controllers  
Two High-Speed USB 2.0 controllers with integrated PHY  
Enhanced secure digital host controller (SD/MMC/eMMC)  
Enhanced serial peripheral interface  
Four I2C controllers  
Four UARTs  
Integrated flash controller supporting NAND and NOR flash  
DMA  
Three eight-channel DMA controllers  
Support for  
Hardware  
Virtualization  
and Partitioning  
Enforcement  
Extra privilege level for hypervisor support  
Logical to real address translation  
Virtual core aware MMU/TLB  
vMPIC (virtualized interrupt controller)/virtual core capable PPC cores  
vDMA (user-level DMA engine)  
PAMUv2 (I/O MMU supporting paging)  
DPAA (Ethernet MAC virtualization, accelerator virtualization)  
QorIQ Trust  
Architecture 2.0  
Secure boot, secure debug, tamper detection, volatile key storage, alternate  
image and key revocation  
www.nxp.com/QorIQ  
NXP, the NXP logo, AltiVec and QorIQ are trademarks of NXP B.V. All other product or service names are the property of their  
respective owners. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks  
are trademarks and service marks licensed by Power.org. © 2016 NXP B.V.  
Document Number: T4240T4160FS REV 7  

相关型号:

T425

TRIAC|400V V(DRM)|25A I(T)RMS|TO-220
ETC

T4258

AM/FM Receiver IC
ATMEL

T4258-ILQ

AM/FM Receiver IC
ATMEL

T4258-ILS

AM/FM Receiver IC
ATMEL

T4258N-ILS

Consumer IC, BICMOS, PDSO44
ATMEL

T4258NFN

Audio Single Chip Receiver, AM/FM, BICMOS, PDSO44, SSOP-44
ATMEL

T4258NFNG3

Audio Single Chip Receiver, AM/FM, BICMOS, PDSO44, SSOP-44
ATMEL

T425I

TRIAC|400V V(DRM)|25A I(T)RMS|TO-220
ETC

T425IFP

THYRISTOR MODULE|TRIAC
ETC

T4260

AM/FM Front End IC
ATMEL

T4260-IL

AUDIO TUNER, PDSO44, SSO44
ATMEL

T4260-ILQ

AUDIO TUNER, PDSO44, SSO44
ATMEL