MSM51V16405DSL-50TS-K [OKI]
4,194,304-Word X 4-Bit DYNAMIC RAM : FAST PAGE MODE TYPE WITH EDO; 4,194,304字×4位动态RAM :快速页模式输入与EDO型号: | MSM51V16405DSL-50TS-K |
厂家: | OKI ELECTRONIC COMPONETS |
描述: | 4,194,304-Word X 4-Bit DYNAMIC RAM : FAST PAGE MODE TYPE WITH EDO |
文件: | 总17页 (文件大小:861K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
E2G0124-17-61
Preliminary
This version: Mar. 1998
¡ Semiconductor
MSM51V16405D/DSL
4,194,304-Word ¥ 4-Bit DYNAMIC RAM : FAST PAGE MODE TYPE WITH EDO
DESCRIPTION
TheMSM51V16405D/DSLisa4,194,304-word¥4-bitdynamicRAMfabricatedinOki'ssilicon-gate
CMOS technology. The MSM51V16405D/DSL achieves high integration, high-speed operation,
andlow-powerconsumptionbecauseOkimanufacturesthedeviceinaquadruple-layerpolysilicon/
double-layermetalCMOSprocess.TheMSM51V16405D/DSLisavailableina26/24-pinplasticSOJ
or 26/24-pin plastic TSOP. The MSM51V16405DSL (the self-refresh version) is specially designed
for lower-power applications.
FEATURES
• 4,194,304-word ¥ 4-bit configuration
• Single 3.3 V power supply, ±0.3 V tolerance
• Input
: LVTTL compatible, low input capacitance
• Output : LVTTL compatible, 3-state
• Refresh : 4096 cycles/64 ms, 4096 cycles/128 ms (SL version)
• Fast page mode with EDO, read modify write capability
• CAS before RAS refresh, hidden refresh, RAS-only refresh capability
• CAS before RAS self-refresh capability (SL version)
• Multi-bit test mode capability
• Package options:
26/24-pin 300 mil plastic SOJ
26/24-pin 300 mil plastic TSOP
(SOJ26/24-P-300-1.27)
(TSOPII26/24-P-300-1.27-K) (Product : MSM51V16405D/DSL-xxTS-K)
(Product : MSM51V16405D/DSL-xxSJ)
xx indicates speed rank.
PRODUCT FAMILY
Access Time (Max.)
Cycle Time
(Min.)
Power Dissipation
Family
tRAC tAA tCAC tOEA
50 ns 25 ns 13 ns 13 ns
60 ns 30 ns 15 ns 15 ns
70 ns 35 ns 20 ns 20 ns
Standby (Max.)
Operating (Max.)
MSM51V16405D/DSL-50
MSM51V16405D/DSL-60
MSM51V16405D/DSL-70
84 ns
104 ns
124 ns
360 mW
324 mW
288 mW
1.8 mW/
0.72 mW (SL version)
1/17
¡ Semiconductor
MSM51V16405D/DSL
PIN CONFIGURATION (TOP VIEW)
VCC
1
26 VSS
25 DQ4
24 DQ3
23 CAS
VCC
1
26 VSS
25 DQ4
24 DQ3
23 CAS
DQ1 2
DQ2 3
WE 4
DQ1 2
DQ2 3
WE 4
5
22
5
22
OE
RAS
OE
RAS
A11R 6
21 A9
A11R 6
21 A9
A10R 8
A0 9
19 A8
18 A7
17 A6
16 A5
15 A4
14 VSS
A10R 8
A0 9
19 A8
18 A7
17 A6
16 A5
15 A4
14 VSS
A1 10
A2 11
A3 12
VCC 13
A1 10
A2 11
A3 12
VCC 13
26/24-Pin Plastic SOJ
26/24-Pin Plastic TSOP
(K Type)
Pin Name
A0 - A9,
A10R, A11R
RAS
Function
Address Input
Row Address Strobe
Column Address Strobe
Data Input/Data Output
Output Enable
CAS
DQ1 - DQ4
OE
WE
Write Enable
VCC
Power Supply (3.3 V)
Ground (0 V)
VSS
Note :
The same power supply voltage must be provided to every V pin, and the same GND
CC
voltage level must be provided to every V pin.
SS
2/17
¡ Semiconductor
MSM51V16405D/DSL
BLOCK DIAGRAM
Timing
Generator
RAS
CAS
Timing
Generator
Write
Clock
Generator
Column
Address
Buffers
Column
Decoders
WE
OE
10
10
Output
Buffers
4
4
4
Internal
Address
Counter
I/O
Selector
Refresh
Control Clock
Sense
Amplifiers
4
4
A0 - A9
4
DQ1 - DQ4
Input
Buffers
4
10
2
Row
Address
Buffers
Row
De-
coders
Word
Drivers
Memory
Cells
12
A10R, A11R
VCC
On Chip
BB Generator
V
VSS
3/17
¡ Semiconductor
MSM51V16405D/DSL
ELECTRICAL CHARACTERISTICS
Absolute Maximum Ratings
Parameter
Voltage on Any Pin Relative to VSS
Short Circuit Output Current
Power Dissipation
Symbol
VT
Rating
–0.5 to 4.6
50
Unit
V
IOS
mA
W
PD
*
1
Operating Temperature
Storage Temperature
Topr
Tstg
0 to 70
–55 to 150
°C
°C
*: Ta = 25°C
Recommended Operating Conditions
(Ta = 0°C to 70°C)
Parameter
Power Supply Voltage
Symbol
VCC
Min.
3.0
0
Typ.
3.3
0
Max.
3.6
Unit
V
V
V
V
VSS
0
Input High Voltage
Input Low Voltage
VIH
2.0
–0.3
—
VCC + 0.3
0.8
VIL
—
Capacitance
(VCC = 3.3 V 0.3 V, Ta = 25°C, f = 1 MHꢀ)
Parameter
Symbol
Typ.
Max.
Unit
Input Capacitance
(A0 - A9, A10R, A11R)
CIN1
—
5
pF
Input Capacitance (RAS, CAS, WE, OE)
CIN2
CI/O
—
—
7
7
pF
pF
Output Capacitance (DQ1 - DQ4)
4/17
¡ Semiconductor
MSM51V16405D/DSL
DC Characteristics
(VCC = 3.3 V 0.3 V, Ta = 0°C to 70°C)
MSM51V16405MSM51V16405MSM51V16405
D/DSL-50 D/DSL-60 D/DSL-70
Parameter
Symbol
Condition
Unit Note
Min. Max. Min. Max. Min. Max.
Output High Voltage
Output Low Voltage
VOH IOH = –2.0 mA
VOL IOL = 2.0 mA
0 V £ VI £ VCC + 0.3 V;
ILI All other pins not
under test = 0 V
2.4
0
VCC
0.4
2.4
0
VCC
0.4
2.4
0
VCC
0.4
V
V
Input Leakage Current
–10
–10
—
10
10
75
–10
–10
—
10
10
70
–10
–10
—
10
10
65
mA
DQ disable
Output Leakage Current ILO
Average Power
mA
0 V £ VO £ VCC
RAS, CAS cycling,
Supply Current
(Operating)
ICC1
mA 1, 2
tRC = Min.
RAS, CAS = VIH
—
—
—
2
—
—
—
2
—
—
—
2
Power Supply
mA
1
ICC2 RAS, CAS
≥ VCC –0.2 V
RAS cycling,
ICC3 CAS = VIH,
tRC = Min.
0.5
200
0.5
200
0.5
200
Current (Standby)
mA 1, 5
Average Power
Supply Current
—
—
—
—
—
75
5
—
—
—
—
—
70
5
—
—
—
—
—
65
5
mA 1, 2
(RAS-only Refresh)
RAS = VIH,
Power Supply
ICC5 CAS = VIL,
DQ = enable
mA
1
Current (Standby)
Average Power
Supply Current
(CAS before RAS Refresh)
Average Power
Supply Current
(Fast Page Mode)
Average Power
Supply Current
(Battery Backup)
Average Power
Supply Current
(CAS before RAS
Self-Refresh)
RAS cycling,
ICC6
75
70
90
400
65
80
400
mA 1, 2
mA 1, 3
CAS before RAS
RAS = VIL,
ICC7 CAS cycling,
tHPC = Min.
100
400
tRC = 31.3 ms,
1, 4,
ICC10 CAS before RAS,
tRAS £ 1 ms
mA
5
RAS £ 0.2 V,
ICCS
—
300
—
300
—
300
mA 1, 5
CAS £ 0.2 V
Notes : 1. I Max. is specified as I for output open condition.
CC
CC
2. The address can be changed once or less while RAS = V .
IL
3. The address can be changed once or less while CAS = V
.
IH
4. V – 0.2 V £ V £ V + 0.3 V, –0.3 V £ V £ 0.2 V.
CC
IH
CC
IL
5. SL version.
5/17
¡ Semiconductor
MSM51V16405D/DSL
AC Characteristics (1/2)
(VCC = 3.3 V 0.3 V, Ta = 0°C to 70°C) Note 1, 2, 3, 12, 13
MSM51V16405MSM51V16405MSM51V16405
D/DSL-50
D/DSL-60
D/DSL-70
Parameter
Symbol
Unit Note
Min. Max. Min. Max. Min. Max.
Random Read or Write Cycle Time
Read Modify Write Cycle Time
Fast Page Mode Cycle Time
tRC
tRWC
tHPC
84
110
20
—
—
—
104
135
25
—
—
—
124
160
30
—
—
—
ns
ns
ns
Fast Page Mode Read Modify Write
Cycle Time
tHPRWC 58
—
68
—
78
—
ns
Access Time from RAS
Access Time from CAS
Access Time from Column Address
Access Time from CAS Precharge
tRAC
tCAC
tAA
—
—
—
—
50
13
25
30
—
—
—
—
60
15
30
35
—
—
—
—
70
20
35
40
ns 4, 5, 6
ns
ns
ns
4, 5
4, 6
4
tCPA
Access Time from OE
Output Low Impedance Time from CAS
Data Output Hold After CAS Low
tOEA
tCLZ
tDOH
—
0
13
—
—
13
13
13
13
50
64
128
—
—
0
15
—
—
15
15
15
15
50
64
128
—
—
0
20
—
—
20
20
20
20
50
64
128
—
ns
ns
ns
ns
ns
ns
ns
ns
ms
ms
ns
4
4
5
5
5
CAS to Data Output Buffer Turn-off Delay Time tCEZ
RAS to Data Output Buffer Turn-off Delay Time tREZ
0
0
0
7, 8
7, 8
7
0
0
0
OE to Data Output Buffer Turn-off Delay Time
WE to Data Output Buffer Turn-off Delay Time tWEZ
tOEZ
0
0
0
0
0
0
7
Transition Time
Refresh Period
tT
1
1
1
3
tREF
tREF
tRP
—
—
30
—
—
40
—
—
50
Refresh Period (SL version)
RAS Precharge Time
RAS Pulse Width
14
tRAS
50 10,000 60 10,000 70 10,000 ns
50 100,000 60 100,000 70 100,000 ns
RAS Pulse Width (Fast Page Mode with EDO) tRASP
RAS Hold Time
RAS Hold Time referenced to OE
tRSH
tROH
7
7
—
—
—
10
10
10
—
—
—
13
13
10
—
—
—
ns
ns
ns
CAS Precharge Time (Fast Page Mode with EDO) tCP
7
CAS Pulse Width
tCAS
tCSH
tCRP
tRHCP
tCHO
tRCD
tRAD
tASR
tRAH
tASC
tCAH
tRAL
7
10,000 10 10,000 13 10,000 ns
CAS Hold Time
35
5
—
—
—
—
37
25
—
—
—
—
—
40
5
—
—
—
—
45
30
—
—
—
—
—
45
5
—
—
—
—
50
35
—
—
—
—
—
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
CAS to RAS Precharge Time
RAS Hold Time from CAS Precharge
OE Hold Time from CAS (DQ Disable)
RAS to CAS Delay Time
RAS to Column Address Delay Time
Row Address Set-up Time
Row Address Hold Time
30
5
35
5
40
5
11
9
14
12
0
14
12
0
5
6
0
7
10
0
10
0
Column Address Set-up Time
Column Address Hold Time
Column Address to RAS Lead Time
0
7
10
30
13
35
25
6/17
¡ Semiconductor
MSM51V16405D/DSL
AC Characteristics (2/2)
(VCC = 3.3 V 0.3 V, Ta = 0°C to 70°C) Note 1, 2, 3, 12, 13
MSM51V16405MSM51V16405MSM51V16405
D/DSL-50
D/DSL-60
D/DSL-70
Parameter
Symbol
Unit Note
Min. Max. Min. Max. Min. Max.
Read Command Set-up Time
Read Command Hold Time
tRCS
tRCH
0
0
—
—
0
0
—
—
0
0
—
—
ns
ns
9
Read Command Hold Time referenced to RAS tRRH
0
0
—
—
0
0
—
—
0
0
—
—
ns
ns
9
10
Write Command Set-up Time
tWCS
Write Command Hold Time
tWCH
7
—
10
—
13
—
ns
Write Command Pulse Width
WE Pulse Width (DQ Disable)
OE Command Hold Time
tWP
tWPE
tOEH
tOEP
tOCH
tRWL
tCWL
7
7
7
7
7
7
7
—
—
—
—
—
—
—
10
10
10
10
10
10
10
—
—
—
—
—
—
—
10
10
13
10
10
13
13
—
—
—
—
—
—
—
ns
ns
ns
ns
ns
ns
ns
OE Precharge Time
OE Command Hold Time
Write Command to RAS Lead Time
Write Command to CAS Lead Time
Data-in Set-up Time
tDS
tDH
tOED
tCWD
tAWD
tRWD
0
—
—
—
—
—
—
—
—
—
—
—
—
—
—
0
—
—
—
—
—
—
—
—
—
—
—
—
—
—
0
—
—
—
—
—
—
—
—
—
—
—
—
—
—
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
11
11
Data-in Hold Time
OE to Data-in Delay Time
CAS to WE Delay Time
Column Address to WE Delay Time
RAS to WE Delay Time
7
10
15
34
49
79
54
5
13
20
44
59
94
64
5
13
30
42
67
10
10
10
10
CAS Precharge WE Delay Time
CAS Active Delay Time from RAS Precharge
RAS to CAS Set-up Time (CAS before RAS) tCSR
RAS to CAS Hold Time (CAS before RAS) tCHR
WE to RAS Precharge Time (CAS before RAS) tWRP
WE Hold Time from RAS (CAS before RAS) tWRH
RAS to WE Set-up Time (Test Mode)
RAS to WE Hold Time (Test Mode)
RAS Pulse Width
tCPWD 47
tRPC
5
5
5
5
10
10
10
10
10
10
10
10
10
10
10
10
10
10
10
tWTS
tWTH
tRASS 100
—
—
—
100
110
–50
—
—
—
100
130
–50
—
—
—
ms
ns
ns
14
14
14
(CAS before RAS Self-Refresh)
RAS Precharge Time
tRPS
tCHS
90
(CAS before RAS Self-Refresh)
CAS Hold Time
–50
(CAS before RAS Self-Refresh)
7/17
¡ Semiconductor
MSM51V16405D/DSL
Notes: 1. A start-up delay of 200 µs is required after power-up, followed by a minimum of eight
initialization cycles (RAS-only refresh or CAS before RAS refresh) before proper device
operation is achieved.
2. The AC characteristics assume t = 2 ns.
T
3. V (Min.) and V (Max.) are reference levels for measuring input timing signals.
IH
IL
Transition times (t ) are measured between V and V .
T
IH
IL
4. This parameter is measured with a load circuit equivalent to 1 TTL load and 100 pF.
The output timing reference levels are V = 2.0 V and V = 0.8 V.
OH
OL
5. Operation within the t
(Max.) limit ensures that t
(Max.) can be met.
is greater than the specified
RCD
RAC
t
(Max.) is specified as a reference point only. If t
RCD
RCD
t
.
RCD
CAC
6. Operation within the t
(Max.) can be met.
t
(Max.) is specified as a reference point only. If t
(Max.) limit, then the access time is controlled by t
is greater than the specified
RAD
RAD
t
.
RAD
AA
7. t
(Max.), t
(Max.), t
(Max.) and t
(Max.) define the time at which the
CEZ
REZ
WEZ
OEZ
output achieves the open circuit condition and are not referenced to output voltage
levels.
8. t
9. t
and t
must be satisfied for open circuit condition.
must be satisfied for a read cycle.
CEZ
REZ
or t
RCH
RRH
10. t
, t
, t
, t
and t
are not restrictive operating parameters. They are
WCS CWD RWD AWD
CPWD
included in the data sheet as electrical characteristics only. If t
≥t
(Min.), then
WCS WCS
the cycle is an early write cycle and the data out will remain open circuit (high
impedance) throughout the entire cycle. If t ≥ t (Min.) , t ≥ t (Min.),
CWD
CWD
RWD
RWD
t
≥ t
(Min.) and t
≥ t
(Min.), then the cycle is a read modify write
AWD AWD
CPWD
CPWD
cycle and data out will contain data read from the selected cell; if neither of the above
sets of conditions is satisfied, then the condition of the data out (at access time) is
indeterminate.
11. These parameters are referenced to the CAS leading edge in an early write cycle, and
to the WE leading edge in an OE control write cycle, or a read modify write cycle.
12. The test mode is initiated by performing a WE and CAS before RAS refresh cycle.
Thismodeislatchedandremainsineffectuntiltheexitcycleisgenerated.Inatestmode
CA0andCA1arenotusedandeachDQpinnowaccesses4-bitlocations.Sinceall4DQ
pins are used, a total of 16 data bits can be written in parallel into the memory array.
In a read cycle, if 4 data bits are equal, the DQ pin will indicate a high level. If the 4 data
bits are not equal, the DQ pin will indicate a low level. The test mode is cleared and the
memory device returned to its normal operating state by performing a RAS-only
refresh cycle or a CAS before RAS refresh cycle.
13. In a test mode read cycle, the value of access time parameters is delayed for 5 ns for the
specifiedvalue.Theseparametersshouldbespecifiedintestmodecyclebyaddingthe
above value to the specified value in this data sheet.
14. Only SL version.
8/17
E2G0102-17-41O
¡ Semiconductor
MSM51V16405D/DSL
TIMING WAVEFORM
Read Cycle
tRC
tRP
tRAS
VIH
VIL
–
–
tCRP
RAS
tCSH
tCRP
tRCD
tASC
tRCS
tRSH
tCAS
VIH
VIL
–
–
CAS
tRAD
tRAH
tASR
Row
tRAL
tCAH
Column
VIH
VIL
–
–
Address
tRCH
tRRH
VIH
VIL
–
–
tAA
WE
OE
tROH
tREZ
tOEA
VIH
VIL
–
–
tCEZ
tCAC
tRAC
tOEZ
VOH
VOL
–
–
DQ
Open
Valid Data-out
tCLZ
"H" or "L"
Write Cycle (Early Write)
tRC
tRP
tRAS
VIH
VIL
–
–
tCRP
RAS
CAS
tCSH
tCRP
tRCD
tRAD
tRAH
tASC
tRSH
tCAS
VIH
VIL
–
–
tRAL
tASR
Row
tCAH
Column
VIH
VIL
–
–
Address
tWCS
tCWL
tWCH
tWP
VIH
VIL
–
–
WE
tRWL
VIH
VIL
–
–
OE
tDS
tDH
VIH
VIL
–
–
DQ
Open
Valid Data-in
"H" or "L"
9/17
¡ Semiconductor
MSM51V16405D/DSL
Read Modify Write Cycle
tRWC
tRAS
tRP
VIH
VIL
–
–
RAS
CAS
tCRP
tCSH
tCRP
tRCD
tRSH
tCAS
VIH
VIL
–
–
tRAH
tASC
tASR
tCAH
Column
VIH
VIL
–
–
Row
Address
tCWL
tRWL
tWP
tCWD
tAWD
tRAD
tRWD
tOEA
VIH
VIL
–
–
tAA
WE
OE
tRCS
VIH
VIL
–
–
tOED
tOEZ
tOEH
tDH
tCAC
tDS
tRAC
VI/OH
–
Valid
Data-out
Valid
Data-in
DQ
–
tCLZ
VI/OL
"H" or "L"
10/17
¡ Semiconductor
MSM51V16405D/DSL
Fast Page Mode Read Cycle (Part-1)
tRASP
tRP
VIH
VIL
–
–
tRHCP
RAS
CAS
tHPC
tCAS
tCRP
tRCD
tRAD
tCP
tCP
tCAS
tCAS
–
–
VIH
VIL
tCSH
tCAH
tASR
Row
tASC
Column
tASC
Column
tCAH
tCAH
tASC
tRAH
–
–
VIH
VIL
Column
Address
tRCS
tRRH
VIH
VIL
–
–
tCHO
tOEP
tOCH
tOEP
WE
tRAC
tAA
tAA
tAA
tCPA
VIH
VIL
–
–
OE
tOEA
tOEA
tCAC
tOEA
tOEZ
tCAC
tCAC tOEZ
tREZ
tDOH
Valid
Data-out
Valid*
Data-out
Valid*
Data-out
VOH
VOL
–
–
Valid
Data-out
DQ
tCLZ
* : Same Data,
"H" or "L"
Fast Page Mode Read Cycle (Part-2)
tRASP
tRP
tCRP
VIH
VIL
–
–
tRHCP
RAS
CAS
tHPC
tCAS
tCRP
tRCD
tRAD
tCP
tCP
tCAS
tCAS
–
–
VIH
VIL
tCSH
tASR
Row
tASC
Column
tASC
Column
tCAH
tCAH
tCAH
tASC
tRAH
–
–
VIH
VIL
Column
Address
tRCS
tRCS
VIH
VIL
–
–
tRCH
WE
tRAC
tAA
tAA
tAA
tWPE
VIH
VIL
–
–
tCPA
OE
tOEA
tCAC tWEZ
tCAC
tDOH
tCAC
tCEZ
VOH
VOL
–
–
Valid
Data-out
Valid
Data-out
Valid
Data-out
DQ
tCLZ
"H" or "L"
11/17
¡ Semiconductor
MSM51V16405D/DSL
Fast Page Mode Write Cycle (Early Write)
tRP
tRASP
VIH
VIL
–
–
RAS
CAS
tHPC
tCAS
tHPC
tCAS
tRSH
tCRP
tRCD
tRAD
tCP
tCP
tCAS
–
–
VIH
VIL
tCSH
tASC tCAH
Column
tASC tCAH
Column
tASC tCAH
tASR
tRAH
Row
–
–
VIH
VIL
Column
Address
tWCS
tWCH
tWCS tWCH
tWCS tWCH
VIH
VIL
–
–
WE
VIH
VIL
–
–
OE
tDS
tDH
Valid
tDS tDH
tDS tDH
VIH
VIL
–
–
Valid
Data-in
Valid
Data-in
DQ
Data-in
"H" or "L"
Fast Page Mode Read Modify Write Cycle
tRASP
tRWD
VIH
VIL
–
–
RAS
CAS
tCP
tCRP
tRCD
tRAD
tRAH
–
–
tCWD
tHPRWC
VIH
VIL
tCPWD
tCPA
tRWL
tCWL
tASC
tASR
tASC tCAH
tCAH
–
–
VIH
VIL
Row
Column
Column
Address
tRCS
tAWD
tCWD
tRCS
VIH
VIL
–
–
WE
OE
tAWD
tRAC
tDS tWP
tAA
tDS
tWP
tAA
VIH
VIL
–
–
tOEH
tDH
tOEH
tDH
tOED
tOED
tOEA
tOEA
tCAC
tOEZ
tOEZ
tCAC
VI/OH
VI/OL
–
–
Valid
Data-out
Valid
Data-in
Valid
Data-out
Valid
Data-in
DQ
tCLZ
tCLZ
"H" or "L"
12/17
¡ Semiconductor
MSM51V16405D/DSL
RAS-Only Refresh Cycle
tRC
tRP
tRAS
VIH
VIL
–
–
RAS
CAS
tRPC
tCRP
–
–
VIH
VIL
tRAH
tASR
Row
VIH
VIL
–
–
Address
DQ
tCEZ
VOH
VOL
–
–
Open
"H" or "L"
Note: WE, OE = "H" or "L"
CAS before RAS Refresh Cycle
tRC
tRP
tRP
tRAS
VIH
VIL
–
–
RAS
CAS
tRPC
tRPC
tCP
tCSR
tCHR
VIH
VIL
–
–
tWRP
tWRP
tWRH
VIH
VIL
–
–
WE
tCEZ
VOH
VOL
DQ
–
–
Open
Note: OE, Address = "H" or "L"
"H" or "L"
13/17
¡ Semiconductor
MSM51V16405D/DSL
Hidden Refresh Read Cycle
tRC
tRC
tRAS
tRAS
tRP
tRP
VIH –
RAS
VIL
–
tCRP
tRSH
tRCD
tCHR
VIH –
tRAD
tASC
CAS
VIL
–
tCAH
Column
tASR
Row
tRAH
VIH
VIL
–
–
Address
tRCS
tRRH
tRAL
tAA
VIH –
VIL
WE
OE
–
tROH
tOEA
VIH –
VIL
–
tCEZ
tOEZ
tCAC
tCLZ
tREZ
tRAC
VOH
VOL
–
–
DQ
Open
Valid Data-out
"H" or "L"
Hidden Refresh Write Cycle
tRC
tRAS
tRC
tRAS
tRP
tRP
VIH
VIL
–
–
RAS
CAS
tCRP
tRCD
tRSH
tCHR
–
–
VIH
VIL
tRAD
tASC
tASR
tCAH
tRAH
tRAL
–
–
VIH
VIL
Row
Column
tRWL
tWCH
tWP
Address
tWCS
VIH
VIL
–
–
WE
OE
VIH
VIL
–
–
tDS
tDH
Valid Data-in
VIH
VIL
–
–
DQ
"H" or "L"
14/17
¡ Semiconductor
MSM51V16405D/DSL
CAS before RAS Self-Refresh Cycle
tRC
tRP
tRAS
VIH
VIL
–
–
RAS
CAS
tRPC
tCP
tCSR
tCHR
VIH
VIL
–
–
tWTS
tWTH
VIH
VIL
–
–
WE
tOFF
VOH
VOL
DQ
–
–
Open
Note: OE, Address = "H" or "L"
"H" or "L"
Only SL version
Test Mode Initiate Cycle
tRC
tRP
tRAS
VIH
VIL
–
–
RAS
tRPC
tCP
tCSR
tCHR
VIH
VIL
–
–
CAS
WE
tWTS
tWTH
VIH
VIL
–
–
tOFF
VOH
VOL
–
–
DQ
Open
Note: OE, Address = "H" or "L"
"H" or "L"
15/17
¡ Semiconductor
MSM51V16405D/DSL
PACKAGE DIMENSIONS
(Unit : mm)
SOJ26/24-P-300-1.27
Mirror finish
Package material
Lead frame material
Pin treatment
Solder plate thickness
Package weight (g)
Epoxy resin
42 alloy
Solder plating
5 mm or more
0.80 TYP.
Notes for Mounting the Surface Mount Type Package
The SOP, QFP, TSOP, SOJ, QFJ (PLCC), SHP and BGA are surface mount type packages, which
are very susceptible to heat in reflow mounting and humidity absorbed in storage.
Therefore, before you perform reflow mounting, contact Oki’s responsible sales person for the
product name, package name, pin number, package code and desired mounting conditions
(reflow method, temperature and times).
16/17
¡ Semiconductor
MSM51V16405D/DSL
(Unit : mm)
TSOPII26/24-P-300-1.27-K
Mirror finish
Package material
Lead frame material
Pin treatment
Solder plate thickness
Package weight (g)
Epoxy resin
42 alloy
Solder plating
5 mm or more
0.29 TYP.
Notes for Mounting the Surface Mount Type Package
The SOP, QFP, TSOP, SOJ, QFJ (PLCC), SHP and BGA are surface mount type packages, which
are very susceptible to heat in reflow mounting and humidity absorbed in storage.
Therefore, before you perform reflow mounting, contact Oki’s responsible sales person for the
product name, package name, pin number, package code and desired mounting conditions
(reflow method, temperature and times).
17/17
相关型号:
MSM51V16405F-50SJ
EDO DRAM, 4MX4, 50ns, CMOS, PDSO24, 0.300 INCH, 1.27 MM PITCH, PLASTIC, SOJ-26/24
OKI
MSM51V16405F-60SJ
EDO DRAM, 4MX4, 60ns, CMOS, PDSO24, 0.300 INCH, 1.27 MM PITCH, PLASTIC, SOJ-26/24
OKI
MSM51V16405F-70SJ
EDO DRAM, 4MX4, 70ns, CMOS, PDSO24, 0.300 INCH, 1.27 MM PITCH, PLASTIC, SOJ-26/24
OKI
MSM51V16405FSL-50SJ
EDO DRAM, 4MX4, 50ns, CMOS, PDSO24, 0.300 INCH, 1.27 MM PITCH, PLASTIC, SOJ-26/24
OKI
©2020 ICPDF网 联系我们和版权申明