KAF-0402-ABA-CP-AE [ONSEMI]

FULL FRAME CCD IMAGE SENSOR;
KAF-0402-ABA-CP-AE
型号: KAF-0402-ABA-CP-AE
厂家: ONSEMI    ONSEMI
描述:

FULL FRAME CCD IMAGE SENSOR

CD
文件: 总16页 (文件大小:191K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
KAF-0402  
768 (H) x 512 (V) Full Frame  
CCD Image Sensor  
Description  
The KAF−0402 Image Sensor is a high performance area CCD  
(charge-coupled device) image sensor with 768 (H) × 512 (V)  
photoactive pixels designed for a wide range of image sensing  
applications.  
www.onsemi.com  
The sensor incorporates true two-phase CCD technology,  
simplifying the support circuits required to drive the sensor as well as  
reducing dark current without compromising charge capacity.  
The sensor also utilizes the TRUESENSE Transparent Gate Electrode  
to improve sensitivity compared to the use of a standard front side  
illuminated polysilicon electrode.  
Optional microlenses focus the majority of the light through the  
transparent gate, increasing the optical response further.  
Table 1. GENERAL SPECIFICATIONS  
Parameter  
Typical Value  
Figure 1. KAF−0402 Full Frame CCD  
Image Sensor  
Architecture  
Full Frame CCD, Enhanced  
Response  
Total Number of Pixels  
Number of Active Pixels  
Pixel Size  
784 (H) × 520 (V)  
Applications  
768 (H) × 512 (V) = approx. 0.4 Mp  
9.0 mm (H) × 9.0 mm (V)  
Digitization  
Medical  
Scientific  
Active Image Size  
6.91 mm (H) × 4.6 mm (V)  
8.3 mm (Diagonal)  
1/2Optical Format  
ORDERING INFORMATION  
See detailed ordering and shipping information on page 2 of  
this data sheet.  
Die Size  
8.4 mm (H) × 5.5 mm (V)  
3:2  
Aspect Ratio  
Saturation Signal  
100,000 electrons  
Quantum Efficiency  
(with Microlens)  
Peak:  
400 nm: 45%  
77%  
Quantum Efficiency  
(No Microlens)  
Peak: 65%  
400 nm: 30%  
Output Sensitivity  
Read Noise  
10 mV/e  
15 electrons  
2
Dark Current  
< 10 pA/cm at 25°C  
Dark Current Doubling Temperature  
Dynamic Range  
6.3°C  
76 dB  
Charge Transfer Efficiency  
Blooming Suppression  
Maximum Date Rate  
Package  
> 0.99999  
None  
10 MHz  
CERDIP Package (Sidebrazed)  
Clear or AR Coated, 2 Sides  
Cover Glass  
NOTE: Parameters above are specified at T = 25°C unless otherwise noted.  
© Semiconductor Components Industries, LLC, 2015  
1
Publication Order Number:  
April, 2015 − Rev. 2  
KAF−0402/D  
KAF−0402  
ORDERING INFORMATION  
Table 2. ORDERING INFORMATION − KAF−0402 IMAGE SENSOR  
Part Number  
Description  
Marking Code  
KAF−0402−AAA−CB−B1  
Monochrome, No Microlens, CERDIP Package (Sidebrazed),  
Clear Cover Glass (No Coatings), Grade 1  
KAF−0402−AAA−CB−AE  
KAF−0402−AAA−CP−B1  
KAF−0402−AAA−CP−B2  
KAF−0402−AAA−CP−AE  
KAF−0402−ABA−CD−B1  
KAF−0402−ABA−CD−B2  
KAF−0402−ABA−CD−AE  
KAF−0402−ABA−CP−B1  
KAF−0402−ABA−CP−B2  
KAF−0402−ABA−CP−AE  
Monochrome, No Microlens, CERDIP Package (Sidebrazed),  
Clear Cover Glass (No Coatings), Engineering Sample  
Monochrome, No Microlens, CERDIP Package (Sidebrazed),  
Taped Clear Cover Glass (No Coatings), Grade 1  
KAF−0402−AAA  
Serial Number  
Monochrome, No Microlens, CERDIP Package (Sidebrazed),  
Taped Clear Cover Glass (No Coatings), Grade 2  
Monochrome, No Microlens, CERDIP Package (Sidebrazed),  
Taped Clear Cover Glass (No Coatings), Engineering Sample  
Monochrome, Telecentric Microlens, CERDIP Package (Sidebrazed),  
Clear Cover Glass with AR Coating (Both Sides), Grade 1  
Monochrome, Telecentric Microlens, CERDIP Package (Sidebrazed),  
Clear Cover Glass with AR Coating (Both Sides), Grade 2  
Monochrome, Telecentric Microlens, CERDIP Package (Sidebrazed),  
Clear Cover Glass with AR Coating (Both Sides), Engineering Sample  
KAF−0402−ABA  
Serial Number  
Monochrome, Telecentric Microlens, CERDIP Package (Sidebrazed),  
Taped Clear Cover Glass (No Coatings), Grade 1  
Monochrome, Telecentric Microlens, CERDIP Package (Sidebrazed),  
Taped Clear Cover Glass (No Coatings), Grade 2  
Monochrome, Telecentric Microlens, CERDIP Package (Sidebrazed),  
Taped Clear Cover Glass (No Coatings), Engineering Sample  
Table 3. ORDERING INFORMATION − EVALUATION SUPPORT  
Part Number  
Description  
KAF−0402−12−5−A−EVK  
Evaluation Board (Complete Kit)  
See the ON Semiconductor Device Nomenclature document (TND310/D) for a full description of the naming convention  
used for image sensors. For reference documentation, including information on evaluation kits, please visit our web site at  
www.onsemi.com.  
www.onsemi.com  
2
KAF−0402  
DEVICE DESCRIPTION  
Architecture  
4 Dark Lines  
fV1  
fV2  
KAF−0402  
Usable Active Image Area  
768 (H) × 512 (V)  
GUARD  
9 × 9 mm Pixels  
3:2 Aspect Ratio  
V
RD  
fR  
4 Dark Lines  
fH1  
V
DD  
V
OUT  
768 Active Pixels/Line  
fH2  
V
4 Dark  
12 Dark  
SS  
10 Inactive  
2 Inactive  
SUB  
V
OG  
Figure 2. Block Diagram  
The sensor consists of 784 parallel (vertical) CCD shift  
registers each 520 elements long. These registers act as both  
the photosensitive elements and as the transport circuits that  
allow the image to be sequentially read out of the sensor.  
The parallel (vertical) CCD registers transfer the image one  
line at a time into a single 796-element (horizontal) CCD  
shift register. The horizontal register transfers the charge to  
a single output amplifier. The output amplifier is a two-stage  
source follower that converts the photo-generated charge to  
a voltage for each pixel.  
Microlenses  
Microlenses are formed along each row. They are  
effectively half of a cylinder centered on the transparent  
gates, extending continuously in the row direction. They act  
to direct the photons away from the polysilicon gate and  
through the transparent gate. This increases the response,  
especially at the shorter wavelengths (< 600 nm).  
Microlens  
V1  
V2  
Silicon  
Figure 3. Microlens  
www.onsemi.com  
3
KAF−0402  
H1  
H2  
H1  
H2  
HCCD  
Charge  
Transfer  
V
DD  
V
OG  
R
V
RD  
Floating  
Diffusion  
V
OUT  
Source  
Follower  
#1  
Source  
Follower  
#2  
Figure 4. Output Schematic  
Output Structure  
false signal depending on operating conditions. There are  
two more dummy pixels at the end of each line.  
Charge presented to the floating diffusion is converted  
into a voltage and current amplified in order to drive off-chip  
loads. The resulting voltage change seen at the output is  
linearly related to the amount of charge placed on the  
floating diffusion. Once the signal has been sampled by the  
system electronics, the reset gate (fR) is clocked to remove  
the signal and the floating diffusion is reset to the potential  
applied by Vrd (see Figure 4). More signal at the floating  
diffusion reduces the voltage seen at the output pin. In order  
to activate the output structure, an off-chip load must be  
added to the Vout pin of the device such as shown in  
Figure 8.  
Image Acquisition  
An electronic representation of an image is formed when  
incident photons falling on the sensor plane create  
electron-hole pairs within the sensor. These photon induced  
electrons are collected locally by the formation of potential  
wells at each photogate or pixel site. The number of  
electrons collected is linearly dependent on light level and  
exposure time and non-linearly dependent on wavelength.  
When the pixel’s capacity is reached, excess electrons will  
leak into the adjacent pixels within the same column. This  
is termed blooming. During the integration period, the fV1  
and fV2 register clocks are held at a constant (low) level.  
See Figure 9.  
Dark Reference Pixels  
There are 4 light shielded pixels at the beginning of each  
line, and 12 at the end. There are 4 dark lines at the start of  
every frame and 4 dark lines at the end of each frame. Under  
normal circumstances, these pixels do not respond to light.  
However, dark reference pixels in close proximity to an  
active pixel can scavenge signal depending on light intensity  
and wavelength and therefore will not represent the true dark  
signal.  
Charge Transport  
Referring again to Figure 10, the integrated charge from  
each photogate is transported to the output using a two-step  
process. Each line (row) of charge is first transported from  
the vertical CCD to the horizontal CCD register using the  
fV1 and fV2 register clocks. The horizontal CCD is  
presented a new line on the falling edge of fV2 while fH1  
is held high. The horizontal CCD then transports each line,  
pixel by pixel, to the output structure by alternately clocking  
the fH1 and fH2 pins in a complementary fashion. On each  
falling edge of fH2 a new charge packet is transferred onto  
a floating diffusion and sensed by the output amplifier.  
Dummy Pixels  
Within the horizontal shift register are 10 leading  
additional pixels that are not associated with a column of  
pixels within the vertical register. These pixels contain only  
horizontal shift register dark current signal and do not  
respond to light. A few leading dummy pixels may scavenge  
www.onsemi.com  
4
 
KAF−0402  
Physical Description  
Pin Description and Device Orientation  
VOG  
VOUT  
VDD  
VRD  
fR  
1
2
3
4
5
6
7
8
9
24 N/C  
23 GUARD  
22 fV1  
21 fV1  
20 fV2  
19 fV2  
18 fV2  
17 fV2  
16 fV1  
15 fV1  
14 VSUB  
13 N/C  
Pin 1  
Pixel 1,1  
VSS  
fH1  
fH2  
N/C  
N/C 10  
VSUB 11  
N/C 12  
Figure 5. Pinout Diagram  
Table 4. PIN DESCRIPTION  
Pin  
13  
14  
15  
16  
17  
18  
19  
20  
21  
22  
23  
24  
Name  
Description  
Pin  
1
Name  
VOG  
VOUT  
VDD  
VRD  
fR  
Description  
N/C  
VSUB  
fV1  
No Connection  
Output Gate  
Video Output  
Substrate  
2
Vertical CCD Clock − Phase 1  
Vertical CCD Clock − Phase 1  
Vertical CCD Clock − Phase 2  
Vertical CCD Clock − Phase 2  
Vertical CCD Clock − Phase 2  
Vertical CCD Clock − Phase 2  
Vertical CCD Clock − Phase 1  
Vertical CCD Clock − Phase 1  
Guard Ring  
3
Amplifier Supply  
Reset Drain  
fV1  
4
fV2  
5
Reset Clock  
fV2  
6
VSS  
fH1  
fH2  
N/C  
Amplifier Supply Return  
fV2  
7
Horizontal CCD Clock − Phase 1  
Horizontal CCD Clock − Phase 2  
No Connection  
fV2  
8
fV1  
9
fV1  
10  
11  
12  
N/C  
No Connection  
GUARD  
N/C  
VSUB  
N/C  
Substrate  
No Connection  
No Connection  
www.onsemi.com  
5
KAF−0402  
IMAGING PERFORMANCE  
Specifications  
Electro-Optical  
All values measured at 25°C and nominal operating conditions. These parameters exclude defective pixels.  
Table 5. SPECIFICATIONS  
Description  
Symbol  
Min.  
Nom.  
Max.  
Units  
Notes  
Verification Plan  
9
Saturation Signal  
N
e /pix  
1
Design  
SAT  
Vertical CCD Capacity  
Horizontal CCD Capacity  
Output Node Capacity  
85,000  
170,000  
190,000  
100,000  
200,000  
220,000  
240,000  
9
Quantum Efficiency  
(see Figure 6)  
Design  
Photoresponse Non-Linearity  
Photoresponse Non-Uniformity  
Dark Signal  
PRNL  
PRNU  
1.0  
0.8  
2.0  
%
%
2
3
4
8
Die  
8
J
15  
6
30  
10  
e /pix/sec  
pA/cm  
Die  
DARK  
2
9
Dark Signal Doubling  
Temperature  
6.3  
7
°C  
Design  
8
Dark Signal Non-Uniformity  
Dynamic Range  
DSNU  
DR  
72  
15  
76  
30  
e /pix/sec  
5
6
Die  
9
dB  
Design  
8
Charge Transfer Efficiency  
Output Amplifier DC Offset  
Output Amplifier Sensitivity  
CTE  
0.99997  
0.99999  
Die  
9
V
ODC  
V
RD  
V
RD  
+ 0.5  
V + 1.0  
RD  
V
Design  
9
V
/N −  
OUT  
9
10  
mV/e  
Design  
e
9
Output Amplifier Output  
Impedance  
Z
OUT  
180  
200  
220  
W
Design  
Noise Floor  
n −  
15  
20  
electrons  
7
e
1. For pixel binning applications, electron capacity up to 330,000 can be achieved with modified CCD inputs.  
2. Worst case deviation from straight line fit, between 2% and 90% of V  
.
SAT  
3. One Sigma deviation of a 128 × 128 sample when CCD illuminated uniformly at half of saturation.  
4. Average of all pixels with no illumination at 25°C.  
5. Average dark signal of any of 11 × 8 blocks within the sensor (each block is 128 × 128 pixels).  
6. 20LOG (N  
/ n ) at nominal operating frequency and 25°C.  
e
SAT  
7. Noise floor is specified at the nominal pixel frequency and excludes any dark or pattern noises. It is dominated by the output amplifier power  
spectrum with a bandwidth = 5 pixel rate.  
8. A parameter that is measured on every sensor during production testing.  
9. A parameter that is quantified during the design verification activity.  
www.onsemi.com  
6
 
KAF−0402  
TYPICAL PERFORMANCE CURVES  
KAF−0402 Spectral Response  
1
0.9  
0.8  
0.7  
0.6  
0.5  
0.4  
0.3  
0.2  
0.1  
0
KAF−0402 (with microlenses)  
KAF−0402 (no microlenses)  
400  
500  
600  
700  
800  
900  
1000  
Wavelength (nm)  
Figure 6. Typical Spectral Response  
www.onsemi.com  
7
KAF−0402  
DEFECT DEFINITIONS  
Table 6. SPECIFICATIONS (Defect tests performed at T = 25°C)  
Grade  
C1  
Point Defect  
< 5  
Cluster Defect  
Column Defect  
0
0
0
C2  
< 10  
< 4  
Point Defects  
A column containing a pixel with dark current  
> 12,000 e /pix/sec at 25°C (Bright column).  
Dark: A pixel which deviates by more than 6% from  
neighboring pixels when illuminated to 70% of saturation.  
A column that does not meet the minimum vertical CCD  
charge capacity (Low charge capacity column).  
Bright: A pixel whose dark current > 5,000 e /pix/sec at  
25°C.  
A column that loses > 250 e under 2 ke (Trap defect).  
Cluster Defect  
A grouping of not more than 5 adjacent point defects.  
Neighboring Pixels  
The surrounding 128 × 128 pixels or 64 columns/rows.  
Column Defect  
A grouping of > 5 contiguous point defects along a single  
column.  
Defect Separation  
Column and cluster defects are separated by no less than  
2 pixels in any direction (excluding single pixel defects).  
1, 512  
768, 512  
1, 1  
768, 1  
Figure 7. Active Pixel Region  
www.onsemi.com  
8
KAF−0402  
OPERATION  
Table 7. ABSOLUTE MAXIMUM RATINGS  
Description  
Diode Pin Voltages  
Symbol  
Minimum  
Maximum  
Units  
V
Notes  
1, 2  
1, 3, 5  
4
V
DIODE  
V
GATE1  
0
−16  
20  
16  
Gate Pin Voltages  
V
Output Bias Current  
Output Load Capacitance  
I
−10  
15  
mA  
pF  
OUT  
C
4
LOAD  
Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality  
should not be assumed, damage may occur and reliability may be affected.  
1. Referenced to pin VSUB or between each pin in this group.  
2. Includes pins: VRD, VDD, VSS, VOUT.  
3. Includes pins: fV1, fV2, fH1, fH2, VOG, VLG, fR.  
4. Avoid shorting output pins to ground or any low impedance source during operation.  
5. This sensor contains gate protection circuits to provide some protection against ESD events. The circuits will turn on when greater than 16 V  
appears between any two gate pins. Permanent damage can result if excessive current is allowed to flow under these conditions.  
Table 8. DC BIAS OPERATING CONDITIONS  
Maximum DC  
Current (mA)  
Description  
Symbol  
Minimum  
Nominal  
Maximum  
Units  
Notes  
Reset Drain  
V
10  
1.5  
14.75  
0
11.0  
2.0  
15  
0
11.5  
2.5  
15.5  
0
V
0.01  
RD  
Output Amplifier Return  
Output Amplifier Supply  
Substrate  
V
V
−0.5  
SS  
DD  
V
V
I
OUT  
V
SUB  
V
0.01  
0.01  
0.01  
Output Gate  
V
OG  
3.75  
8.0  
4
5
V
Guard Ring  
GUARD  
9.0  
−5  
12.0  
−10  
V
Video Output Current  
I
mA  
1
OUT  
1. An output load sink must be applied to V  
to activate output amplifier − see Figure 8.  
OUT  
+15 V  
0.1 mF  
~5ma  
V
OUT  
2N3904 or Equivalent  
Buffered Output  
140 W  
1 kW  
Figure 8. Example Output Structure Load Diagram  
www.onsemi.com  
9
 
KAF−0402  
AC Operating Conditions  
Table 9. CLOCK LEVELS  
Effective  
Capacitance  
Description  
Symbol  
fV1  
fV1  
fV2  
fV2  
fH1  
fH1  
fH2  
fH2  
fR  
Level  
Low  
Minimum  
−10.5  
−0.5  
−10.5  
−0.5  
−4.5  
9.5  
Nominal  
−10  
Maximum  
−9.5  
1.0  
Units  
V
Vertical CCD Clock − Phase 1  
Vertical CCD Clock − Phase 1  
Vertical CCD Clock − Phase 2  
Vertical CCD Clock − Phase 2  
Horizontal CCD Clock − Phase 1  
Horizontal CCD Clock − Phase 1  
Horizontal CCD Clock − Phase 2  
Horizontal CCD Clock − Phase 2  
Reset Clock  
6 nF (All fV1 Pins)  
6 nF (All fV1 Pins)  
6 nF (All fV2 Pins)  
6 nF (All fV2 Pins)  
50 pF  
High  
0
V
Low  
−10.0  
0
−9.5  
1.0  
V
High  
V
Low  
−4.0  
10.0  
−4.0  
10.0  
−2.0  
6.0  
−3.5  
10.5  
−3.5  
10.5  
−1.75  
7.0  
V
Amplitude  
Low  
V
50 pF  
−4.5  
9.5  
V
50 pF  
Amplitude  
Low  
V
50 pF  
−3.0  
5.0  
V
5 pF  
Reset Clock  
fR  
Amplitude  
V
5 pF  
1. All pins draw less than 10 mA DC current.  
2. Capacitance values relative to V  
.
SUB  
www.onsemi.com  
10  
KAF−0402  
TIMING  
Table 10. REQUIREMENTS AND CHARACTERISTICS  
Description  
fH1, fH2 Clock Frequency  
Pixel Period (1 Count)  
fH1, fH2 Set-up Time  
fV1, fV2 Clock Pulse Width  
Reset Clock Pulse Width  
Readout Time  
Symbol  
Minimum  
Nominal  
Maximum  
Units  
MHz  
ns  
Notes  
f
H
4
250  
1
10  
1, 2, 3  
t
100  
0.5  
PIX  
t
f
ms  
HS  
t
1.5  
2
ms  
2
4
5
6
7
f
V
R
t
f
10  
20  
107  
ns  
t
43.7  
ms  
READOUT  
Integration Time  
t
INT  
Line Time  
t
84.1  
206  
ms  
LINE  
1. 50% duty cycle values.  
2. CTE may degrade above the nominal frequency.  
3. Rise and fall times (10/90% levels) should be limited to 5−10% of clock period. Crossover of register clocks should be between 40−60% of  
amplitude.  
4. fR should be clocked continuously.  
5. t  
= (520 t  
)
READOUT  
LINE  
6. Integration time (t ) is user specified. Longer integration times will degrade noise performance due to dark signal fixed pattern and shot  
INT  
noise.  
7. t  
= (3 t ) + t  
+ (796 t ) + t  
HS PIX PIX  
f
f
LINE  
V
Frame Timing  
Frame Timing  
t
t
READOUT  
INT  
1 Frame = 520 Lines  
fV1  
fV2  
Line  
1
2
519  
520  
fH1  
fH2  
Figure 9. Frame Timing Diagram  
www.onsemi.com  
11  
 
KAF−0402  
Line Timing and Pixel Timing  
Line Timing Detail  
Pixel Timing Detail  
1 Line = 796 Pixels  
t
f
R
t
f
V
fR  
fV1  
fV2  
t
f
V
fH1  
t
PIX  
1 Count  
t
f
t
PIX  
HS  
fH2  
fH1  
fH2  
V
PIX  
V
OUT  
796 Counts  
V
SAT  
V
DARK  
V
ODC  
fR  
V
SUB  
Line Content  
V
SAT  
Saturated pixel video output signal  
V
DARK  
Video output signal in no-light situation,  
not zero due to J  
Pixel video output signal level,  
more electrons = more negative  
Video level offset with respect to V  
Analog ground  
1−10 11−14  
15−782  
783−794 795−796  
Dummy Pixels  
DARK  
V
PIX  
V
ODC  
V
SUB  
*
SUB  
Photoactive  
Dark Reference  
* See Image Acquisition section.  
Figure 10. Line and Pixel Timing Diagrams  
www.onsemi.com  
12  
KAF−0402  
STORAGE AND HANDLING  
Table 11. STORAGE CONDITIONS  
Description  
Symbol  
Minimum  
Maximum  
100  
Units  
°C  
Notes  
Storage Temperature  
Humidity  
T
ST  
5
RH  
90  
%
1
1. T = 25°C. Excessive humidity will degrade MTTF.  
For information on ESD and cover glass care and  
cleanliness, please download the Image Sensor Handling  
and Best Practices Application Note (AN52561/D) from  
www.onsemi.com.  
For quality and reliability information, please download  
the Quality & Reliability Handbook (HBD851/D) from  
www.onsemi.com.  
For information on device numbering and ordering codes,  
please download the Device Nomenclature technical note  
(TND310/D) from www.onsemi.com.  
For information on soldering recommendations, please  
download the Soldering and Mounting Techniques  
Reference  
www.onsemi.com.  
Manual  
(SOLDERRM/D)  
from  
For information on Standard terms and Conditions of  
Sale, please download Terms and Conditions from  
www.onsemi.com.  
www.onsemi.com  
13  
 
KAF−0402  
MECHANICAL INFORMATION  
Completed Assembly  
Figure 11. Completed Assembly (1 of 2)  
www.onsemi.com  
14  
KAF−0402  
Figure 12. Completed Assembly (2 of 2)  
www.onsemi.com  
15  
KAF−0402  
ON Semiconductor and the  
are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.  
SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC’s product/patent coverage may be accessed  
at www.onsemi.com/site/pdf/Patent−Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation  
or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and  
specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. “Typical” parameters which may be provided in SCILLC data sheets  
and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including “Typicals” must be validated for each  
customer application by customer’s technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended,  
or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which  
the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or  
unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and  
expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim  
alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable  
copyright laws and is not for resale in any manner.  
PUBLICATION ORDERING INFORMATION  
LITERATURE FULFILLMENT:  
N. American Technical Support: 800−282−9855 Toll Free  
USA/Canada  
Europe, Middle East and Africa Technical Support:  
Phone: 421 33 790 2910  
Japan Customer Focus Center  
Phone: 81−3−5817−1050  
ON Semiconductor Website: www.onsemi.com  
Order Literature: http://www.onsemi.com/orderlit  
Literature Distribution Center for ON Semiconductor  
P.O. Box 5163, Denver, Colorado 80217 USA  
Phone: 303−675−2175 or 800−344−3860 Toll Free USA/Canada  
Fax: 303−675−2176 or 800−344−3867 Toll Free USA/Canada  
Email: orderlit@onsemi.com  
For additional information, please contact your local  
Sales Representative  
KAF−0402/D  

相关型号:

KAF-0402-ABA-CP-B1

FULL FRAME CCD IMAGE SENSOR
ONSEMI

KAF-0402-ABA-CP-B2

FULL FRAME CCD IMAGE SENSOR
ONSEMI

KAF-0402E

IMAGE SENSOR-CCD, 768(H)X512(V) PIXEL, RECTANGULAR, THROUGH HOLE MOUNT, DIP-24
ONSEMI

KAF-09000

Full Frame CCD Image Sensor
ONSEMI

KAF-09000-ABA-DD-AE

Full Frame CCD Image Sensor
ONSEMI

KAF-09000-ABA-DD-BA

Full Frame CCD Image Sensor
ONSEMI

KAF-09000-ABA-DP-AE

Full Frame CCD Image Sensor
ONSEMI

KAF-09000-ABA-DP-BA

Full Frame CCD Image Sensor
ONSEMI

KAF-09001

Full Frame CCD Image Sensor
ONSEMI

KAF-09001-ABA-DD-AE

Full Frame CCD Image Sensor
ONSEMI

KAF-09001-ABA-DD-BA

Full Frame CCD Image Sensor
ONSEMI

KAF-09001-ABA-DP-AE

Full Frame CCD Image Sensor
ONSEMI