L6911E_07 [STMICROELECTRONICS]

5-Bit programmable step down controller with synchronous rectification; 采用同步整流5位可编程降压控制器
L6911E_07
型号: L6911E_07
厂家: ST    ST
描述:

5-Bit programmable step down controller with synchronous rectification
采用同步整流5位可编程降压控制器

控制器
文件: 总34页 (文件大小:483K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
L6911E  
5-Bit programmable step down controller  
with synchronous rectification  
Features  
Operating supply IC voltage from 5V to 12V  
buses  
Up to 1.3A gate current capability  
SO-20  
TTL-compatible 5 bit programmable output  
compliant with VRM 8.5 :  
1.050V to 1.825V with 0.025V binary steps  
Description  
Voltage mode PWM control  
The device is a power supply controller  
specifically designed to provide a high  
performance DC/DC conversion for high current  
microprocessors. A precise 5 bit digital to analog  
converter (DAC) allows to adjust the output  
voltage from 1.050 to 1.825 with 25mV binary  
steps.  
Excellent output accuracy: 1ꢀ over line and  
temperature variations  
Very fast load transient response: from 0ꢀ to  
100ꢀ Duty Cycle  
Power good output voltage  
Overvoltage protection and monitor  
Overcurrent protection realized using the upper  
The high precision internal reference assures the  
selected output voltage to be within 1ꢀ. The  
high peak current gate drive affords to have fast  
switching to the external power mos providing low  
switching losses.  
MOSFET's R  
ds(ON)  
200kHz internal oscillator  
Oscillator externally adjustable from 50kHz to  
1MHz  
The device assures a fast protection against load  
overcurrent and load over-voltage. An external  
SCR is triggered to crowbar the input supply in  
case of hard overvoltage. An internal crowbar is  
also provided turning on the low side mosfet as  
long as the over-voltage is detected. In case of  
over-current detection, the soft start capacitor is  
discharged an the system works in HICCUP  
mode.  
Soft start and inhibit functions  
Applications  
Power supply for advanced  
microprocessor core  
Distributed power supply  
Table 1. Device summary  
Part Number  
Package  
TSSOP8  
Packaging  
L6911E  
Tube  
L6911ETR  
TSSOP8  
Tape and reel  
April 2007  
Rev 3  
1/34  
www.st.com  
34  
Contents  
L6911E  
Contents  
1
2
Block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4  
Pin settings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5  
2.1  
2.2  
Pin connection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5  
Pin description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5  
3
Electrical data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7  
3.1  
3.2  
Maximum ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7  
Thermal data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7  
4
5
Electrical characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8  
4.1  
VID Setting . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9  
Device description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10  
5.1  
5.2  
5.3  
5.4  
5.5  
5.6  
5.7  
5.8  
5.9  
Oscillator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10  
Digital to analog converter . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12  
Soft start and inhibit . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12  
Driver section . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13  
Monitor and protection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15  
Inductor design . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16  
Output capacitor . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17  
Input capacitor . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18  
Compensation network design . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18  
6
VRM demo board description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24  
6.1  
6.2  
6.3  
6.4  
6.5  
Efficiency . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25  
Inductor design . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25  
Output capacitor . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25  
Input capacitor . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26  
Over-current protection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26  
2/34  
L6911E  
Contents  
Connector pin orientation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27  
PCB and components layout . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28  
Package mechanical data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 31  
Revision history . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 33  
7
8
9
10  
3/34  
Block diagram  
L6911E  
1
Block diagram  
Figure 1. Block diagram  
Vcc 5V to12V  
Vin 5V to12V  
VCC  
OCSET  
PGOOD  
SS  
BOOT  
MONITOR and  
PROTECTION  
UGATE  
OVP  
RT  
Vo  
1.050V to 1.825V  
PHASE  
LGATE  
PGND  
GND  
OSC  
VD0  
VD1  
VD2  
VD3  
VD4  
-
D/A  
+
PWM  
+
-
VSEN  
VFB  
E/A  
D98IN957  
COMP  
4/34  
L6911E  
Pin settings  
2
Pin settings  
2.1  
Pin connection  
Figure 2. Pin connection (top view)  
VSEN  
OCSET  
SS/INH  
VID0  
1
20  
19  
18  
17  
16  
15  
14  
13  
12  
11  
RT  
2
OVP  
3
VCC  
4
LGATE  
PGND  
BOOT  
UGATE  
PHASE  
PGOOD  
GND  
VID1  
5
VID2  
6
VID3  
7
VID4  
8
COMP  
FB  
9
10  
D98IN958  
2.2  
Pin description  
Table 2. Pin description  
N°  
Name  
Description  
Connected to the output voltage is able to manage over-voltage conditions and  
the PGOOD signal.  
1
VSEN  
A resistor connected from this pin and the upper Mos Drain sets the current  
limit protection. The internal 200µA current generator sinks a current from the  
drain through the external resistor. The Over-Current threshold is due to the  
following equation:  
2
OCSET  
I
Þ R  
IP = --O----C----S----E---T---------------O----C---S----E---T-  
RDSon  
The soft start time is programmed connecting an external capacitor from this  
pin and GND. The internal current generator forces through the capacitor  
10µA.  
3
SS/INH  
VID0 - 4  
This pin can be used to disable the device forcing a voltage lower than 0.4V  
Voltage Identification Code pins. These input are internally pulled-up and TTL  
compatible. They are used to program the output voltage as specified in  
Table 6 on page 9 and to set the overvoltage and power good thresholds.  
Connect to GND to program a ‘0’ while leave floating to program a ‘1’.  
4 - 8  
This pin is connected to the error amplifier output and is used to compensate  
the voltage control feedback loop.  
9
COMP  
FB  
This pin is connected to the error amplifier inverting input and is used to  
compensate the voltage control feedback loop.  
10  
5/34  
Pin settings  
L6911E  
Table 2. Pin description (continued)  
N°  
Name  
Description  
All the internal references are referred to this pin. Connect it to the PCB signal  
ground.  
11  
GND  
This pin is an open collector output and is pulled low if the output voltage is not  
12  
PGOOD within the above specified threshlds.  
If not used may be left floating.  
This pin is connected to the source of the upper mosfet and provides the return  
13  
14  
15  
PHASE  
UGATE  
BOOT  
path for the high side driver. This pin monitors the drop across the upper mosfet  
for the current limit.  
High side gate driver output.  
Bootstrap capacitor pin. Through this pin is supplied the high side driver and  
the upper mosfet. Connect through a capacitor to the PHASE pin and through  
a diode to Vcc (catode vs boot).  
Power ground pin. This pin has to be connected closely to the low side mosfet  
source in order to reduce the noise injection into the device  
16  
17  
18  
PGND  
LGATE  
VCC  
This pin is the lower mosfet gate driver output  
Device supply voltage. The operative supply voltage range is from 4.5 to 12V.  
DO NOT CONNECT VIN to 12V if VCC IS 5V.  
Over voltage protection. If the output voltage reach the 15ꢀ above the  
programmed voltage this pin is driven high and can be used to drive an  
external SCR that crowbar the supply voltage.  
19  
OVP  
If not used, it may be left floating.  
Oscillator switching frequency pin. Connecting an external resistor from this pin  
to GND, the external frequency is increased according to the equation:  
5 106  
fS = 200kHz + --------------------  
RT(kΩ)  
Connecting a resistor from this pin to Vcc (12V), the switching frequency is  
reduced according to the equation:  
20  
RT  
4 107  
fS = 200kHz --------------------  
RT(kΩ)  
If the pin is not connected, the switching frequency is 200KHz.  
The voltage at this pin is fixed at 1.23V. Forcing a 50µA current into this pin, the  
built in oscillator stops to switch.  
6/34  
L6911E  
Electrical data  
3
Electrical data  
3.1  
Maximum ratings  
Table 3. Absolute maximum ratings  
Symbol  
Parameter (1)  
Value  
Unit  
V
Vcc  
BOOT-VPHASE Boot Voltage  
HGATE-VPHASE  
Vcc to GND, PGND  
15  
15  
V
V
V
15  
V
OCSET, PHASE, LGATE  
-0.3 to Vcc+0.3  
V
V
V
ROSC, SS, FB, PGOOD, VSEN  
COMP, OVP  
7
6.5  
1. ESD immunity for pins 2 to 9 and 18 to 20 is guaranteed up to 1500V (Human Body Model).  
3.2  
Thermal data  
Table 4. Thermal data  
Symbol  
Parameter  
Value  
Unit  
RthJA  
Thermal resistance junction to ambient  
110  
°C/W  
Tmax  
TSTG  
TJ  
Maximum junction temperature  
Storage temperature range  
Junction temperature range  
150  
°C  
°C  
°C  
-40 to 150  
0 to 125  
7/34  
Electrical characteristics  
L6911E  
4
Electrical characteristics  
Table 5. Electrical characteristic (VCC = 12V; TA = 25°C unless otherwise specified)  
Symbol  
Parameter  
Test condition  
Min  
Typ  
Max  
Unit  
VCC supply current  
Icc  
Vcc supply current  
UGATE and LGATE open  
5
mA  
Power-ON  
Turn-On VCC threshold  
Turn-Off VCC threshold  
Rising VOCSET threshold  
Soft start current  
VOCSET = 4.5V  
VOCSET = 4.5V  
4.6  
V
V
3.6  
1.26  
10  
V
ISS  
µA  
Oscillator  
Free running frequency  
Total Variation  
RT = OPEN  
180  
-15  
200  
1.9  
220  
15  
kHz  
6 K< RT to GND < 200 KΩ  
VOSC Ramp amplitude  
RT = OPEN  
Vp-p  
Reference and DAC  
DACOUT voltage accuracy  
VID0, VID1,VID2, VID3, VID25mV  
see Table 6 on page 9;  
TA = 0 to 70°C  
-1  
1
VID Pull-Up voltage  
Error amplifier  
3.1  
V
DC gain  
88  
15  
10  
dB  
GBWP Gain-bandwidth product  
MHz  
V/µS  
SR  
Slew-rate  
COMP = 10pF  
Gate drivers  
IUGATE High side source current  
VBOOT - VPHASE = 12V,  
VUGATE - VPHASE = 6V  
1
1.3  
2
A
RUGATE High side sink resistance  
VBOOT - VPHASE = 12V,  
IUGATE = 300mA  
4
3
ILGATE  
Low side source current  
VCC = 12V, VLGATE = 6V  
Vcc=12V, ILGATE = 300mA  
PHASE connected to GND  
0.9  
1.1  
1.5  
A
RLGATE Low side sink resistance  
Output driver dead time  
Protections  
120  
nS  
Over voltage trip (VSEN/DACOUT) VSEN rising  
IOCSET OCSET current source VOCSET = 4.5V  
117  
200  
120  
230  
170  
µA  
8/34  
L6911E  
Electrical characteristics  
Table 5. Electrical characteristic (VCC = 12V; TA = 25°C unless otherwise specified) (continued)  
Symbol  
Parameter  
Test condition  
Min  
Typ  
Max  
Unit  
IOVP  
OVP sourcing current  
VSEN > OVP trip, VOVP = 0V  
60  
mA  
Power GOOD  
Upper threshold  
VSEN rising  
108  
88  
110  
90  
2
112  
92  
V
(VSEN/DACOUT)  
Lower threshold  
(VSEN/DACOUT)  
VSEN falling  
Hysteresis  
(VSEN/DACOUT)  
Upper and lower threshold  
IPGOOD = -5mA  
VPGOOD PGOOD voltage low  
0.5  
4.1  
VID Setting  
Table 6. VID Setting  
VID4  
(25mV)  
Output  
VID4  
(25mV)  
Output  
VID3 VID2 VID1 VID0  
VID3 VID2 VID1 VID0  
Voltage (V)  
1.050  
1.075  
1.100  
1.125  
1.150  
1.175  
1.200  
1.225  
1.250  
1.275  
1.300  
1.325  
1.350  
1.375  
1.400  
1.425  
Voltage (V)  
1.450  
1.475  
1.500  
1.525  
1.550  
1.575  
1.600  
1.625  
1.650  
1.675  
1.700  
1.725  
1.750  
1.775  
1.800  
1.825  
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
0
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
1
1
1
1
1
1
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
1
1
1
1
1
1
1
1
1
1
0
0
0
0
0
0
1
1
0
0
0
0
0
0
0
0
1
1
1
1
1
1
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
9/34  
Device description  
L6911E  
5
Device description  
The device is an integrated circuit realized in BCD technology. It provides complete control  
logic and protections for a high performance step-down DC-DC converter optimized for  
microprocessor power supply. It is designed to drive N Channel Mosfets in a synchronous-  
rectified buck topology. The device works properly with Vcc ranging from 5V to 12V and  
regulates the output voltage starting from a 1.26V power stage supply voltage (Vin). The  
output voltage of the converter can be precisely regulated, programming the VID pins, from  
1.050V to 1.825V with 25mV binary steps, with a maximum tolerance of 1ꢀ over  
temperature and line voltage variations. The device provides voltage-mode control with fast  
transient response. It includes a 200kHz free-running oscillator that is adjustable from  
50kHz to 1MHz. The error amplifier features a 15MHz gain-bandwidth product and 10V/ms  
slew rate which permits high converter bandwidth for fast transient performance. The  
resulting PWM duty cycle ranges from 0ꢀ to 100ꢀ. The device protects against over-  
current conditions entering in HICCUP mode. The device monitors the current by using the  
r
of the upper MOSFET which eliminates the need for a current sensing resistor.  
ds(ON)  
The device is available in SO20 package.  
5.1  
Oscillator  
The switching frequency is internally fixed to 200kHz. The internal oscillator generates the  
triangular waveform for the PWM charging and discharging with a constant current an  
internal capacitor. The current delivered to the oscillator is tipically 50µA (F  
= 200KHz)  
SW  
and may be varied using an external resistor (R ) connected between RT pin and GND or  
T
VCC. Since the RT pin is maintained at fixed voltage (typ. 1.235V), the frequency is varied  
proportionally to the current sinked (forced) from (into) the pin.  
In particular connecting it to GND the frequency is increased (current is sinked from the pin),  
according to the following relationship:  
Equation 1  
4.94 106  
fS = 200kHz + -------------------------  
RT(kΩ)  
10/34  
L6911E  
Device description  
Connecting R to V = 12V or to V = 5V the frequency is reduced (current is forced into  
T
CC  
CC  
the pin), according to the following relationships:  
Equation 2  
4.306 107  
fS = 200kHz + ----------------------------  
RT(kΩ)  
VCC = 12V  
Equation 3  
15 107  
RT(kΩ)  
fS = 200kHz + --------------------  
VCC = 5V  
Switching frequency variations vs. R are reported in Figure 3 on page 11.  
T
Note:  
That forcing a 50µA current into this pin, the device stops switching because no current is  
delivered to the oscillator.  
Figure 3. Switching frequency variations vs. R  
T
10000  
1000  
100  
RT to GND  
10  
RT to VCC=12V  
RT to VCC=5V  
10  
100  
1000  
Frequency [kHz]  
11/34  
Device description  
L6911E  
5.2  
Digital to analog converter  
The built-in digital to analog converter allows the adjustment of the output voltage from  
1.050V to 1.825V with 25mV binary steps as shown in the previous Table 6: VID Setting on  
page 9. The internal reference is trimmed to ensure the precision of 1ꢀ.  
The internal reference voltage for the regulation is programmed by the voltage identification  
(VID) pins. These are TTL compatible inputs of an internal DAC that is realised by means of  
a series of resistors rpoviding a partition of the internal voltage reference. The VID code  
drives a multiplexer that selects a voltage on a precise point of the divider. The DAC output  
is delivered to an amplifier obtaining the VPROG voltage reference (i.e. the set-point of the  
error amplifier). Internal pull-ups are provided (realized with a 5µA current generator); in this  
way, to program a logic "1" it is enough to leave the pin floating, while to program a logic "0"  
it is enough to short the pin to GND.  
The voltage identification (VID) pin configuration also sets the power-good thresholds  
(PGOOD) and the over- voltage protection (OVP) thresholds.  
5.3  
Soft start and inhibit  
At start-up a ramp is generated charging the external capacitor C by means of a 10µA  
SS  
constant current, as shown in Figure 4 on page 13  
When the voltage across the soft start capacitor (V ) reaches 0.5V the lower power MOS is  
SS  
turned on to discharge the output capacitor. As V reaches 1V (i.e. the oscillator triangular  
SS  
wave inferior limit) also the upper MOS begins to switch and the output voltage starts to  
increase.  
The VSS growing voltage initially clamps the output of the error amplifier, and consequently  
VOUT linearly increases, as shown in Figure 4 on page 13. In this phase the system works  
in open loop. When VSS is equal to VCOMP the clamp on the output of the error amplifier is  
released. In any case another clamp on the non-inverting input of the error amplifier remains  
active, allowing to VOUT to grow with a lower slope (i.e. the slope of the VSS voltage, see  
Figure 4 on page 13). In this second phase the system works in closed loop with a growing  
reference. As the output voltage reaches the desired value VPROG, also the clamp on the  
error amplifier input is removed, and the soft start finishes. Vss increases until a maximum  
value of about 4V.  
The Soft-Start will not take place, and the relative pin is internally shorted to GND, if both  
VCC and OCSET pins are not above their own Turn-On thresholds; in this way the device  
starts switching only if both the power supplies are present. During normal operation, if any  
under-voltage is detected on one of the two supplies, the SS pin is internally shorted to GND  
and so the SS capacitor is rapidly discharged.  
The device goes in INHIBIT state forcing SS pin below 0.4V. In this condition both external  
MOSFETS are kept OFF.  
12/34  
L6911E  
Device description  
Figure 4. Soft start  
Vcc Turn-on threshold  
Vin Turn-on threshold  
Vcc  
Vin  
1V  
Vss  
to GND  
0.5V  
LGATE  
Vout  
Timing diagram  
Aquisition: CH1 = PHASE; CH2 = VOUT  
;
CH3 = PGOOD; CH4 = VSS  
CH3 = PGOOD; CH4 = V  
SS  
5.4  
Driver section  
The driver capability on the high and low side drivers allows to use different types of power  
MOS (also multiple MOS to reduce the R ), maintaining fast switching transition.  
ds(ON)  
The low-side mos driver is supplied directly by Vcc while the high-side driver is supplied by  
the BOOT pin.  
Adaptative dead time control is implemented to prevent cross-conduction and allow to use  
many kinds of mosfets. The upper mos turn-on is avoided if the lower gate is over about  
200mV while the lower mos turn-on is avoided if the PHASE pin is over about 500mV. The  
upper mos is in any case turned-on after 200nS from the low side turn-off.  
The peak current is shown for both the upper (Figure 5 on page 14) and the lowr (Figure 6  
on page 14) driver at 5V and 12V. a 4nF capacitive load has been used in these  
measurements.  
For the lower driver, the source peak current is 1.1A @ V = 12V and 500mA @ V = 5V,  
CC  
CC  
and the sink peak current is 1.3A @ V = 12V and 500mA @ V = 5V.  
CC  
CC  
Similary, for the upper driver, the source peak current is 1.3A @ Vboot-Vphase = 12V and  
600mA @ Vboot-Vphase = 5V, and the sink peak current is 1.3A @ Vboot-Vphase = 12V  
and 550mA @ Vboot-Vphase = 5V.  
13/34  
Device description  
L6911E  
Figure 5. High side driver peak current, Vboot-Vphase=12V (left) Vboot-Vphase=5V  
(right) CH1 = High Side Gate CH4 = inductor current  
Figure 6. Low side driver peak current,  
V
=12V (left) V =5V (right)CH1 = Low side gate CH4 = inductor current  
CC  
CC  
14/34  
L6911E  
Device description  
5.5  
Monitor and protection  
The output voltage is monitored by means of pin 1 (VSEN). If it is not within 10ꢀ (typ.) of  
the programmed value, the powergood output is forced low.  
The device provides overvoltage protection, when the output voltage reaches a value 17ꢀ  
(typ.) greater than the nominal one. If the output voltage exceed this threshold, the OVP pin  
is forced high (5V) and the lower driver is turned on as long as the over-voltage is detected.  
The OVP pin is capable to deliver up to 60mA (min) in order to trigger an external SCR  
connected to burn the input fuse. The low-side mosfet turn-on implement this function when  
the SCR is not used and helps in keeping the ouput low.  
To perform the overcurrent protection the device compares the drop across the high side  
MOS, due to its  
RDSON, with the voltage across the external resistor (R  
) connected between the  
OCS  
OCSET pin and drain of the upper MOS. Thus the overcurrent threshold (I ) can be  
P
calculated with the following relationship:  
Equation 4  
I
ROCS  
IP = --O----C----S----------------------  
RDSON  
where the typical value of I  
is 200µA.  
OCS  
To calculate the R  
value it must be considered the maximum R  
(also the variation  
OCS  
DSON  
with temperature) and the minimum value of I  
. To avoid undesirable trigger of  
OCS  
overcurrent protection this relationship must be satisfied:  
Equation 5  
l  
IP IOUTMAX + ---- = IPEAK  
2
where I is the inductance ripple current and I  
is the maximum output current.  
OUTMAX  
In case of output short circuit the soft start capacitor is discharged with constant current  
(10µA typ.) and when the SS pin reaches 0.5V the soft start phase is restarted. During the  
soft start the over-current protection is always active and if such kind of event occours, the  
device turns off both mosfets, and the SS capacitor is dicharged again after reaching the  
upper threshold of about 4V. The system is now working in HICCUP mode, as shown in  
Figure 7 on page 16 a. After removing the cause of the over-current, the device restart  
working normally without power supplies turn off and on.  
15/34  
Device description  
Figure 7. Hiccup mode and Inductor ripple current vs. V  
L6911E  
OUT  
9
8
7
6
5
4
3
2
1
0
L=1.5 H, Vin=12V  
µ
L=2 H,  
Vin=12V  
µ
L=3µH,  
Vin=12V  
L=1.5 H,  
Vin=5V  
µ
L=2 H,  
µ
Vin=5V  
L=3 H, Vin=5V  
µ
0.5  
1.5  
2.5  
3.5  
Output Voltage [V]  
a)  
b)  
5.6  
Inductor design  
The inductance value is defined by a compromise between the transient response time, the  
efficiency, the cost and the size. The inductor has to be calculated to sustain the output and  
the input voltage variation to maintain the ripple current I between 20ꢀ and 30ꢀ of the  
L
maximum output current. The inductance value can be calculated with this relationship:  
Equation 6  
V
IN VOUT VOUT  
----------------------------- --------------  
L =  
fs ⋅ ∆IL  
VIN  
Where f  
is the switching frequency, V is the input voltage and V  
is the output  
SW  
IN  
OUT  
voltage. Figure 7 b shows the ripple current vs. the output voltage for different values of the  
inductor, with vin = 5V and Vin = 12V.  
Increasing the value of the inductance reduces the ripple current but, at the same time,  
reduces the converter response time to a load transient. If the compensation network is well  
designed, the device is able to open or close the duty cycle up to 100ꢀ or down to 0ꢀ. The  
response time is now the time required by the inductor to change its current from initial to  
final value. Since the inductor has not finished its charging time, the output current is  
supplied by the output capacitors. Minimizing the response time can minimize the output  
capacitance required.  
The response time to a load transient is different for the application or the removal of the  
load: if during the application of the load the inductor is charged by a voltage equal to the  
difference between the input and the output voltage, during the removal it is discharged only  
by the output voltage. The following expressions give approximate response time for I load  
transient in case of enough fast compensation network response:  
16/34  
L6911E  
Device description  
Equation 7  
Equation 8  
L ⋅ ∆I  
tapplication = -----------------------------  
V
IN VOUT  
L ⋅ ∆I  
tremoval = --------------  
VOUT  
The worst condition depends on the input voltage available and the output voltage selected.  
Anyway the worst case is the response time after removal of the load with the minimum  
output voltage programmed and the maximum input voltage available.  
5.7  
Output capacitor  
Since the microprocessors require a current variation beyond 10A doing load transients,  
with a slope in the range of tenth A/µsec, the output capacitor is a basic component for the  
fast response of the power supply. In fact for first few microseconds they supply the current  
to the load. The controller recognizes immediately the load transient and sets the duty cycle  
at 100ꢀ, but the current slope is limited by the inductor value.  
The output voltage has a first drop due to the current variation inside the capacitor  
(neglecting the effect of the ESL):  
Equation 9  
VOUT = IOUT · ESR  
A minimum capacitor value is required to sustain the current during the load transient  
without discharge it. The voltage drop due to the output capacitor discharge is given by the  
following equation:  
Equation 10  
I2OUT  
VOUT = -------------------------------------------------------------------------------------------  
2 COUT ⋅ (VINMIN DMAX VOUT  
L
)
Where D  
is the maximum duty cycle value that is 100ꢀ. The lower is the ESR, the lower  
MAX  
is the output drop during load transient and the lower is the output voltage static ripple.  
17/34  
Device description  
L6911E  
5.8  
Input capacitor  
The input capacitor has to sustain the ripple current produced during the on time of the  
upper MOS, so it must have a low ESR to minimize the losses.  
The rms value of this ripple is:  
Equation 11  
Irms = IOUT D ⋅ (1 D)  
Where D is the duty cycle. The equation reaches its maximum value with D = 0.5.  
The losses in worst case are:  
Equation 12  
P = ESR Ir2ms  
5.9  
Compensation network design  
The control loop is a voltage mode (Figure 9 on page 19) that uses a droop function to  
satisfy the requirements for a VRM module, reducing the size and the cost of the output  
capacitor.  
This method "recovers" part of the drop due to the output capacitor ESR in the load  
transient, introducing a dependence of the output voltage on the load current: at light load  
the output voltage will be higher than the nominal level, while at high load the output voltage  
will be lower than the nominal value.  
Figure 8. Output transient response without (a) and with (b) the droop function  
18/34  
L6911E  
Device description  
As shown in Figure 8 on page 18, the ESR drop is present in any case, but using the droop  
function the total deviation of the output voltage is minimized. In practice the droop function  
introduces a static error (Vdroop in Figure 8 on page 18) proportional to the output current.  
Since a sense resistor is not present, the output DC current is measured by using the  
intrinsic resistance of the inductance (a few m). So the low-pass filtered inductor voltage  
(that is the inductor current) is added to the feedback signal, implementing the droop  
function in a simple way. Referring to the schematic in Figure 9, the static characteristic of  
the closed loop system is:  
Equation 13  
RL R8 // R9  
R3 + R8 // R9  
----------------------------------  
VOUT = VPROG + VPROG ------------------------------------ –  
IOUT  
R8  
R2  
Where V  
is the output voltage of the digital to analog converter (i.e. the set point) and  
PROG  
R is the inductance resistance. The second term of the equation allows a positive offset at  
L
+
zero load (V ); the third term introduces the droop effect (V  
). Note that the droop  
DROOP  
effect is equal the ESR drop if:  
Equation 14  
RL R8 // R9  
---------------------------------- = ESR  
R8  
Figure 9. Compensation network  
V IN  
V
C O  
M
P
V
P H A S E  
L 2  
R
L
V
O U T  
P W M  
E S R  
R 8  
C 1 8  
Z F  
C 6 -1 5  
C 2 0  
R 4  
R 9  
R 3  
C 2 5  
V
P R O  
G
Z I  
R 2  
19/34  
Device description  
L6911E  
Considering the previous relationships R2, R3, R8 and R9 may be determined in order to  
obtain the desired droop effect as follow:  
Choose a value for R2 in the range of hundreds of Kto obtain realistic values for the  
other components.  
From the above equations, it results:  
Equation 15  
V+ R2  
---------------------- -------------------------  
RL IMAX  
R8 =  
VPROG VDROOP  
Equation 16  
VDROOP  
1
------------------------- -----------------------------------  
R9 = R8 ⋅  
RL IMAX  
VDROOP  
1 + -------------------------  
RL IMAX  
Where I  
is the maximum output current.  
MAX  
The component R3 must be chosen in order to obtain R3 << R8//R9 to permit these  
and successive simplifications.  
Therefore, with the droop function the output voltage decreases as the load current  
increases, so the DC output impedance is equal to a resistance R . It is easy to verify that  
OUT  
the output voltage deviation under load transient is minimum when the output impedance is  
constant with frequency.  
20/34  
L6911E  
Device description  
To choose the other components of the compensation network, the transfer function of the  
voltage loop is considered. To simplify the analysis is supposed that R3 << Rd,  
where Rd = (R8//R9).  
Figure 10. Compensation network definition  
|A v|  
2
fLC  
fC E  
fE C  
fC C  
f
f
f
|R |  
R
0
fD  
f2  
f1  
f3  
|G loop|  
G 0  
fc  
Compensati onNetworkS ingularity  
f
= 1 / 2π R 4 C20  
= 1 / 2π (R3 + R 4) C 20  
= 1 / 2π R3 C 25  
ConverterS ingularity  
f
f
= 1/ 2π  
LC  
doublepole  
ESRzero  
1
LC  
f
f
f
= 1/ 2π ESR C  
2
3
d
CE  
OUT  
= 1 / 2π ESR Cceramic  
f
Introduced by  
EC  
= 1 / 2π Rd C 25  
f
= 1 / 2π Rceramic Cceramic  
CeramicCap acitor  
CC  
The transfer function may be evaluated neglecting the connection of R8 to PHASE because,  
as will see later, this connection is important only at low frequencies. So R4 is considered  
connected to VOUT. Under this assumption, the voltage loop has the following transfer  
function:  
Equation 17  
ZC(s)  
--------------- ------------------------------------  
Zf(s)  
Zi(s)  
Vin  
-------------  
Gloop(s) = Av(s) ⋅ R(s) = Av(s) ⋅  
where  
Av(s) =  
Vosc ZC(s) + ZL(s)  
Where Z (s) and Z (s) are the output capacitor and inductor impedance respectively.  
C
L
The expression of Z (s) may be simplified as follow:  
I
21/34  
Device description  
Equation 18  
L6911E  
2 R3  
R3  
1
s
1
s
-------  
-------  
Rd 1 + s ⋅ (τ1 + τd) + s ⋅  
⋅ τ1 ⋅ τd  
1 + s  
⋅ τd ⋅ (1  
--  
R4 + C20 R3  
--  
Rd ⋅ ⋅ C25  
Rd  
Rd  
-------------------------------------------------------------------------------------------------  
----------------------------------------------  
--------------------------------- + ----------------------------------------------------- =  
= Rd  
(1 + s ⋅ τ2) ⋅ (1 + s ⋅ τd)  
(1 + s ⋅ τ2) ⋅ (1 +  
1
1
Rd + -- C25  
--  
R4 + C20 + R3  
s
s
Where: τ = R4 × C20, τ = (R4+R3) × C20 and τ = Rd × C25.  
1
2
d
The regulator transfer function became now:  
Equation 19  
(1 + s ⋅ τ2) ⋅ (1 + s ⋅ τd)  
-------------------------------------------------------------------------------------------------------  
R(s) ≈  
R3  
-------  
s C18 Rd 1 + s  
⋅ τd ⋅ (1 + s ⋅ τ1)  
Rd  
Figure 10 on page 21 shows a method to select the regulator components (please note that  
the frequencies f and f corresponds to the singularities introduced by additional  
EC  
CC  
ceramic capacitors in parallel to the output main electrolytic capacitor).  
To obtain a flat frequency response of the output impedance, the droop time constant  
τ has to be equal to the inductor time constant (see the note at the end of the section):  
d
Equation 20  
L
RL  
L
τd = Rd C25 = ------ = τL  
C25 = -----------------------  
(RL Rd)  
To obtain a constant -20dB/dec Gloop(s) shape the singularity f and f are placed in  
1
2
proximity of f and f respectively. This implies that:  
CE  
LC  
Equation 21  
fLC  
--------  
fCE  
f2  
fLC  
--- =  
f1  
R4 = R3 -------- – 1  
fCE  
1
2
--  
f1= fCE  
C20  
=
⋅ π ⋅ R4 fCE  
To obtain a Gloop bandwidth of f , results:  
C
Equation 22  
fC  
VIN C20 // C25  
----------------- ----------------------------  
VIN  
C20 C25  
-------  
----------------- ----------------------------  
fLC = 1 fC  
G0 = A0 R0  
=
=
C18 =  
Vosc  
C18  
fLC  
Vosc C20 + C25  
22/34  
L6911E  
Device description  
Note:  
To understand the reason of the previous assumption, the scheme in Figure 11 on page 23  
must be considered.  
In this scheme, the inductor current has been substituted by the load current, because in the  
frequencies range of interest for the Droop function these current are substantially the same  
and it was supposed that the droop network don't represent a charge for the inductor.  
Figure 11. Voltage regulation with droop function block scheme  
Vcomp  
Vout  
Av(s)  
R(s)  
Iout  
It results:  
Equation 23  
1 + sτL  
GLOOP  
1 + sτL  
-----------------  
1 + sτd  
Vo  
ZOUT = --------------- = Rd ⋅  
----------------- ----------------------------  
= ROUT ⋅  
1 + sτd 1 + GLOOP  
ILOAD  
Because in the interested range |Gloop|>>1.  
To obtain a flat shape, the relationship considered will naturally follow.  
23/34  
VRM demo board description  
L6911E  
6
VRM demo board description  
Figure 12 shows the schematic circuit of the VRM evaluation board. The design has been  
developed for a VRM 8.5 Flexible Motherboard applicaton delivering up to 28.5A.  
An additional circuit sense a Vtt bus (1.2V typ.) and generate a 2.5mS (typ.) delayed  
Vtt_PWRGD signal when this rail is over 1.1V. The assertion of the Vtt_PWRGD signal  
enables the device together with the ENOUT input.  
Figure 12. Schematic circuit  
L1  
F1  
+5 VIN  
D1  
C10  
R7  
C1-3  
C11  
+12Vcc  
15  
19  
R14  
VCC  
GND  
VID0  
VID1  
VID2  
VID3  
VID4  
OSC  
SS  
OCSET  
18  
11  
4
2
C12  
UGATE  
PHASE  
LGATE  
PGND  
14  
13  
VID0  
Q1,Q2  
L2  
VID1  
VOUTCORE  
Vss  
5
VID2  
U1  
VID3  
L6911E17  
Q3,Q4,Q5  
D2  
C4-9  
R15  
R6  
6
7
16  
VID25mV  
8
PGOOD  
VSEN  
R1  
12  
PWRGD  
20  
3
1
9
10  
C13  
R8  
C18  
Q7  
R3  
R4  
R9  
C20  
C17  
C19  
R5  
C14  
Vdd  
RESET  
5
R2  
6
8
2
NOT RESET  
NOT RESIN  
GND  
UZ  
D3  
Vtt_PGOOD  
TLC7701  
4
CT  
3
Vtt_sense  
SENSE  
R13  
7
1
C15  
C16  
CONTROL  
L6911E CONNECTOR EVALUATION KIT REV. 1.1  
OUTEN  
R10  
R12  
Q6  
R11  
24/34  
L6911E  
VRM demo board description  
6.1  
Efficiency  
The measured efficiency versus load current at different output voltages is shown in  
Figure 13. In the application two Mosfets STS12NF30L (30V, 8.5mtyp with V = 12V)  
GS  
connected in parallel are used for the High Side, while three of them are used for the Low  
Side.  
Figure 13. Efficiency vs. load current  
90  
80  
70  
Vout = 1.825V  
60  
Vout = 1.225V  
50  
40  
Vout = 1.500V  
0
5
10  
15  
20  
25  
Output Current [A]  
6.2  
6.3  
Inductor design  
Since the maximum output current is 28.5A, to have a 20ꢀ ripple (5A) the inductor chosen  
is 1.5µH.  
Output capacitor  
In the demo six OSCON capacitors, model 6SP680M, are used, with a maximum ESR equal  
to 12meach. Therefore the resultant ESR is of 2m. For load transient of 28.5A in the  
worst case the voltage drop is of:  
Equation 24  
Vout = 28.5 * 0.002 = 57mV  
The voltage drop due to the capacitor discharge during load transient, considering that the  
maximum duty cicle is equal to 100ꢀ results in 46.5mV with 1.85V of programmed output.  
25/34  
VRM demo board description  
L6911E  
6.4  
Input capacitor  
For I  
= 28.5A and with D = 0.5(worst case for input current ripple), Irms is equal to 17.8A.  
OUT  
Three OSCON electrolityc capacitors 6SP680M, with a maximum ESR equal to 12m, are  
chosen to substain the ripple. So the losses in worst case are:  
Equation 25  
P = ESR Ir2ms = (1.25(670)m)W  
6.5  
Over-current protection  
Substituting the demo board parameters in the relationship reported in the relative section,  
(I  
= 170µA; I =33A; R  
= 3m) it results that R  
= 1k.  
OCSMIN  
P
DSONMAX  
OCS  
26/34  
L6911E  
Connector pin orientation  
7
Connector pin orientation  
Table 7. Connector pin orientation  
Pin #  
1
Row A  
5Vin  
Pin #  
50  
49  
48  
47  
46  
45  
44  
43  
42  
41  
40  
39  
Row B  
5Vin  
2
5Vin  
5Vin  
3
5Vin  
5Vin  
4
5Vin  
5Vin  
5
12Vin  
12Vin  
12Vin  
No Contact  
VID1  
6
12Vin  
7
Reserved  
VID0  
8
9
VID2  
VID3  
10  
11  
12  
VID4 (25mV)  
OUTEN  
VTT_PWRGD  
PWRGD  
Ishare  
VTT  
13  
14  
Vss  
38  
37  
Vss  
Vss  
VccCORE  
15  
VccCORE  
36  
VccCORE  
16  
17  
Vss  
35  
34  
Vss  
VccCORE  
VccCORE  
Mechanical Key  
18  
19  
Vss  
33  
32  
Vss  
VccCORE  
VccCORE  
20  
21  
Vss  
31  
30  
Vss  
VccCORE  
VccCORE  
22  
23  
Vss  
29  
28  
Vss  
VccCORE  
VccCORE  
24  
25  
Vss  
27  
26  
Vss  
VccCORE  
VccCORE  
27/34  
PCB and components layout  
L6911E  
8
PCB and components layout  
Figure 14. PCB and components layouts  
Component side silkscreen  
Component side  
Figure 15. PCB and components layouts  
Internal Layer  
Internal Ground Plane  
Figure 16. PCB and components layouts  
Solder Side  
Solder Side Silkscreen  
28/34  
L6911E  
PCB and components layout  
Table 8. Part list  
Resistors  
R1  
R2  
Not Mounted  
470K  
1K  
SMD 0805  
SMD 0805  
SMD 0805  
SMD 0805  
SMD 0805  
SMD 0805  
SMD 0805  
SMD 0805  
SMD 0805  
SMD 0805  
SMD 0805  
SMD 0805  
SMD 0805  
SMD 0805  
SMD 0805  
1ꢀ  
R3  
R4  
82  
R5  
Not Mounted  
20K  
R6  
R7  
680  
R8  
13K  
R9  
100K  
6.8K  
10K  
R10  
R11  
R12  
R13  
R14  
R15  
1ꢀ  
1ꢀ  
1K  
10K  
8.2Ω  
1K  
Capacitors  
C1-C3  
C4-C9  
680µF- 6.3V  
OSCON 6SP680M  
Radial 10x10.5  
820 µF – 4V or  
680µF – 6.3V  
OSCON 4SP820M  
OSCON 6SP680M  
Radial 10x10.5  
Radial 10x10.5  
C10  
C11,C13-C16  
C12  
1nF  
100nF  
1µF  
SMD 0805  
SMD 0805  
SMD 0805  
SMD 0805  
SMD 0805  
SMD 0805  
SMD 0805  
C17  
47nF  
C18  
3.3nF  
C19  
Not Mounted  
100nF  
C20  
Magnetics  
L1  
L2  
1.5µH  
1.8µH  
T44-52 Core, 7T - 18AWG  
T50-52B Core, 8T – 16AWG  
Transistors  
Q1-Q5  
STS12NF30L or  
FDS6670  
STMicroelectronics  
Fairchild  
SO8  
SO8  
Q6  
Q7  
Signal NPN BJT  
Signal MOSFET  
SOT23  
SOT23  
29/34  
PCB and components layout  
Table 8. Part list (continued)  
L6911E  
Diodes  
D1  
D2  
D3  
1N4148  
SOT23  
STPS3L25U  
STMicroelectronics  
SMB  
Ics  
U1  
U2  
L6911E  
STMicroelectronics  
Texas Instruments  
SO20  
SO8  
TLC7701QD  
Fuse  
F1  
251015A-15A  
Littlefuse  
AXIAL  
30/34  
L6911E  
Package mechanical data  
9
Package mechanical data  
In order to meet environmental requirements, ST offers these devices in ECOPACK®  
packages. These packages have a Lead-free second level interconnect . The category of  
second level interconnect is marked on the package and on the inner box label, in  
compliance with JEDEC Standard JESD97. The maximum ratings related to soldering  
conditions are also marked on the inner box label. ECOPACK is an ST trademark.  
ECOPACK specifications are available at: www.st.com  
31/34  
Package mechanical data  
Figure 17. SO20 Mechanical data & package dimensions  
L6911E  
mm  
inch  
DIM.  
OUTLINE AND  
MECHANICAL DATA  
MIN. TYP. MAX. MIN.  
TYP. MAX.  
0.104  
A
A1  
B
2.35  
0.10  
0.33  
0.23  
12.60  
2.65 0.093  
0.30 0.004  
0.51 0.013  
0.32 0.009  
13.00 0.496  
0.012  
0.200  
C
0.013  
(1)  
D
0.512  
E
e
7.40  
7.60 0.291  
0.299  
0.050  
1.27  
H
10.0  
0.25  
0.40  
10.65 0.394  
0.75 0.010  
1.27 0.016  
0˚ (min.), 8˚ (max.)  
0.10  
0.419  
h
0.030  
L
0.050  
k
ddd  
0.004  
SO20  
(1) “D” dimension does not include mold flash, protusions or gate  
burrs. Mold flash, protusions or gate burrs shall not exceed  
0.15mm per side.  
0016022 D  
32/34  
L6911E  
Revision history  
10  
Revision history  
Table 9. Revision history  
Date  
Revision  
Changes  
15-Nov-2001  
10-Apr-2007  
2
3
Preliminary version  
Document has been reformatted, updated Table 3.  
33/34  
L6911E  
Please Read Carefully:  
Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries (“ST”) reserve the  
right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any  
time, without notice.  
All ST products are sold pursuant to ST’s terms and conditions of sale.  
Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no  
liability whatsoever relating to the choice, selection or use of the ST products and services described herein.  
No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this  
document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products  
or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such  
third party products or services or any intellectual property contained therein.  
UNLESS OTHERWISE SET FORTH IN ST’S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED  
WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED  
WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS  
OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.  
UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT  
RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING  
APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY,  
DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE  
GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER’S OWN RISK.  
Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void  
any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any  
liability of ST.  
ST and the ST logo are trademarks or registered trademarks of ST in various countries.  
Information in this document supersedes and replaces all information previously supplied.  
The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.  
© 2007 STMicroelectronics - All rights reserved  
STMicroelectronics group of companies  
Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -  
Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America  
www.st.com  
34/34  

相关型号:

L6917

5 BIT PROGRAMMABLE DUAL-PHASE CONTROLLER
STMICROELECTR

L6917B

5 BIT PROGRAMMABLE DUAL-PHASE CONTROLLER
STMICROELECTR

L6917BD

5 BIT PROGRAMMABLE DUAL-PHASE CONTROLLER
STMICROELECTR

L6917BDTR

5 BIT PROGRAMMABLE DUAL-PHASE CONTROLLER
STMICROELECTR

L6917D

Analog IC
ETC

L6917DTR

Analog IC
ETC

L6918

5 BIT PROGRAMMABLE MULTIPHASE CONTROLLER
STMICROELECTR

L6918A

5 BIT PROGRAMMABLE MULTIPHASE CONTROLLER
STMICROELECTR

L6918AD

5 BIT PROGRAMMABLE MULTIPHASE CONTROLLER
STMICROELECTR

L6918ADTR

5 BIT PROGRAMMABLE MULTIPHASE CONTROLLER
STMICROELECTR

L6918D

5 BIT PROGRAMMABLE MULTIPHASE CONTROLLER
STMICROELECTR

L6918DTR

5 BIT PROGRAMMABLE MULTIPHASE CONTROLLER
STMICROELECTR