ADS117L11IRUKT [TI]
具有输入和基准缓冲器的 16 位、400kSPS、低功耗、宽带宽 Δ-Σ ADC | RUK | 20 | -40 to 125;型号: | ADS117L11IRUKT |
厂家: | TEXAS INSTRUMENTS |
描述: | 具有输入和基准缓冲器的 16 位、400kSPS、低功耗、宽带宽 Δ-Σ ADC | RUK | 20 | -40 to 125 |
文件: | 总80页 (文件大小:3387K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
ADS117L11 400 kSPS、宽带宽、16 位、Δ-Σ ADC
1 特性
3 说明
• 可编程数据速率:
ADS117L11 是一款 16 位 Δ-Σ 模数转换器 (ADC),
使用宽带滤波器时数据速率高达 400 kSPS,使用低延
迟滤波器时数据速率高达 1067 kSPS。该器件具有出
色的交流性能、直流精度和低功耗(高速模式下为
18.6 mW)。
– 高达400 kSPS(宽带滤波器)
– 高达1.067 MSPS(低延迟滤波器)
• 可选数字滤波器:
– 宽带或低延迟
• 直流精度为以下值的交流精度:
该器件集成了输入和基准缓冲器,用于降低信号负载效
应。低漂移调制器可实现出色的直流精度和低带内噪
声,从而提供出色的交流性能。电源可扩展架构提供两
种速度模式来优化数据速率、分辨率和功耗。
– 动态范围:97.5dB (200kSPS),典型值
– THD:-110dB,典型值
– INL:0.5LSB,典型值
– 温漂50nV/°C,典型值
– 增益漂移:0.6ppm/°C,典型值
• 电源可扩展架构:
数字滤波器可配置为宽带或低延迟运行,可在一个器件
中优化直流信号的交流性能或数据吞吐量。
串行接口具有菊花链功能,可通过隔离栅减少 SPI
I/O。输入和输出数据以及寄存器设置通过循环冗余校
验(CRC) 功能进行验证,以增强运行可靠性。
– 高速模式:400 kSPS,18.6 mW
– 低速模式:50 kSPS,3.3 mW
• 输入和基准预充电缓冲器
• 内部或外部时钟
小型 3mm × 3mm WQFN 封装专为空间有限的应用而
设计。该器件的额定工作温度范围为 –40°C 至
+125°C。
• 提供功能安全
– 有助于进行功能安全系统设计的文档
2 应用
封装信息(1)
封装尺寸(标称值)
• 测试和测量:
器件型号
ADS117L11
封装
RUK(WQFN,20) 3.00mm × 3.00mm
– 数据采集(DAQ)
– 冲击和振动仪器
– 声音和动态应变计
• 工厂自动化和控制:
– 模拟输入模块
(1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附
录。
• 医疗:
– 脉动式血氧计
• 电网基础设施:
– 电能质量分析仪
AVDD1 REFP REFN AVDD2
IOVDD
DRDY
÷ 2
VCM
ADS117L11
Control
Logic
START
RESET
CS
Wideband
Filter
AINP
AINN
SCLK
SDI
SPI
Interface
Modulator
Low-latency
Filter
SDO/DRDY
Osc
CLK
Mux
AVSS
DGND
简化版方框图
本文档旨在为方便起见,提供有关TI 产品中文版本的信息,以确认产品的概要。有关适用的官方英文版本的最新信息,请访问
www.ti.com,其内容始终优先。TI 不保证翻译的准确性和有效性。在实际设计之前,请务必参考最新版本的英文版本。
English Data Sheet: SBASAH6
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
Table of Contents
7.8 INL Error Measurement............................................ 22
7.9 THD Measurement....................................................22
7.10 SFDR Measurement............................................... 22
7.11 Noise Performance................................................. 23
8 Detailed Description......................................................26
8.1 Overview...................................................................26
8.2 Functional Block Diagram.........................................26
8.3 Feature Description...................................................27
8.4 Device Functional Modes..........................................40
8.5 Programming............................................................ 46
8.6 Registers...................................................................56
9 Application and Implementation..................................68
9.1 Application Information............................................. 68
9.2 Typical Application.................................................... 69
9.3 Power Supply Recommendations.............................71
9.4 Layout....................................................................... 72
10 Device and Documentation Support..........................74
10.1 Documentation Support.......................................... 74
10.2 接收文档更新通知................................................... 74
10.3 支持资源..................................................................74
10.4 Trademarks.............................................................74
10.5 Electrostatic Discharge Caution..............................74
10.6 术语表..................................................................... 74
11 Mechanical, Packaging, and Orderable
1 特性................................................................................... 1
2 应用................................................................................... 1
3 说明................................................................................... 1
4 Revision History.............................................................. 2
5 Pin Configuration and Functions...................................3
6 Specifications.................................................................. 4
6.1 Absolute Maximum Ratings........................................ 4
6.2 ESD Ratings............................................................... 4
6.3 Recommended Operating Conditions.........................5
6.4 Thermal Information....................................................5
6.5 Electrical Characteristics.............................................6
6.6 Timing Requirements (1.65 V ≤IOVDD ≤2 V)...... 10
6.7 Switching Characteristics (1.65 V ≤IOVDD ≤2
V).................................................................................10
6.8 Timing Requirements (2 V < IOVDD ≤5.5 V)..........11
6.9 Switching Characteristics (2 V < IOVDD ≤5.5 V)....11
6.10 Timing Diagrams.....................................................12
6.11 Typical Characteristics............................................ 13
7 Parameter Measurement Information..........................20
7.1 Offset Error Measurement........................................ 20
7.2 Offset Drift Measurement..........................................20
7.3 Gain Error Measurement.......................................... 20
7.4 Gain Drift Measurement............................................20
7.5 NMRR Measurement................................................ 20
7.6 CMRR Measurement................................................ 21
7.7 PSRR Measurement.................................................21
Information.................................................................... 74
11.1 Mechanical Data..................................................... 75
4 Revision History
注:以前版本的页码可能与当前版本的页码不同
Changes from Revision * (March 2022) to Revision A (October 2022)
Page
• 首次公开发布,将文档状态从预告信息更改为量产数据................................................................................... 1
Copyright © 2022 Texas Instruments Incorporated
2
Submit Document Feedback
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
5 Pin Configuration and Functions
AINP
AINN
VCM
1
2
3
4
5
15
14
13
12
11
CAPD
DGND
IOVDD
CLK
Thermal Pad
REFP
REFN
DRDY
Not to scale
图5-1. RUK Package, 20-Pin WQFN (Top View)
表5-1. Pin Functions
NAME
AINN
PIN NO.
I/O
DESCRIPTION
Negative analog input; see the Analog Input section for details
Positive analog input; see the Analog Input section for details
Positive analog supply 1; see the Power Supplies section for details
Positive analog supply 2; see the Power Supplies section for details
Negative analog supply; see the Power Supplies section for details
Analog voltage regulator output capacitor bypass
2
1
Analog input
Analog input
Analog Supply
Analog Supply
Analog Supply
Analog output
Analog output
Digital input
Digital input
Ground
AINP
AVDD1
AVDD2
AVSS
20
19
17
18
15
12
7
CAPA
CAPD
CLK
Digital voltage regulator output capacitor bypass
Clock input; see the Clock Operation section for details
Chip select, active low; see the Chip Select section for details
Digital ground
CS
DGND
DRDY
IOVDD
REFN
REFP
RESET
SCLK
14
11
13
5
Digital output
Digital Supply
Analog input
Analog input
Digital input
Digital input
Digital input
Digital output
Digital input
Analog output
—
Data ready, active low; see the Data Ready section for details
I/O supply voltage; see the Power Supplies section for details
Negative reference input; see the Reference Voltage section for details
Positive reference input; see the Reference Voltage section for details
Reset, active low; see the Reset section for details
4
6
9
Serial data clock; see the Serial Clock section for details
Serial data input; see the Serial Data Input section for details
Serial data output and data ready (optional); see the SDO/DRDY section for details
Conversion start; see the Synchronization section for details
Common-mode voltage buffered output; see the VCM Output Voltage section for details
Thermal power pad; connect to AVSS
SDI
8
SDO/DRDY
START
VCM
10
16
3
Thermal Pad
Pad
Copyright © 2022 Texas Instruments Incorporated
Submit Document Feedback
3
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
6 Specifications
6.1 Absolute Maximum Ratings
over operating ambient temperature range (unless otherwise noted) (1)
MIN
–0.3
–0.3
–3
MAX
UNIT
AVDD1 to AVSS
AVDD2 to AVSS
6.5
6.5
Power supply voltage
V
AVSS to DGND
0.3
IOVDD to DGND
6.5
–0.3
IOVDD to AVSS
8.5
SDO/DRDY, DRDY, START
CS, SCLK, SDI, RESET, CLK
Continuous, any pin except power-supply pins(2)
Junction, TJ
IOVDD + 0.3
DGND –0.3
DGND –0.3
–10
Digital input/output voltage
Input current
V
6.5
10
mA
°C
150
150
Temperature
Storage, Tstg
–65
(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply
functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If
briefly operating outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not
sustain damage, but it may not be fully functional –this may affect device reliability, functionality, performance, and shorten the device
lifetime.
(2) Analog input pins AINP, AINN, REFP, and REFN are diode-clamped to AVDD1 and AVSS. Limit the input current to 10 mA in the event
the analog input voltage exceeds AVDD1 + 0.3 V or AVSS –0.3 V. Digital input pin START and digital output pins SDO/DRDY and
DRDY are diode-clamped to IOVDD and DGND. Digital input pins CS, SCLK, SDI, RESET and CLK are diode-clamped to DGND.
Limit the input current to 10 mA in the event the digital input voltage exceeds IOVDD + 0.3 V (for effected pins) or exceeds DGND –
0.3 V.
6.2 ESD Ratings
VALUE
2000
UNIT
Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001(1)
Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002(2)
V(ESD)
Electrostatic discharge
V
1000
(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.
Copyright © 2022 Texas Instruments Incorporated
4
Submit Document Feedback
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
6.3 Recommended Operating Conditions
over operating ambient temperature range (unless otherwise noted)
MIN
NOM
MAX UNIT
POWER SUPPLY
AVDD1 to AVSS, high-speed mode
AVDD1 to AVSS, low-speed mode
4.5
2.85
1.65
5.5
5.5
V
AVDD1 to DGND
Analog power supply
Absolute ratio of AVSS / AVDD1 to DGND
1.2
5.5
0
V/V
V
AVDD2 to AVSS
AVSS to DGND
1.74
–2.75
1.65
Digital power supply
Absolute input voltage
IOVDD to DGND
5.5
V
ANALOG INPUTS
Precharge buffer off
Precharge buffer on
1x input range
AVDD1 + 0.05
AVDD1 –0.1
VREF
AVSS –0.05
AVSS + 0.1
–VREF
VAINP
,
V
V
VAINN
Differential input voltage
VIN = VAINP –VAINN
VIN
2x input range
–2∙VREF
2∙VREF
VOLTAGE REFERENCE INPUTS
Low-reference range
High-reference range
0.5
1
2.5
2.75
Differential reference voltage
VREF
V
V
V
VREF = VREFP –VREFN
4.096
AVDD1 –AVSS
VREFN
VREFP
Negative reference voltage
Positive reference voltage
AVSS –0.05
REFP precharge buffer off
REFP precharge buffer on
AVDD1 + 0.05
AVDD1 –0.7
EXTERNAL CLOCK SOURCE
fCLK Clock frequency
DIGITAL INPUTS
High-speed mode
Low-speed mode
0.5
0.5
25.6
3.2
26.2
3.28
MHz
VIL
VIH
Logic input voltage, low
Logic input voltage, high
DGND
V
V
0.3∙IOVDD
IOVDD
0.7∙IOVDD
TEMPERATURE RANGE
TA
Operating ambient temperature
125
°C
–45
6.4 Thermal Information
ADS117L11
WQFN (RUK)
20 PINS
46.0
THERMAL METRIC (1)
UNIT
RθJA
Junction-to-ambient thermal resistance
Junction-to-case (top) thermal resistance
°C/W
°C/W
°C/W
°C/W
°C/W
°C/W
RθJC(top)
RθJB
43.9
Junction-to-board thermal resistance
19.9
Junction-to-top characterization parameter
Junction-to-board characterization parameter
Junction-to-case (bottom) thermal resistance
0.7
ψJT
19.9
ψJB
RθJC(bot)
6.1
(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application
report.
Copyright © 2022 Texas Instruments Incorporated
Submit Document Feedback
5
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
6.5 Electrical Characteristics
minimum and maximum specifications apply from TA = –40°C to +125°C; typical specifications are at TA = 25°C; all
specifications are at AVDD1 = 5 V, AVDD2 = 1.8 V to 5 V, AVSS = 0 V, IOVDD = 1.8 V, VIN = 0 V, VCM = 2.5 V, VREFP
=
4.096 V, VREFN = 0 V, high-reference range, 1x input range, fCLK = 25.6 MHz (high-speed mode), fCLK = 3.2 MHz (low-speed
mode), input precharge buffers on, and reference precharge buffer on (unless otherwise noted)
PARAMETER
TEST CONDITIONS
MIN
TYP
MAX
UNIT
ANALOG INPUTS, HIGH-SPEED MODE
Precharge buffers off
95
47
±3
3
µA/V
µA
Input current,
differential input voltage
Precharge buffers off, 2x input range
Precharge buffers on
Precharge buffers off
nA/V/°C
nA/°C
µA/V
µA
Input current drift,
differential input voltage
Precharge buffers off, 2x input range
Precharge buffers on
1.5
5
Precharge buffers off
5
Input current,
common-mode input voltage
Precharge buffers off, 2x input range
Precharge buffers on
2.5
±3
ANALOG INPUTS, LOW-SPEED MODE
Precharge buffers off
12
6
µA/V
µA
Input current,
differential input voltage
Precharge buffers off, 2x input range
Precharge buffers on
±0.4
1
Precharge buffers off
nA/V/°C
nA/°C
µA/V
µA
Input current drift,
differential input voltage
Precharge buffers off, 2x input range
Precharge buffers on
0.5
0.2
0.6
0.3
±0.4
Precharge buffers off
Input current,
common-mode input voltage
Precharge buffers off, 2x input range
Precharge buffers on
DC PERFORMANCE
Resolution
16
Bits
Noise
See Noise Performance section for details
High-speed mode, low-latency filter
High-speed mode, wideband filter
Low-speed mode, low-latency filter
Low-speed mode, wideband filter
End point method
0.08
3.125
1067
400
133
50
fDATA
Output data rate
kSPS
0.01
0.390625
INL
Integral nonlinearity
Offset error
0.5
±30
50
1
LSB
µV
TA = 25°C
250
200
–250
Offset drift
nV/°C
ppm of
FSR
Gain error
Gain drift
TA = 25°C
±200
0.6
2000
2
–2000
ppm of
FSR/°C
fIN = 50 Hz (±1 Hz), fDATA = 50 SPS
fIN = 60 Hz (±1 Hz), fDATA = 60 SPS
At dc
100
100
110
NMRR
CMRR
Normal-mode rejection ratio
Common-mode rejection ratio
dB
dB
120
115
95
Up to 10 kHz
At dc, 2x input range
AVDD1, dc
95
95
95
100
100
100
PSRR
Power-supply rejection ratio
AVDD2, dc
dB
IOVDD, dc
Copyright © 2022 Texas Instruments Incorporated
6
Submit Document Feedback
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
6.5 Electrical Characteristics (continued)
minimum and maximum specifications apply from TA = –40°C to +125°C; typical specifications are at TA = 25°C; all
specifications are at AVDD1 = 5 V, AVDD2 = 1.8 V to 5 V, AVSS = 0 V, IOVDD = 1.8 V, VIN = 0 V, VCM = 2.5 V, VREFP
=
4.096 V, VREFN = 0 V, high-reference range, 1x input range, fCLK = 25.6 MHz (high-speed mode), fCLK = 3.2 MHz (low-speed
mode), input precharge buffers on, and reference precharge buffer on (unless otherwise noted)
PARAMETER
TEST CONDITIONS
MIN
TYP
MAX
UNIT
AC PERFORMANCE, HIGH-SPEED MODE
Wideband filter
96.5
97.5
97.0
Wideband filter,
VREF = 2.5 V
Wideband filter,
VREF = 2.5 V,
2x input range
fIN = 1 kHz,
VIN = –0.2 dBFS,
OSR = 64,
fDATA = 200 kSPS,
9 harmonics
97.5
SNR
Signal-to-noise ratio
dB
Low-latency filter
97.0
98.0
97.5
Low-latency filter,
VREF = 2.5 V
Low-latency filter,
VREF = 2.5 V,
98.0
2x input range
fIN = 1 kHz,
VIN = –0.2 dBFS,
OSR = 64,
fDATA = 200 kSPS,
9 harmonics
THD
Total harmonic distortion
Wideband filter
dB
dB
–110
SFDR
Spurious-free dynamic range
110
fIN = 1 kHz, VIN = –0.2 dBFS, OSR = 64
AC PERFORMANCE, LOW-SPEED MODE
Wideband filter
96.5
97.0
97.5
97.0
Wideband filter,
VREF = 2.5 V
Wideband filter,
VREF = 2.5 V,
2x input range
97.5
fIN = 1 kHz,
VIN = –0.2 dBFS,
OSR = 64,
SNR
Signal-to-noise ratio
dB
Low-latency filter
98.0
97.5
fDATA = 25 kSPS
Low-latency filter,
VREF = 2.5 V
Low-latency filter,
VREF = 2.5 V,
98.0
2x input range
fIN = 1 kHz,
VIN = –0.2 dBFS,
OSR = 64,
fDATA = 25 kSPS,
9 harmonics
THD
Total harmonic distortion
Wideband filter
dB
dB
–110
SFDR
Spurious-free dynamic range
110
fIN = 1 kHz, VIN = –0.2 dBFS, OSR = 64
WIDEBAND FILTER CHARACTERISTICS
Within envelope of pass-band ripple
–0.1-dB frequency
0.4 ∙ fDATA
0.4125 ∙ fDATA
0.4374 ∙ fDATA
Pass-band frequency
Hz
–3-dB frequency
Pass-band ripple
Stop-band frequency
Stop-band attenuation(1)
Group delay
0.0004
dB
Hz
dB
s
–0.0004
At stop-band attenuation
0.5 · fDATA
106
34 / fDATA
68 / fDATA
Settling time
s
VOLTAGE REFERENCE INPUTS
REFP precharge buffer off, high-speed mode
REFP precharge buffer off, low-speed mode
190
80
REFP and REFN input current,
differential reference voltage
µA/V
µA
REFP input current,
differential reference voltage
REFP precharge buffer on
±2
Copyright © 2022 Texas Instruments Incorporated
Submit Document Feedback
7
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
6.5 Electrical Characteristics (continued)
minimum and maximum specifications apply from TA = –40°C to +125°C; typical specifications are at TA = 25°C; all
specifications are at AVDD1 = 5 V, AVDD2 = 1.8 V to 5 V, AVSS = 0 V, IOVDD = 1.8 V, VIN = 0 V, VCM = 2.5 V, VREFP
=
4.096 V, VREFN = 0 V, high-reference range, 1x input range, fCLK = 25.6 MHz (high-speed mode), fCLK = 3.2 MHz (low-speed
mode), input precharge buffers on, and reference precharge buffer on (unless otherwise noted)
PARAMETER
TEST CONDITIONS
REFP precharge buffer off, high-speed mode
REFP precharge buffer off, low-speed mode
REFP precharge buffer on
MIN
TYP
MAX
UNIT
10
REFP and REFN
input current drift
10
nA/℃
REFP input current drift
10
INTERNAL OSCILLATOR
High-speed mode
Low-speed mode
25.4
3.17
25.6
3.2
25.8
3.23
Frequency
MHz
V
VCM OUTPUT VOLTAGE
Output voltage
Accuracy
(AVDD1 + AVSS) / 2
±0.1%
25
1%
–1%
Voltage noise
1-kHz bandwidth
CL = 100 nF
µVRMS
ms
Start-up time
1
Capacitive load
Resistive load
100
nF
2
kΩ
Short-circuit current limit
DIGITAL INPUTS/OUTPUTS
10
mA
OUT_DRV = 0b, IOL = 2 mA
OUT_DRV = 1b, IOL = 1 mA
OUT_DRV = 0b, IOH = –2 mA
OUT_DRV = 1b, IOH = –1 mA
0.2 ∙ IOVDD
0.2 ∙ IOVDD
VOL
Logic-low output level
Logic-high output level
V
V
0.8 ∙ IOVDD
0.8 ∙ IOVDD
VOH
Input hysteresis
150
20
mV
µA
kΩ
Input current
Excluding RESET pin
1
–1
RESET pin pullup resistor
ANALOG SUPPLY CURRENT
High-speed mode
1.7
0.25
35
1.85
0.3
mA
µA
Low-speed mode
AVDD1 and AVSS current
(All buffers off)
Standby mode
Power-down mode
5
IAVDD1
IAVSS
,
AINx precharge buffer, high-speed mode
AINx precharge buffer, low-speed mode
REFP precharge buffer, high-speed mode
REFP precharge buffer, low-speed mode
VCM buffer
1.35
0.2
1.5
0.4
0.1
3.5
0.85
60
1.9
0.3
AVDD1 and AVSS additional
current (per buffer function)
1.6
mA
0.45
High-speed mode
3.8
mA
µA
Low-speed mode
0.95
IAVDD2
,
AVDD2 and AVSS current
IAVSS
Standby mode
Power-down mode
1
DIGITAL SUPPLY CURRENT
High-speed mode, wideband filter, OSR = 32
High-speed mode, low-latency filter, OSR = 32
Low-speed mode, wideband filter, OSR = 32
Low-speed mode, low-latency filter, OSR = 32
Standby mode, external clock
2.1
0.6
0.3
0.1
10
2.7
1
mA
µA
0.4
0.2
IIOVDD
IOVDD current
Standby mode, internal oscillator
40
Power-down mode
10
Copyright © 2022 Texas Instruments Incorporated
8
Submit Document Feedback
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
6.5 Electrical Characteristics (continued)
minimum and maximum specifications apply from TA = –40°C to +125°C; typical specifications are at TA = 25°C; all
specifications are at AVDD1 = 5 V, AVDD2 = 1.8 V to 5 V, AVSS = 0 V, IOVDD = 1.8 V, VIN = 0 V, VCM = 2.5 V, VREFP
=
4.096 V, VREFN = 0 V, high-reference range, 1x input range, fCLK = 25.6 MHz (high-speed mode), fCLK = 3.2 MHz (low-speed
mode), input precharge buffers on, and reference precharge buffer on (unless otherwise noted)
PARAMETER
TEST CONDITIONS
MIN
TYP
MAX
UNIT
POWER DISSIPATION
High-speed mode,
wideband filter
18.6
15.9
3.3
High-speed mode,
low-latency filter
AVDD2 = 1.8 V,
precharge buffers off
PD
Power dissipation
mW
Low-speed mode,
wideband filter
Low-speed mode,
low-latency filter
3.0
(1) Stop-band attenuation as provided by the digital filter. Input frequencies in the stop band intermodulate with the chop frequency
beginning at fMOD / 32, which results in stop-band attenuation exceeding 106 dB. See the stopband attenuation figure for details.
Copyright © 2022 Texas Instruments Incorporated
Submit Document Feedback
9
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
6.6 Timing Requirements (1.65 V ≤IOVDD ≤2 V)
over operating ambient temperature range, unless otherwise noted
MIN
38.2
38.2
305
17
MAX
2000
2000
2000
UNIT
CLK period, high-speed mode
tc(CLK)
CLK period, low-speed mode, CLK_DIV = 1b
CLK period, low-speed mode, CLK_DIV = 0b
Pulse duration, CLK low
ns
tw(CLKL)
ns
ns
Pulse duration, CLK low, low-speed mode, CLK_DIV = 0b
Pulse duration, CLK high
128
17
tw(CLKH)
Pulse duration, CLK high, low-speed mode, CLK_DIV = 0b
128
SERIAL INTERFACE
tc(SC)
SCLK period
25
10
10
10
4
ns
ns
ns
ns
ns
ns
ns
ns
1/(4 ∙ fDATA
)
tw(SCL)
Pulse duration, SCLK low
tw(SCH)
Pulse duration, SCLK high
td(CSSC)
tsu(DI)
Delay time, first SCLK rising edge after CS falling edge
Setup time, SDI valid before SCLK falling edge
Hold time, SDI valid after SCLK falling edge
Delay time, CS rising edge after final SCLK falling edge
Pulse duration, CS high
th(DI)
6
td(SCCS)
tw(CSH)
10
20
RESET PIN
tw(RSL)
Pulse duration, RESET low
4
tCLK
tCLK
td(RSSC)
START PIN
tw(STL)
Delay time, communication start after RESET rising edge or after SPI RESET pattern
10000
Pulse duration, START low
4
4
tCLK
tCLK
ns
tw(STH)
Pulse duration, START high
tsu(STCLK)
th(STCLK)
Setup time, START transition before CLK rising edge (1)
Hold time, START transition after CLK rising edge (1)
9
12
ns
Setup time, START falling edge or STOP bit before DRDY falling edge to stop next conversion
(start/stop conversion mode)
tsu(STDR)
8
tCLK
(1) START transition should not occur in the interval between the setup and hold times of the rising edge of CLK
6.7 Switching Characteristics (1.65 V ≤IOVDD ≤2 V)
over operating ambient temperature range, OUT_DRV = 0b, CLOAD = 20 pF (unless otherwise noted)
PARAMETER
TEST CONDITIONS
MIN
TYP
MAX
UNIT
tp(CSDO)
Propagation delay time, CS falling edge to SDO/DRDY driven state
20
ns
Propagation delay time, CS rising edge to SDO/DRDY high
impedance state
tp(CSDOZ)
20
ns
th(SCDO)
tp(SCDO)
tw(DRH)
Hold time, SCLK rising edge to invalid SDO/DRDY
Propagation delay time, SCLK rising edge to valid SDO/DRDY
Pulse duration, DRDY high
3
2
ns
ns
23
tCLK
Synchronized and start/stop
control modes
tp(SCDR)
tp(DODR)
Propagation delay time, 8th SCLK falling edge to DRDY return high
5
tCLK
ns
Propagation delay time, last SCLK falling edge of read operation
for SDO/DRDY transition from SDO to DRDY mode
SDO_DRDY = 1b
50
Copyright © 2022 Texas Instruments Incorporated
10
Submit Document Feedback
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
6.8 Timing Requirements (2 V < IOVDD ≤5.5 V)
over operating ambient temperature range, unless otherwise noted
MIN
38.2
38.2
305
17
MAX
2000
2000
2000
UNIT
CLK period, high-speed mode
tc(CLK)
CLK period, low-speed mode, CLK_DIV = 1b
CLK period, low-speed mode, CLK_DIV = 0b
Pulse duration, CLK low
ns
tw(CLKL)
ns
ns
Pulse duration, CLK low, low-speed mode
Pulse duration, CLK high
128
17
tw(CLKH)
Pulse duration, CLK high, low-speed mode
128
SERIAL INTERFACE
tc(SC)
SCLK period
20
8
ns
ns
ns
ns
ns
ns
ns
ns
1/(4 ∙ fDATA
)
tw(SCL)
Pulse duration, SCLK low
tw(SCH)
Pulse duration, SCLK high
8
td(CSSC)
tsu(DI)
Delay time, first SCLK rising edge after CS falling edge
Setup time, SDI valid before SCLK falling edge
Hold time, SDI valid after SCLK falling edge
Delay time, CS rising edge after final SCLK falling edge
Pulse duration, CS high
10
4
th(DI)
6
td(SCCS)
tw(CSH)
10
20
RESET PIN
tw(RSL)
Pulse duration, RESET low
4
t
td(RSSC)
START PIN
tw(STL)
Delay time, communication start after RESET rising edge or after SPI RESET pattern
10000
tCLK
Pulse duration, START low
4
4
tCLK
tCLK
ns
tw(STH)
Pulse duration, START high
tsu(STCLK)
th(STCLK)
Setup time, START transition before CLKIN rising edge (1)
Hold time, START transition after CLKIN rising edge (1)
9
12
ns
Setup time, START falling edge or STOP bit before DRDY falling edge to stop next conversion
(start/stop conversion mode)
tsu(STDR)
8
tCLK
(1) START transition should not be occur in the interval between the setup and hold times of the rising edge of CLK
6.9 Switching Characteristics (2 V < IOVDD ≤5.5 V)
over operating ambient temperature range, OUT_DRV = 0b, CLOAD = 20 pF (unless otherwise noted)
PARAMETER
TEST CONDITIONS
MIN
TYP
MAX
UNIT
tp(CSDO)
Propagation delay time, CS falling edge to SDO/DRDY driven
17
ns
Propagation delay time, CS rising edge to SDO/DRDY high
impedance state
tp(CSDOZ)
17
ns
th(SCDO)
tp(SCDO)
tw(DRH)
Hold time, SCLK rising edge to invalid SDO/DRDY
Propagation delay time, SCLK rising edge to valid SDO/DRDY
Pulse duration, DRDY high
3
2
ns
ns
19
tCLK
Synchronized and start/stop
control modes
tp(SCDR)
tp(DODR)
Propagation delay time, 8th SCLK falling edge to DRDY return high
5
tCLK
ns
Propagation delay time, last SCLK falling edge of read operation
for SDO/DRDY transition from SDO to DRDY mode
SDO_DRDY = 1b
50
Copyright © 2022 Texas Instruments Incorporated
Submit Document Feedback
11
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
6.10 Timing Diagrams
tw(CLKH)
tc(CLK)
CLK
tw(CLKL)
tw(CSH)
CS
td(CSSC)
tw(SCH)
tc(SC)
td(SCCS)
SCLK
tsu(DI)
SDI
tw(SCL)
th(DI)
LSB
图6-1. Clock and Serial Interface Timing Requirements
tw(DRH)
DRDY
CS
tp(SCDR)
SCLK
th(SCDO)
tp(SCDO)
tp(CSDO)
tp(DODR)
tp(CSDOZ)
SDO
DRDY
SDO
DRDY
SDO/DRDY
图6-2. Serial Interface Switching Characteristics
CLK
RESET
SCLK
tw(RSL)
td(RSSC)
tw(STH)
tsu(STCLK)
START
DRDY
tw(STL)
th(STCLK)
tsu(STDR)
图6-3. RESET Pin Timing
图6-4. START Pin Timing
IOVDD
½ IOVDD
50%
DGND
td, th, tp, tw, tc, tsu
图6-5. Timing Reference
Copyright © 2022 Texas Instruments Incorporated
12
Submit Document Feedback
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
6.11 Typical Characteristics
AVDD1 = 5 V, AVDD2 = 5 V, AVSS = 0 V, IOVDD = 1.8 V, VREF = 4.096 V, high-reference range, high-speed mode, wideband
filter, OSR = 32, 1x input range, input precharge buffers on, reference precharge buffer off, and TA = 25°C (unless otherwise
noted)
0
-20
-40
-60
-80
-100
-120
-140
-160
-180
0
20
40
60
80 100 120 140 160 180 200
Frequency [kHz]
Wideband filter, OSR = 32, high-speed mode,
524,288 samples
Wideband filter, OSR = 32, high-speed mode,
524,288 samples
图6-6. Shorted Input FFT
图6-7. Shorted Input FFT (0-Hz to 100-Hz Detail)
0
-20
0
-20
-40
-60
-80
-40
-60
-80
-100
-100
-120
-140
-160
-180
-120
-140
-160
-180
0
10
20
30
40
50
60
70
80
90 100
0
5
10
15
20
25
Frequency [Hz]
Frequency [kHz]
Wideband filter, OSR = 32, low-speed mode,
524,288 samples
Wideband filter, OSR = 32, low-speed mode,
524,288 samples
图6-9. Shorted Input FFT (0-Hz to 100-Hz Detail)
图6-8. Shorted Input FFT
0
-20
0
-20
-40
-60
-80
-40
-60
-80
-100
-120
-140
-160
-180
-100
-120
-140
-160
-180
0
20
40
60
80 100 120 140 160 180 200
Frequency [kHz]
0
5
10
15
20
25
Frequency [kHz]
2x input range, VREF = 2.5 V, wideband filter, OSR = 32,
high-speed mode, 524,288 samples
2x input range, VREF = 2.5 V, wideband filter, OSR = 32,
low-speed mode, 524,288 samples
图6-10. Shorted Input FFT
图6-11. Shorted Input FFT
Copyright © 2022 Texas Instruments Incorporated
Submit Document Feedback
13
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
6.11 Typical Characteristics (continued)
AVDD1 = 5 V, AVDD2 = 5 V, AVSS = 0 V, IOVDD = 1.8 V, VREF = 4.096 V, high-reference range, high-speed mode, wideband
filter, OSR = 32, 1x input range, input precharge buffers on, reference precharge buffer off, and TA = 25°C (unless otherwise
noted)
0
-20
0
-20
-40
-40
-60
-60
-80
-80
-100
-120
-140
-160
-180
-100
-120
-140
-160
-180
0
20
40
60
80 100 120 140 160 180 200
Frequency [kHz]
0
5
10
15
20
25
Frequency [kHz]
Sinc4 filter, OSR = 32, high-speed mode,
524,288 samples
Sinc4 filter, OSR = 32, low-speed mode,
524,288 samples
图6-12. Shorted Input FFT
图6-13. Shorted Input FFT
0
-20
0
-20
-40
-40
-60
-60
-80
-80
-100
-120
-140
-160
-180
-100
-120
-140
-160
-180
0
50 100 150 200 250 300 350 400 450 500 550
Frequency [kHz]
0
10
20
30
40
50
60
70
Frequency [kHz]
Sinc4 filter, OSR = 12, high-speed mode,
524,288 samples
Sinc4 filter, OSR = 12, low-speed mode,
524,288 samples
图6-14. Shorted Input FFT
图6-15. Shorted Input FFT
0
-20
0
-20
-40
-40
-60
-60
-80
-80
-100
-120
-140
-160
-180
-100
-120
-140
-160
-180
0.01
0.1
1
10
100 200
0.01
0.1
1
10
100 200
Frequency (kHz)
Frequency (kHz)
Input precharge buffers on, wideband filter, OSR = 32,
Input precharge buffers off, wideband filter, OSR = 32,
high-speed mode, VIN = –0.2 dBFS, 65,536 samples
high-speed mode, VIN = –0.2 dBFS, 65,536 samples
图6-16. Full-Scale Input FFT
图6-17. Full-Scale Input FFT
Copyright © 2022 Texas Instruments Incorporated
14
Submit Document Feedback
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
6.11 Typical Characteristics (continued)
AVDD1 = 5 V, AVDD2 = 5 V, AVSS = 0 V, IOVDD = 1.8 V, VREF = 4.096 V, high-reference range, high-speed mode, wideband
filter, OSR = 32, 1x input range, input precharge buffers on, reference precharge buffer off, and TA = 25°C (unless otherwise
noted)
0
-20
-40
-60
-80
-100
-120
-140
-160
-180
0.001
0.01
0.1
1
10
30
Frequency (kHz)
Input precharge buffers on, wideband filter, OSR = 32,
Input precharge buffers off, wideband filter, OSR = 32,
low-speed mode, VIN = –0.2 dBFS, 65,536 samples
low-speed mode, VIN = –0.2 dBFS, 65,536 samples
图6-18. Full-Scale Input FFT
图6-19. Full-Scale Input FFT
12.5
3
2
High-speed mode, low-reference range
Low-speed mode, low-reference range
High-speed mode, high-reference range
Low-speed mode, high-reference range
High-speed mode, AINN
High-speed mode, AINP
Low-speed mode, AINN
Low-speed mode, AINP
12
11.5
11
1
10.5
10
0
-1
-2
-3
9.5
9
8.5
0.5
1
1.5
2
2.5
3
3.5
4
4.5
5
-5
-4
-3
-2
-1
0
1
2
3
4
5
VREF (V)
Differential Input Voltage (V)
Shorted input, wideband filter, OSR = 32
Precharge buffers on, 2x input range,
VREF = 2.5 V, VCM = 2.5 V
图6-20. Total Noise Performance vs Reference Voltage
图6-21. Input Current vs Differential Input Voltage
244
32
500
High-speed mode, 1x input range
Low-speed mode, 1x input range
High-speed mode, 2x input range
Low-speed mode, 2x input range
High-speed mode, AINN
High-speed mode, AINP
Low-speed mode, AINN
400
300
Low-speed mode, AINP
200
242
240
238
236
31
30
29
28
100
0
-100
-200
-300
-400
-500
-40
-20
0
20
40
60
80
100
120
-100 -80 -60 -40 -20
0
20
40
60
80 100
Temperature (C)
Differential Input Voltage (% of Full-Scale Range)
VIN = full scale, VCM = 2.5 V, precharge buffers off
Precharge buffers off, 1x and 2x input range,
VREF = 2.5 V, VCM = 2.5 V
图6-23. Input Current vs Temperature
图6-22. Input Current vs Differential Input Voltage
Copyright © 2022 Texas Instruments Incorporated
Submit Document Feedback
15
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
6.11 Typical Characteristics (continued)
AVDD1 = 5 V, AVDD2 = 5 V, AVSS = 0 V, IOVDD = 1.8 V, VREF = 4.096 V, high-reference range, high-speed mode, wideband
filter, OSR = 32, 1x input range, input precharge buffers on, reference precharge buffer off, and TA = 25°C (unless otherwise
noted)
1
0.8
0.6
0.4
0.2
0
30
25
20
15
10
5
High-speed mode, 1x input range
Low-speed mode, 1x input range
High-speed mode, 2x input range
Low-speed mode, 2x input range
High-speed mode, 1x input range
Low-speed mode, 1x input range
High-speed mode, 2x input range
Low-speed mode, 2x input range
-0.2
-0.4
-0.6
-0.8
-1
0
-40
-40
-20
0
20
40
60
80
100
120
-20
0
20
40
60
80
100
120
Temperature (C)
Temperature (C)
VIN = full scale, VCM = 2.5 V, precharge buffers on
VIN = 0 V, VCM = 2.5 V, precharge buffers off
图6-24. Input Current vs Temperature
图6-25. Input Current vs Temperature
1.2
0.8
0.4
0
110
100
90
80
70
60
50
40
30
20
10
0
High-speed mode, 1x input range
Low-speed mode, 1x input range
High-speed mode, 2x input range
Low-speed mode, 2x input range
High-speed mode, VREF = 4.096 V, 1x input range
High-speed mode, VREF = 2.5 V, 1x input range
High-speed mode, VREF = 2.5 V, 2x input range
Low-speed mode, VREF = 4.096 V, 1x input range
-0.4
-0.8
-1.2
-1.6
-2
-40
-20
0
20
40
60
80
100
120
Temperature (C)
Offset Error (V)
VIN = 0 V, VCM = 2.5 V, precharge buffers on
N = 30
图6-26. Input Current vs Temperature
图6-27. Offset Error Distribution
150
125
100
75
100
90
80
70
60
50
40
30
20
10
0
High-speed mode
Low-speed mode
High-speed mode, VREF = 4.096 V, 1x input range
High-speed mode, VREF = 2.5 V, 2x input range
High-speed mode, VREF = 2.5 V, 1x input range
Low-speed mode, VREF = 4.096 V, 1x input range
50
25
0
-25
-50
-75
-100
-40
-20
0
20
40
60
80
100
120
Temperature (C)
Offset Drift (nV/C)
N = 30
图6-28. Offset Error vs Temperature
图6-29. Offset Drift Distribution
Copyright © 2022 Texas Instruments Incorporated
16
Submit Document Feedback
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
6.11 Typical Characteristics (continued)
AVDD1 = 5 V, AVDD2 = 5 V, AVSS = 0 V, IOVDD = 1.8 V, VREF = 4.096 V, high-reference range, high-speed mode, wideband
filter, OSR = 32, 1x input range, input precharge buffers on, reference precharge buffer off, and TA = 25°C (unless otherwise
noted)
50
45
40
35
30
25
20
15
10
5
4
High-speed mode, buffers on
High-speed mode, buffers off
Low-speed mode, buffers on
Low-speed mode, buffers off
2
0
-2
-4
0
0
250
500
750
1000
Time (hours)
Gain Error (ppm of FSR)
N = 30, offset error calibrated at t = 0
N = 30
图6-30. Long-Term Offset Drift
图6-31. Gain Error Distribution
400
300
200
100
0
25
20
15
10
5
High-speed mode, buffers on
High-speed mode, buffers off
Low-speed mode, buffers on
Low-speed mode, buffers off
High-speed mode
Low-speed mode
-100
-200
-300
-400
-500
-600
0
-5
-10
-15
-40
-20
0
20
40
60
80
100
120
0
10
20
30
40
50
60
70
80
90 100
Temperature (C)
Clock Frequency (% of Nominal Clock Frequency)
N = 3
Gain error calibrated at nominal clock frequency
图6-32. Gain Error vs Temperature
图6-33. Gain Error vs Clock Frequency
100
50
3
2
High-Speed Mode, VREF = 4.096 V
High-Speed Mode, VREF = 4.096 V, Extended Range
High-Speed Mode, VREF = 2.5 V
High-Speed Mode, VREF = 2.5 V, 2x Input Range
1
0
0
-1
-2
-3
-50
-100
0
250
500
750
1000
-100 -80 -60 -40 -20
0
20
40
60
80 100
Time (hours)
Input Voltage (% of Range)
N = 30, gain error calibrated at t = 0
图6-34. Long-Term Gain Drift
图6-35. INL Error vs Input Voltage
Copyright © 2022 Texas Instruments Incorporated
Submit Document Feedback
17
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
6.11 Typical Characteristics (continued)
AVDD1 = 5 V, AVDD2 = 5 V, AVSS = 0 V, IOVDD = 1.8 V, VREF = 4.096 V, high-reference range, high-speed mode, wideband
filter, OSR = 32, 1x input range, input precharge buffers on, reference precharge buffer off, and TA = 25°C (unless otherwise
noted)
40
35
30
25
20
15
10
5
3
2
Low-Speed Mode, VREF = 4.096 V
Low-Speed Mode, VREF = 4.096 V, Extended Range
Low-Speed Mode, VREF = 2.5 V
Low-Speed Mode, VREF = 2.5 V, 2x Input Range
1
0
-1
-2
-3
0
-100 -80 -60 -40 -20
0
20
40
60
80 100
Input Voltage (% of Range)
Oscillator Frequency Error (%)
N = 30
图6-36. INL Error vs Input Voltage
图6-37. Oscillator Frequency Distribution
0.5
0.4
0.3
0.2
0.1
0
30
25
20
15
10
5
-0.1
-0.2
-0.3
-0.4
-0.5
0
-40
-20
0
20
40
60
80
100
120
Temperature (C)
VCM Voltage Error (%)
N = 30
N = 30
图6-38. Oscillator Frequency vs Temperature
图6-39. VCM Voltage Distribution
0.5
0.4
0.3
0.2
0.1
0
1400
1200
1000
800
600
400
200
0
High-speed mode, low-reference range
High-speed mode, high-reference range
Low-speed mode, low-reference range
Low-speed mode, high-reference range
-0.1
-0.2
-0.3
-0.4
-0.5
0.5
1
1.5
2
2.5
3
3.5
4
4.5
5
5.5
-40
-20
0
20
40
60
80
100
120
Reference Voltage (V)
Temperature (C)
REFP precharge buffer off
N = 30
图6-40. VCM Voltage Error vs Temperature
图6-41. REFP Input Current vs Reference Voltage
Copyright © 2022 Texas Instruments Incorporated
18
Submit Document Feedback
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
6.11 Typical Characteristics (continued)
AVDD1 = 5 V, AVDD2 = 5 V, AVSS = 0 V, IOVDD = 1.8 V, VREF = 4.096 V, high-reference range, high-speed mode, wideband
filter, OSR = 32, 1x input range, input precharge buffers on, reference precharge buffer off, and TA = 25°C (unless otherwise
noted)
10
7.5
5
8
7
6
5
4
3
2
1
0
High-speed mode, low-reference range
High-speed mode, high-reference range
Low-speed mode, low-reference range
Low-speed mode, high-reference range
AVDD1, buffers off
AVDD1, AINP and AINN buffers on
AVDD1, REFP buffer on
AVDD2
IOVDD, wideband filter
2.5
0
-2.5
-5
-7.5
-10
0.5
1
1.5
2
2.5
3
3.5
4
4.5
5
5.5
-40
-20
0
20
40
60
80
100
120
Reference Voltage (V)
Temperature (C)
REFP precharge buffer on
High-speed mode
图6-43. Power-Supply Current vs Temperature
图6-42. REFP Input Current vs Reference Voltage
1.6
2.5
High-speed mode, wideband filter
Low-speed mode, wideband filter
High-speed mode, sinc4 filter
Low-speed mode, sinc4 filter
AVDD1, buffers off
AVDD1, AINP and AINN buffers on
AVDD1, REFP buffer on
AVDD2
1.4
1.2
1
2
1.5
1
IOVDD, wideband filter
0.8
0.6
0.4
0.2
0
0.5
0
10
100
Digital Filter OSR
1000
5000
-40
-20
0
20
40
60
80
100
120
Temperature (C)
Low-speed mode
图6-45. IOVDD Current vs Oversampling Ratio
图6-44. Power-Supply Current vs Temperature
24
AVDD1
AVDD2
IOVDD
20
16
12
8
4
0
-40
-20
0
20
40
60
80
100
120
Temperature (C)
图6-46. Power-Down Mode Supply Current vs Temperature
Copyright © 2022 Texas Instruments Incorporated
Submit Document Feedback
19
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
7 Parameter Measurement Information
7.1 Offset Error Measurement
Offset error is measured with the ADC inputs externally shorted together. The input common-mode voltage is
fixed to the mid-point of the AVDD1 and AVSS power-supply range. Offset error is specified at TA = 25°C.
7.2 Offset Drift Measurement
Offset drift is defined as the change in offset voltage measured at multiple points over the specified temperature
range. Offset drift is calculated using the box method in which a box is formed over the maximum and minimum
offset voltages and over the specified temperature range. The box method specifies limits for the temperature
error but does not specify the exact shape and slope of the device under test.
方程式1 shows the offset drift calculation using the box method:
Offset Drift (nV/°C) = 109 · (VOFSMAX –VOFSMIN) / (TMAX –TMIN
)
(1)
where:
• VOFSMAX and VOFSMIN = Maximum and minimum offset voltages over the specified temperature range
• TMAX and TMIN = Maximum and minimum temperatures
7.3 Gain Error Measurement
Gain error is defined as the difference between the actual and the ideal slopes of the ADC transfer function. Gain
error is measured by applying dc test voltages at –95% and 95% of FSR. The error is calculated by subtracting
the difference of the dc test voltages (ideal slope) from the difference in the ADC output voltages (actual slope).
The difference in the slopes is divided by the ideal slope and multiplied by 106 to convert the error to ppm of
FSR. Error resulting from the ADC reference voltage is excluded from the gain error measurement. The gain
error is specified at TA = 25°C. 方程式2 shows the calculation of gain error:
Gain Error (ppm of FSR) = 106 · (ΔVOUT –ΔVIN) / ΔVIN
(2)
where:
• ΔVOUT = Difference of two ADC output voltages
• ΔVIN = Difference of two input test voltages
7.4 Gain Drift Measurement
Gain drift is defined as the change of gain error measured at multiple points over the specified temperature
range. The box method is used in which a box is formed over the maximum and minimum gain errors over the
specified temperature range. The box method specifies limits for the temperature error but does not specify the
exact shape and slope of the device under test. 方程式3 describes gain drift using the box method.
Gain Drift (ppm/°C) = (GEMAX –GEMIN) / (TMAX –TMIN
)
(3)
where:
• GEMAX and GEMIN = Maximum and minimum gain errors over the specified temperature range
• TMAX and TMIN = Maximum and minimum temperatures
7.5 NMRR Measurement
Normal-mode rejection ratio (NMRR) specifies the ability of the ADC to reject normal-mode input signals at
specific frequencies, usually expressed at 50-Hz and 60-Hz input frequencies. Normal-mode rejection is uniquely
determined by the frequency response of the digital filter. In this case, the nulls in the frequency response of the
low-latency sinc3 filter option located at 50 Hz and 60 Hz provide rejection at these frequencies.
Copyright © 2022 Texas Instruments Incorporated
20
Submit Document Feedback
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
7.6 CMRR Measurement
Common-mode rejection ratio (CMRR) specifies the ability of the ADC to reject common-mode input signals.
CMRR is expressed as dc and ac parameters. For measurement of CMRR (dc), three common-mode test
voltages equal to AVSS + 50 mV, (AVDD1 + AVSS) / 2, and AVDD1 – 50 mV are applied with the inputs
externally shorted together. The maximum change of the ADC offset voltage is recorded versus the change in
common-mode test voltage. 方程式4 shows how CMRR (dc) is computed.
CMRR (dc) (dB) = 20 · log(ΔVCM / ΔVOS
)
(4)
where:
• ΔVCM = Change of dc common-mode test voltage
• ΔVOS = Change of corresponding offset voltage
For the measurement of CMRR (ac), an ac common-mode signal is applied at various test frequencies at 95%
full-scale range. An FFT is computed from the ADC data with the common-mode signal applied. As shown in 方
程式 5, the nine largest amplitude spurious frequencies in the frequency spectrum are summed as powers and
related to the amplitude of the common-mode test signal.
PSRR (ac) (dB) = 20 · log(VCM / VO)
(5)
where:
• VCM (RMS) = Common-mode input signal amplitude
• VO (RMS) = Root-sum-square amplitude of spurious frequencies = √(V0 2 + V1 2 + ...V8
2
)
7.7 PSRR Measurement
Power-supply rejection ratio (PSRR) specifies the ability of the ADC to reject power-supply interference. PSRR is
expressed as ac and dc parameters. For measurement of PSRR (dc), the power-supply voltage is changed over
the range of minimum, nominal, and maximum specified voltages with the inputs externally shorted together. The
maximum change of ADC offset voltage is recorded versus the change in power-supply voltage. PSRR (dc) is
computed as shown in 方程式 6 as the ratio of change of the power-supply voltage step to the change of offset
voltage.
PSRR (dc) (dB) = 20 · log(ΔVPS / ΔVOS
)
(6)
where:
• ΔVPS = Change of power-supply voltage
• ΔVOS = Change of offset voltage
For the measurement of PSRR (ac), the power-supply voltage is modulated by a 100-mVpp (35 mVRMS) signal
at various test frequencies. An FFT of the ADC data with power-supply modulation is performed. As shown in 方
程式 7, the nine largest amplitude spurious frequencies in the frequency spectrum are summed as powers and
related to the amplitude of the power-supply modulation signal.
PSRR (ac) (dB) = 20 · log(VPS / VO)
(7)
where:
• VPS (RMS) = 100 mV ac power-supply modulation signal
• VO (RMS) = Root-sum-square amplitude of spurious frequencies = √(V0 2 + V1 2 + ...V8
2
)
Copyright © 2022 Texas Instruments Incorporated
Submit Document Feedback
21
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
7.8 INL Error Measurement
Integral nonlinearity (INL) error specifies the linearity of the ADC transfer function. INL is measured by applying a
series of dc test voltages along a straight line computed from the slope and offset transfer function of the ADC.
INL is the difference between a set of dc test voltages [VIN(N)] to the corresponding set of output voltages
[VOUT(N)]. 方程式8 shows the end-point method of calculating INL error.
INL (LSB) = maximum (absolute value) of INL test series [216 · (VIN(N) –VOUT(N)) / FSR]
(8)
where:
• N = Index of dc test voltage
• [VIN(N)] = Set of test voltages over the range –95% to 95% of FSR
• [VOUT(N)] = Set of corresponding ADC output voltages
• FSR (full-scale range) = 2 · VREF (1x input range) or 4 · VREF (2x input range)
The INL best-fit method uses a least-squared error (LSE) calculation to determine a new straight line to minimize
the root-sum-square of the INL errors above and below the original end-point line.
7.9 THD Measurement
Total harmonic distortion (THD) specifies the dynamic linearity of the ADC with an ac input signal. For the THD
measurement, a –0.2-dBFS, 1-kHz differential input signal with VCM equal to the mid-supply voltage is applied.
A sufficient number of data points are collected to yield an FFT result with frequency bin widths of 5 Hz or less.
The 5-Hz bin width reduces the noise in the harmonic bins for consistent THD measurements. As shown in 方程
式9, THD is calculated as the ratio of the root-sum-square amplitude of harmonics to the input signal amplitude.
THD (dB) = 20 · log(VH / VIN)
(9)
where:
• VH = Root-sum-square of harmonics: √(V2 2+V3 2+ ...Vn 2), where Vn = Ninth harmonic voltage
• VIN = Input signal fundamental
7.10 SFDR Measurement
Spurious-free dynamic range (SFDR) is the ratio of the rms value of a single-tone ac input to the highest
spurious signal in the ADC frequency spectrum. SFDR measurement includes harmonics of the original signal.
For the SFDR measurement, a –0.2-dBFS, 1-kHz input signal with VCM equal to the mid-supply voltage is
applied. As shown in 方程式 10, SFDR is the ratio of the rms values of the input signal to the single highest
spurious signal, including harmonics of the original signal.
SFDR (dB) = 20 · log(VIN / VSPUR
)
(10)
where:
• VIN = Input test signal
• VSPUR = Single highest spurious level
Copyright © 2022 Texas Instruments Incorporated
22
Submit Document Feedback
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
7.11 Noise Performance
The ADC provides two operating speed modes (high speed and low speed) that allow trade-offs between power
consumption and signal bandwidth. Low-speed mode operates the modulator at 1/8th speed for decreased
device power consumption and, as a result, the output data rates are reduced by 1/8th. The programmable
oversampling ratio (OSR) determines the output data rate and associated signal bandwidth, and therefore also
determines noise performance at the sub-LSB level.
The wideband filter provides data rates up to 400 kSPS in high-speed mode and 50 kSPS in low-speed mode.
The low-latency sinc4 filter provides data rates up to 1.067 MSPS in high-speed mode and up to 133 kSPS in
low-speed mode. The low-latency filter provides the options of sinc4, sinc4 + sinc1, sinc3, and sinc3 + sinc1
configurations.
For dc-signal measurements, the ADC noise can result in code flicker between adjacent code values. The
probability of code flicker depends on the location of the signal input relative to the next code transition and the
amplitude of the ADC noise combined with noise present within the signal. The ADC peak-to-peak noise value is
typically 6.6 × the RMS noise value. Code flicker results when the amplitude of noise is large enough to trigger a
code transition.
The quantization error of any ADC is ±0.5 LSB. When an ac signal is applied, the quantization error becomes a
quantization noise. 图 7-1 shows the quantization error converting to noise (LSB error plot) as the signal
changes. For non-coherent sampling, this quantization noise is approximated as white noise, spread evenly
across the frequency band. For any N-bit ADC, the signal-to-quantization noise ratio (SQNR) is as follows:
SQNR (dB) = 6.02 × N + 1.76. For a 16-bit ADC, the SQNR is 98.1 dB.
The SNR of an ADC is determined by the sum of the device thermal noise and the device quantization noise. For
most data rates of the ADS117L11, the quantization noise is larger than the thermal noise, therefore the SNR is
equal to SQNR.
1.0
Analog
Digital
0.5
0.0
-0.5
-1.0
1
0.5
0
-0.5
-1
0
200
400
600
Sample #
800
1000
图7-1. Quantization Noise of AC Signal Input
表 7-1 through 表 7-5 summarize the noise and SNR performance and signal bandwidth of the digital filter
modes. Noise and SNR performance is specified with the 1x input range and a 4.096-V reference voltage. SNR
performance when operating with a 2.5-V reference voltage (1x or 2x input range) is approximately –1 dB lower
at OSR = 32, increasing to the same SNR performance at OSR = 128 and above.
Copyright © 2022 Texas Instruments Incorporated
Submit Document Feedback
23
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
表7-1. Wideband Filter Performance (VREF = 4.096 V, 1x Input Range)
OSR
DATA RATE (kSPS)
NOISE (µVRMS
)
SNR (dB)
–0.1-dB FREQUENCY (kHz)
HIGH-SPEED MODE (fCLK = 25.6 MHz)
32
64
400
200
100
50
165.000
82.500
41.250
20.625
10.312
5.156
10.6
7.47
5.20
3.66
2.58
1.83
1.29
0.92
97.3
97.5
97.8
98.0
98.0
98.0
98.0
98.0
128
256
512
1024
2048
4096
25
12.5
6.25
3.125
2.578
1.289
LOW-SPEED MODE (fCLK = 3.2 MHz)
32
64
50
25
20.625
10.312
5.156
2.578
1.289
0.645
0.322
0.161
10.6
7.47
5.20
3.66
2.58
1.83
1.29
0.92
97.3
97.5
97.8
98.0
98.0
98.0
98.0
98.0
128
256
512
1024
2048
4096
12.5
6.25
3.125
1.5625
0.78125
0.390625
表7-2. Sinc4 Filter Performance (VREF = 4.096 V, 1x Input Range)
OSR
DATA RATE (kSPS)
SNR (dB)
–3-dB FREQUENCY (kHz)
NOISE (μVRMS)
HIGH-SPEED MODE (fCLK = 25.6 MHz)
12
16
1066.666
800
242.666
182.000
121.333
91.000
45.500
22.750
11.375
5.687
76.3
27.3
10.4
7.96
5.57
3.90
2.80
1.98
1.40
0.99
0.70
90.5
96.0
97.5
97.7
98.0
98.0
98.0
98.0
98.0
98.0
98.0
24
533.333
400
32
64
200
128
256
512
1024
2048
4096
100
50
25
12.5
6.25
3.125
2.844
1.422
0.711
LOW-SPEED MODE (fCLK = 3.2 MHz)
12
16
133.333
100
30.333
22.750
15.166
11.375
5.687
2.844
1.422
0.711
76.3
27.3
10.4
7.96
5.57
3.90
2.80
1.98
1.40
0.99
0.70
90.5
96.0
97.5
97.7
98.0
98.0
98.0
98.0
98.0
98.0
98.0
24
66.666
50
32
64
25
128
256
512
1024
2048
4096
12.5
6.25
3.125
1.5625
0.78125
0.390625
0.355
0.177
0.089
Copyright © 2022 Texas Instruments Incorporated
24
Submit Document Feedback
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
表7-3. Sinc4 + Sinc1 Filter Performance (VREF = 4.096 V, 1x Input Range)
SINC4 OSR SINC1 OSR
DATA RATE (kSPS)
SNR (dB)
–3-dB FREQUENCY (kHz)
NOISE (μVRMS)
HIGH-SPEED MODE (fCLK = 25.6 MHz)
32
32
32
32
32
32
32
32
32
2
4
200
100
40
20
10
4
68.35
40.97
17.47
8.814
4.420
1.770
0.885
0.442
0.177
5.63
3.98
2.81
1.99
1.41
0.99
0.70
0.52
0.39
98.0
98.0
98.0
98.0
98.0
98.0
98.0
98.0
98.0
10
20
40
100
200
400
1000
2
1
0.4
LOW-SPEED MODE (fCLK = 3.2 MHz)
32
32
32
32
32
32
32
32
32
2
4
25
12.5
5
8.544
5.121
2.184
1.102
0.552
0.221
0.111
0.055
0.022
5.63
3.98
2.81
1.99
1.41
0.99
0.70
0.52
0.39
98.0
98.0
98.0
98.0
98.0
98.0
98.0
98.0
98.0
10
20
2.5
40
1.25
0.5
100
200
400
1000
0.25
0.125
0.05
表7-4. Sinc3 Filter Performance (VREF = 4.096 V, 1x Input Range)
OSR
DATA RATE (SPS)
SNR (dB)
–3-dB FREQUENCY (Hz)
NOISE (μVRMS)
HIGH-SPEED MODE (fCLK = 25.6 MHz)
26667
32000
480
400
126
105
0.29
0.27
98.0
98.0
LOW-SPEED MODE (fCLK = 3.2 MHz)
26667
32000
60
50
16
13
0.29
0.27
98.0
98.0
表7-5. Sinc3 + Sinc1 Filter Performance (VREF = 4.096 V, 1x Input Range)
SINC3 OSR SINC1 OSR
DATA RATE (SPS)
SNR (dB)
–3-dB FREQUENCY (Hz)
NOISE (μVRMS)
HIGH-SPEED MODE (fCLK = 25.6 MHz)
32000
32000
3
5
133.3
80
54
34
0.19
0.15
98.0
98.0
LOW-SPEED MODE (fCLK = 3.2 MHz)
32000
32000
3
5
16.6
10
6.7
4.3
0.19
0.15
98.0
98.0
Copyright © 2022 Texas Instruments Incorporated
Submit Document Feedback
25
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
8 Detailed Description
8.1 Overview
The ADS117L11 is a high-performance, 16-bit, delta-sigma (ΔΣ) analog-to-digital converter (ADC) offering an
excellent combination of dc accuracy and ac performance. The device is optimized to provide high resolution
with low power consumption. Integrated input and reference precharge buffers simplify the driver requirements.
The digital filter consists of two programmable modes: low-latency mode (typically used for measuring dc
signals) and wideband mode (typically used for measuring ac signals).
The delta-sigma modulator produces low-resolution, high-frequency data proportional to the signal magnitude.
Noise shaping within the modulator shifts the quantization noise of the low-resolution data to an out-of-band
frequency range where the noise is removed by the digital filter. The noise remaining within the pass band is
white, which is reduced by the digital filter. The digital filter simultaneously decimates and filters the modulator
data to provide the high-resolution final output data.
The Functional Block Diagram shows the features of the ADS117L11. The modulator is a third-order, multibit
delta-sigma design that measures the differential input signal, VIN = (VAINP – VAINN), against the differential
reference, VREF = (VREFP – VREFN). Input and positive reference precharge buffers reduce the bandwidth and
driving requirements of the external input driver. The VCM output provides a buffered mid-supply voltage to drive
the common-mode voltage of an external driver stage.
The digital filter offers two modes of operation: the low-latency filter and the wideband filter. The low-latency filter
is programmable to sinc4, sinc4 + sinc1, sinc3, and sinc3 + sinc1 modes, allowing optimization between noise
performance and latency. The sinc3 + sinc1 filter provides rejection at 400 Hz, 60 Hz, 50 Hz, and 16.6 Hz. The
wideband filter is a multi-tap finite impulse response (FIR) design providing outstanding frequency response with
low pass-band ripple, steep transition-band, and high stop-band attenuation. Programmable oversampling ratio
(OSR) and two speed modes allow optimized choices of bandwidth, resolution, and device power consumption.
The SPI-compatible serial interface is used to configure the device and read conversion data. The interface
features daisy-chaining capability for convenient connection of multichannel, simultaneous-sampled systems.
Integrated cyclic redundancy check (CRC) error monitoring improves system-level reliability. DRDY is the
conversion data-ready output signal.
The device supports external clock operation for ac or dc applications, and internal oscillator operation for dc
applications. The START pin synchronizes the digital filter process. The RESET pin resets the ADC.
Supply voltage AVDD1 powers the precharge buffers and the input sampling switches. AVDD2 powers the
modulator via an internal regulator (CAPA). Supply voltage IOVDD is the digital I/O voltage that also powers the
digital core with an internal regulator (CAPD). The internal regulators minimize overall power consumption and
provide consistent levels of performance.
8.2 Functional Block Diagram
AVDD1
AVDD2
LDO
CAPD IOVDD
LDO
REFP REFN CAPA
÷ 2
VCM
Osc
CLK
Mux
ADS117L11
CS
Wideband
AINP
AINN
Filter
SCLK
SDI
SPI
Interface
Modulator
Low-latency
Filter
SDO/DRDY
DRDY
Control
Logic
START
RESET
DGND
AVSS
Copyright © 2022 Texas Instruments Incorporated
26
Submit Document Feedback
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
8.3 Feature Description
8.3.1 Analog Input (AINP, AINN)
The analog input of the ADC is differential, with the input defined as a difference voltage: VIN = VAINP – VAINN
.
For best performance, drive the input with a differential signal with the common-mode voltage centered to mid-
supply (AVDD1 + AVSS) / 2.
The ADC can accept either unipolar or bipolar input signals by configuring AVDD1 and AVSS accordingly. 图 8-1
shows an example of a differential signal with the supplies configured to unipolar operation. Symmetric input
voltage headroom is available when the common-mode voltage is at mid-supply (AVDD1 / 2). Use AVDD1 = 5 V
and AVSS = 0 V for unipolar operation (AVDD1 can be reduced to 3 V in low-speed mode). The VCM output
provides a buffered common-mode voltage to level-shift the output voltage in the external driver stage. 图 8-2
shows an example of a differential signal configured for bipolar operation. The common-mode voltage of the
signal is normally at 0 V. Use AVDD1 and AVSS = ±2.5 V for bipolar operation (AVDD and AVSS can be reduced
to ±1.5 V in low-speed mode).
AVDD1
AVDD1
AINP
AINP
VCM
VCM
AVDD1 / 2
0 V
AINN
AINN
AVSS
AVSS = 0 V
图8-1. Unipolar Differential Input Signal
图8-2. Bipolar Differential Input Signal
In both bipolar and unipolar power-supply configurations, the ADC can accept single-ended input signals by
tying the AINN input to AVSS or ground, or to mid-supply. However, because AINN is now a fixed voltage, the
voltage range of the ADC is limited by the input swing range of AINP (±2.5 V or 0 V to 5 V for a 5-V supply).
The simplified circuit of 图8-3 represents the analog input structure.
MUX[1:0] bits 1,0 of MUX register (address = 04h)
00b = Normal polarity (default)
01b = Inverted polarity
10b = Offset test
11b = CMRR test
AINP_BUF bit 1 of CONFIG1 register (address = 05h)
0b = buffer OFF (default)
1b = buffer ON
AVDD1
S9
S7
S1
CIN
Simplified input
S2
AINP
AINN
sampling network
S10
S8
S3
S4
S5
AINN_BUF bit 0 of CONFIG1 register (address = 05h)
0b = buffer OFF (default)
AVSS
S
6
1b = buffer ON
AVDD1 + AVSS
2
图8-3. Analog Input Circuit
Copyright © 2022 Texas Instruments Incorporated
Submit Document Feedback
27
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
Diodes protect the ADC inputs from electrostatic discharge (ESD) events that occur during the manufacturing
process and during printed circuit board (PCB) assembly when manufactured in an ESD-controlled environment.
If the inputs are driven below AVSS – 0.3 V, or above AVDD1 + 0.3 V, the protection diodes may conduct. If
these conditions are possible, use external clamp diodes, series resistors, or both to limit the input current to the
specified value.
The input multiplexer offers the option of normal or reverse input signal polarities. The multiplexer also provides
two internal test modes to help verify ADC performance. The offset test mode is used to verify noise and offset
error by providing a short to the ADC inputs. The resulting noise and offset voltage data are evaluated by the
user. CMRR performance is tested using the CMRR test mode by applying a CMRR test signal to the AINP
input. The resulting CMRR test data are also evaluated by the user. 表 8-1 shows the switch configurations of
the input multiplexer circuit of 图8-3.
表8-1. Input Multiplexer Configurations
MUX[1:0] BITS
SWITCHES
DESCRIPTION
00b
01b
10b
11b
S1, S4
Normal polarity input
Reverse polarity input
S2, S3
S5, S6
Internal noise and offset error test
S1, S5
CMRR test using a signal applied to AINP
The device has optional input precharge buffers to reduce the charge required by capacitor CIN during the input
sampling phase. When the capacitor is near full charge, the precharge buffers are bypassed (S7 and S8 of 图8-3
in up positions). The external signal driver then provides the fine charge to the capacitor. At the completion of the
sample phase, the sampling capacitor is discharged by the modulator to complete the cycle, at which time the
sample process repeats. The buffers reduce the transient input current required to charge CIN, therefore
reducing the settling time requirement of the signal. Incomplete settling of the input signal can lead to degraded
ADC performance. The input buffers are enabled by the AINP_BUF and AINN_BUF bits of the CONFIG1
register. In many cases, if AINN is tied to ground or to a low-impedance fixed potential, the AINN buffer can be
disabled to reduce power consumption.
With the input precharge buffers disabled, the charge required by the input sampling capacitor can be modeled
as an average input current flowing into the ADC inputs. As shown in 方程式 11 and 方程式 12, the input current
is comprised of differential and absolute components.
Input Current (Differential Input Voltage) = fMOD · CIN · 106 (μA/V)
(11)
(12)
where:
• fMOD = fCLK / 2 = 12.8 MHz (high-speed mode), 1.6 MHz (low-speed mode)
• CIN = 7.4 pF (1x input range), 3.6 pF (2x input range)
Input Current (Absolute Input Voltage) = fMOD·CCM · 106 (μA/V)
where:
• fMOD = fCLK / 2 = 12.8 MHz (high-speed mode), 1.6 MHz (low-speed mode)
• CCM = 0.35 pF (1x input range), 0.17 pF (2x input range)
For fMOD = 12.8 MHz, CIN = 7.4 pF, and CCM = 0.35 pF, the input current resulting from differential voltage is
95 μA/V and the input current resulting from the absolute voltage is 4.5 μA/V. For example, if AINP = 4.5 V and
AINN = 0.5 V, then VIN = 4 V. The total AINP input current = (4 V · 95 μA/V) + (4.5 V · 4.5 μA/V) = 400 μA,
and the total AINN current is (–4 V · 95 μA/V) + (0.5 V · 4.5 μA/V) = –378 μA.
The charge demand of the input sampling capacitor requires the signal to settle within a half cycle at the
modulator frequency t = 1 / (2 · fMOD). To satisfy this requirement, the driver bandwidth is typically required to be
much larger than the original signal frequency. The bandwidth of the driver can be determined to be sufficient
Copyright © 2022 Texas Instruments Incorporated
28
Submit Document Feedback
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
when the THD and SNR data sheet performance are achieved. In the low-speed mode of operation, the
modulator sampling is eight times slower, therefore more time is available for driver settling.
8.3.1.1 Input Range
The ADC has two programmable input ranges: 1x and 2x, where the 1x range is defined by VIN = ±VREF and the
2x range is defined by VIN = ±2 · VREF. The 2x input range doubles the available range when using a reference
voltage = 2.5 V or less. The 2x input range requires driving the inputs to the 5-V supply rails to exercise the full
range when using a 2.5-V reference voltage. When using a 4.096-V or 5-V reference voltage be sure to program
the ADC to the high-reference range mode. The 2x range operation is internally forced to the 1x range mode
when the high-reference range is selected. See the CONFIG1 register to program the input range. 表 8-2
summarizes the ADC input range options.
表8-2. ADC Input Range
INP_RNG BIT(1)
INPUT RANGE (V)
0
1
±VREF
±2·VREF
(1) The input range is forced to 1x when the high-reference range is
selected.
In some cases, the full available input range is limited by the power supply voltage. For example, the input range
exceeds the power supply voltage when using a 3-V power supply with a 2.5-V reference voltage in the 2x range
mode.
The ADC provides the option of bipolar or unipolar input signal operation. In bipolar mode, the ADC accepts
positive and negative signals (–VREF to VREF) with 15-bit output data resolution for positive signals and 15-bit
output data resolution for negative signals. In unipolar mode, the ADC accepts positive signals only (0 V to
VREF), providing 16-bit output data resolution. The mode is programmed by the BIP_UNI bit of the CONFIG4
register.
The ADC also provides the option of extended input range operation beyond the standard full-scale range. In
this mode, the input range is extended by 25% to provide signal headroom before clipping of the signal occurs.
Output data are scaled such that the positive and negative full-scale output codes (7FFFh and 8000h) in bipolar
input mode are at ±1.25 · k · VREF, where k is the 1x or 2x input range option.
SNR performance degrades when the signal exceeds 110% standard full-scale range because of modulator
saturation. The modulator MOD_FLAG bit of the STATUS register indicates when modulator saturation occurs.
图 8-4 shows SNR performance when operating in the extended range. See the CONFIG2 register to program
the extended range mode.
10
0
-10
-20
-30
-40
-50
-60
100
105
110
115
120
125
Input Amplitude (% of FS)
图8-4. Extended Range SNR Performance
Copyright © 2022 Texas Instruments Incorporated
Submit Document Feedback
29
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
8.3.2 Reference Voltage (REFP, REFN)
A reference voltage is required for operation. The reference voltage input is differential, defined as: VREF = VREFP
– VREFN, and applied to the REFP and REFN inputs. See the Reference Voltage Range section for details of
the reference voltage operating range.
As shown in 图8-5, the reference inputs have an input structure similar to the analog inputs. ESD diodes protect
the reference inputs. To keep these diodes from turning on, make sure the voltages on the reference pins do not
go below AVSS by more than 0.3 V, or above AVDD1 by 0.3 V. If these conditions are possible, use external
clamp diodes, series resistors, or both to limit the input current to the specified value.
REFP_BUF bit 3 of CONFIG1 register (address = 05h)
0b = buffer OFF (default)
1b = buffer ON
AVDD1
S2
S1
CREF
REFP
Simplified reference
sampling network
S3
REFN
AVSS
图8-5. Reference Input Circuit
The reference voltage is sampled by a sampling capacitor CREF. In unbuffered mode, current flows through the
reference inputs to charge the sampling capacitor. The current consists of a dc component and an ac component
that varies with the frequency of the modulator sampling clock. See the Electrical Characteristics table for the
reference input current specification.
The effect of charging the reference sampling capacitor requires the external reference driver to settle at the end
of the sample phase t = 1 / (2 · fMOD). Incomplete settling of the reference voltage can lead to excessive gain
error and gain error drift. Operation in low-speed mode reduces the modulator sampling clock frequency by
1/8th, therefore allowing more time for the reference driver to settle.
The ADC provides a precharge buffer option for the REFP input to reduce the charge drawn by the sampling
capacitor. The precharge buffer provides the coarse charge for the reference sampling capacitor CREF. Halfway
through the sample phase, the precharge buffer is bypassed (S1 is in an up position as demonstrated in 图 8-5),
at which time the external driver provides the fine charge to the sampling capacitor. Because the buffer reduces
the charge demand of the sampling capacitor, the bandwidth requirement of the external driver is greatly
reduced.
Many applications either ground REFN, or connect REFN to AVSS. A precharge buffer for REFN is not
necessary for these cases. For applications when REFN is not a low impedance source, consider buffering the
REFN input.
8.3.2.1 Reference Voltage Range
The operation of the ADC is optimized by separating the reference voltage into two operating ranges: low-
reference range and high-reference range. The reference voltage range must be programmed to match the
applied reference voltage, such as 2.5 V or 4.096 V. The low-reference operating range is 0.5 V to 2.75 V, and
the high-reference operating range is 1 V up to the AVDD1 – AVSS power supplies. For best performance
where the ranges overlap, such as reference voltage = 2.5 V, use the low-reference range. Program the
REF_RNG bit of the CONFIG1 register to the appropriate reference range to match the applied reference
voltage. When the high-reference range is selected, the input range is internally forced to 1x.
Copyright © 2022 Texas Instruments Incorporated
30
Submit Document Feedback
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
8.3.3 Clock Operation
图 8-6 shows the block diagram of the internal clock circuit. The ADC can be operated by an external clock or
the internal oscillator. The nominal value of fCLK is 25.6 MHz in high-speed mode and 3.2 MHz in low-speed
mode. A divide-by-eight option is available at the CLK input to divide the high-speed mode clock frequency to
provide the low-speed mode clock frequency. The clock frequency is divided by two to derive the modulator
sampling clock (fMOD).
÷ 8
1
0
CLK
1
0
fCLK
CLK_DIV
fMOD
÷ 2
bit 6 of CONFIG4 register
(address = 08h)
CLK_SEL
bit 7 of CONFIG4 register
(address = 08h)
25.6 MHz
Internal Oscillator
÷ 8
1
0
SPEED_MODE
bit 2 of CONFIG2 register
(address = 06h)
图8-6. Clock Block Diagram
8.3.3.1 Internal Oscillator
At power-up and after reset, the ADC defaults to internal oscillator mode (CLK_SEL bit = 0b). The frequency of
the internal oscillator automatically scales to high-speed or low-speed operation. Because of the clock jitter
associated with the internal oscillator, only use the internal oscillator for dc signal measurements. Do not perform
ac signal measurements when using the internal oscillator.
When changing the clock mode from an external clock to the internal oscillator, maintain the external clock for at
least four cycles after completing the SPI register write command used to change the clock mode. After the clock
mode changes, the ADC ignores control inputs (the START and RESET pins) for a period of 150 μs to allow
time for the internal oscillator to stabilize.
8.3.3.2 External Clock
To operate the ADC with an external clock, apply the clock signal to the CLK pin, then program the CLK_SEL bit
to 1b. A divide-by-eight option is available to operate the ADC in low-speed mode using the high-speed mode
clock frequency (set the CLK_DIV bit = 1b). The clock can be decreased from nominal to yield specific data rates
between the integer OSR values. However, the conversion noise when operating at the reduced clock frequency
is the same as the higher clock frequency. Reducing the conversion noise is only possible by increasing the
OSR value or changing the filter mode.
Clock jitter results in timing variations at the modulator sampling instant and if excessive, can lead to degraded
SNR performance. Thus, use a low-jitter clock signal free of noise from other signals. For example, with a 200-
kHz signal frequency, use an external clock with < 20-ps (rms) jitter. For lower signal frequencies, the clock jitter
requirement can be relaxed by –20 dB per decade of signal frequency. For example, with fIN = 20 kHz, a clock
with 200-ps jitter can be tolerated. Many types of RC oscillators exhibit high levels of jitter and must be avoided
for ac signal measurement. Instead, use a crystal-based clock oscillator for the clock signal. Avoid ringing on the
clock signal. A series resistor placed at the output of the clock buffer often helps reduce ringing.
8.3.4 Modulator
The ADS117L11 uses a switched-capacitor, third-order, singe-loop modulator with a 5-bit internal quantizer. This
modulator topology achieves excellent noise and linearity performance while consuming very low power. As with
most high-order modulators driven by high amplitude out-of-band signals, modulator saturation can occur. When
saturated, the in-band signal still converts, but the noise floor increases. 图 8-7 illustrates the amplitude limit of
out-of-band signals to avoid modulator saturation. The limit of dc and in-band signal amplitudes are 1 dB above
standard full scale.
Copyright © 2022 Texas Instruments Incorporated
Submit Document Feedback
31
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
5
0
-5
-10
-15
-20
-25
0.01
0.1
1
fIN/fMOD (Hz)
图8-7. Amplitude Limit to Avoid Modulator Saturation
Modulator saturation is indicated by the MOD_FLAG bit of the STATUS register. The modulator saturation status
is latched during the conversion period and is refreshed at completion of the next conversion. Modulator
saturation resulting from out-of-band signals can be avoided by using an antialias filter at the ADC inputs. The
Typical Application section describes an example of a fourth-order antialias filter; however, a low-order filter can
be used with equal effect provided the amplitude is below the saturation limit.
8.3.5 Digital Filter
The digital filter low-pass filters and decimates the low-resolution, high-speed data from the modulator to
produce high-resolution, low-speed output data. The programmable oversampling ratio (OSR) determines the
amount of filtering that affects signal bandwidth and conversion noise, and the final data rate through decimation.
The output data rate is defined by: fDATA = fMOD / OSR.
The ADC offers the choice of two filter modes: wideband and low latency. The filter mode selection optimizes
either the frequency response characteristics (wideband filter mode) or the time domain characteristics (low-
latency filter mode).
8.3.5.1 Wideband Filter
The wideband filter is a multistage FIR filter design featuring linear phase response, low pass-band ripple,
narrow transition band, and high stop-band attenuation. Because of the excellent frequency domain
performance, the wideband filter is effective for measuring ac signals. The ADC provides eight programmable
oversampling ratios (OSR) and two speed modes, offering a range of data rates, resolution, and device power
consumption to select from.
图 8-8 through 图 8-12 illustrate the frequency response of the wideband filter. 图 8-8 shows the pass-band
ripple. 图8-9 shows the detailed frequency response at the transition band.
0.002
0.0015
0.001
0
-20
-40
0.0005
0
-60
-80
-0.0005
-0.001
-0.0015
-0.002
-100
-120
-140
-160
0
0.1
0.2 0.3
Normalized Frequency (fIN/fDATA
0.4
0.5
0.4
0.42
0.44
0.46
Normalized Frequency (fIN/fDATA
0.48
0.5
0.52
)
)
图8-8. Wideband Filter Pass-Band Ripple
图8-9. Wideband Filter Transition Band
Copyright © 2022 Texas Instruments Incorporated
32
Submit Document Feedback
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
图 8-10 shows the frequency response to fDATA for OSR ≥ 64. The stop band begins at fDATA / 2 to prevent
aliasing at the Nyquist frequency. 图 8-11 shows the stop-band attenuation to fMOD for OSR = 32. In the stop-
band region, out-of-band input frequencies intermodulate with multiples of the chop frequency at fMOD / 32,
creating a pattern of response peaks that exceed the stop-band attenuation of the digital filter. The frequency
width of each response peak is twice the bandwidth of the filter. Improved stop-band attenuation is provided by
using an antialias filter at the ADC input. See the Typical Application section for details of a fourth-order antialias
filter.
0
-20
0
-20
-40
-60
-40
-80
-100
-120
-140
-160
-60
-80
-100
0
0.1 0.2 0.3 0.4 0.5 0.6 0.7 0.8 0.9
)
1
0
0.1 0.2 0.3 0.4 0.5 0.6 0.7 0.8 0.9
1
Normalized Frequency (fIN/fDATA
Normalized Frequency (fin/fmod
)
OSR ≥64
OSR = 32
图8-10. Wideband Filter Frequency Response
图8-11. Wideband Filter Stop-Band Attenuation
图 8-12 shows the filter response centered around fMOD. As shown, the filter response repeats at fMOD. If not
removed by an antialiasing filter, input frequencies at fMOD appear as aliased frequencies in the pass band.
Aliasing also occurs with input frequencies occurring at multiples of fMOD. The aliased frequency bands are
defined by:
Aliased frequency bands: (N · fMOD) ± fBW
(13)
where:
• N = 1, 2, 3, and so on
• fMOD = Modulator sampling frequency
• fBW = Filter bandwidth
0
-20
-40
-60
-80
-100
-120
-140
-160
-1
-0.8 -0.6 -0.4 -0.2
0
0.2 0.4 0.6 0.8
1
Normalized Frequency (fIN/fDATA − fMOD
)
图8-12. Wideband Filter Frequency Response Centered at fMOD
The group delay of the filter is the time for a continuous input signal to propagate from the filter input to the filter
output. Because the filter is a linear-phase design, the envelope of a complex input signal is undistorted by the
filter. The group delay (expressed in units of time) is constant versus frequency equal to the value = 34 / fDATA
.
After a step change is applied to the ADC input (when synchronous to DRDY falling edge), fully settled data
occurs 68 data periods later. 图 8-13 illustrates the filter group delay (34 / fDATA) and the settling time of a step
input (68 / fDATA).
Copyright © 2022 Texas Instruments Incorporated
Submit Document Feedback
33
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
110
100
90
80
70
60
50
40
30
20
10
0
Final Value
Group Delay
Initial Value
-10
0
4
8
12 16 20 24 28 32 36 40 44 48 52 56 60 64 68
Data Periods (1\fDATA
)
图8-13. Wideband Filter Step Response
The digital filter is restarted when the ADC is synchronized. The ADC suppresses the first 68 conversion periods
until the filter is fully settled. There is no need to discard data after synchronization. The duration of data
suppression is the conversion latency time as listed in the latency time column of 表 8-3. A 0.4-μs fixed
overhead time is incurred for all data rates. If a step change input is applied without synchronizing the ADC, then
the next 69 conversions are partially settled data.
表8-3. Wideband Filter
OSR
DATA RATE (kSPS)
LATENCY TIME (µs)(1)
–0.1-dB FREQUENCY (kHz) –3-dB FREQUENCY (kHz)
HIGH-SPEED MODE (fCLK = 25.6 MHz)
32
64
400
200
100
50
165
82.5
174.96
87.48
43.74
21.87
10.935
5.467
2.734
1.367
170.6
340.6
128
256
512
1024
2014
4096
41.25
20.625
10.312
5.156
2.578
1.289
680.6
1360.6
2720.6
5440.6
10880.6
21760.6
25
12.5
6.25
3.125
LOW-SPEED MODE (fCLK = 3.2 MHz)
32
64
50
25
20.625
10.312
5.156
2.578
1.289
0.645
0.322
0.161
21.87
10.935
5.467
2.734
1.367
0.683
0.342
0.171
1364.8
2724.8
128
256
512
1024
2048
4096
12.5
5444.8
6.25
10884.8
21764.8
43524.8
87044.8
174084.8
3.125
1.5625
0.78125
0.390625
(1) Latency time increases by 8 / fCLK (µs) when the analog input buffers are enabled.
8.3.5.2 Low-Latency Filter (Sinc)
The low-latency filter is a cascaded-integrator-comb (CIC) topology that minimizes the delay (latency) as the
conversion data propagates through the filter. The CIC filter is otherwise known as a sinc filter because of the
characteristic sinx/x (sinc) frequency response. The latency time is shorter compared to the wideband filter,
making the filter suitable for fast acquisition of dc signals. The device offers the choice of four sinc filter
configurations: sinc4, sinc4 + sinc1, sinc3, and sinc3 + sinc1 to provide trade-offs of acquisition time, noise
performance, and line-cycle rejection.
Latency is defined as the time from synchronization to the falling edge of DRDY, at which time, fully settled data
are available. Data do not need to be discarded because unsettled data are suppressed by the ADC. Detailed
latency data for each sinc filter mode are given in 表8-4 through 表8-7.
Copyright © 2022 Texas Instruments Incorporated
34
Submit Document Feedback
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
If the input is changed without synchronization, then the next conversion data are partially settled. The number
of conversions required for fully settled data in this case is found by rounding the latency time value to the next
whole number of conversion periods.
方程式 14 is the general expression of the sinc-filter frequency response. For single-stage sinc filter options (for
example, the single-stage sinc3 or sinc4 filter), the second stage is not used.
n
Aπf
fMOD
ABπf
fMOD
sin
sin
H(f)
=
πf
fMOD
Aπf
fMOD
Asin
Bsin
(14)
where:
• f = Signal frequency
• A = Stage 1 OSR, B = Stage 2 OSR
• fMOD = fCLK / 2 = 12.8 MHz (high-speed mode), 1.6 MHz (low-speed mode)
• n = Order of the stage 1 filter (3 or 4)
8.3.5.2.1 Sinc4 Filter
The sinc4 filter averages and decimates the high-speed modulator data to yield data rates from 1066.6 kSPS to
3.125 kSPS in high-speed mode, and data rates from 133.333 kSPS to 0.390625 kSPS in low-speed mode.
Increasing the OSR value decreases the data rate and simultaneously reduces signal bandwidth and total noise
resulting from increased decimation and data averaging. 表8-4 lists the sinc4 filter characteristics.
表8-4. Sinc4 Filter Characteristics
OSR
DATA RATE (kSPS)
LATENCY TIME (µs)(1)
–3-dB FREQUENCY (kHz)
HIGH-SPEED MODE (fCLK = 25.6 MHz)
12
16
1066.666
242.666
182
4.38
5.63
800
533.333
400
24
121.333
91.0
8.13
32
10.63
20.63
40.63
80.63
160.63
320.63
640.63
1280.63
64
200
45.5
128
256
512
1024
2048
4096
100
22.75
11.375
5.687
2.844
1.422
0.711
50
25
12.5
6.25
3.125
LOW-SPEED MODE (fCLK = 3.2 MHz)
12
16
133.333
30.333
22.75
15.166
11.375
5.687
2.844
1.422
0.711
0.355
0.177
35.04
45.04
100
66.666
50
24
65.04
32
85.04
64
25
165.04
325.04
645.04
1285.04
2565.04
5125.04
128
256
512
1024
2048
12.5
6.25
3.125
1.5625
0.78125
Copyright © 2022 Texas Instruments Incorporated
Submit Document Feedback
35
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
表8-4. Sinc4 Filter Characteristics (continued)
OSR
DATA RATE (kSPS)
LATENCY TIME (µs)(1)
10245.04
–3-dB FREQUENCY (kHz)
4096
0.390625
0.089
(1) Latency time increases by 8 / fCLK (µs) when the analog input buffers are enabled.
图 8-14 and 图 8-15 show the sinc4 filter frequency response at OSR = 32. The frequency response consists of
a series of response nulls occurring at discrete frequencies. The null frequencies occur at multiples of fDATA. At
the null frequencies, the filter has zero gain. A folded image of the overall frequency response appears at
multiples of fMOD, as illustrated in the fMOD frequency plot of 图 8-15. No attenuation is provided by the filter at
input frequencies near n · fMOD (n = 1, 2, 3, and so on), and if present, alias into the pass band.
0
-20
0
-20
-40
-40
-60
-60
-80
-80
-100
-120
-140
-160
-100
-120
-140
-160
0
1
2
Normalized Frequency (fIN/fDATA
3
4
0
4
8
12
16
Normalized Frequency (fIN/fDATA)
20
24
28
32
)
图8-14. Sinc4 Frequency Response
图8-15. Sinc4 Frequency Response to fMOD (OSR =
(OSR = 32)
32)
8.3.5.2.2 Sinc4 + Sinc1 Filter
The sinc4 + sinc1 filter is the cascade of two filter sections: sinc4 and sinc1. The OSR of the sinc4 stage is a
constant value (32) and the programmable OSR of the sinc1 stage determines the output data rate. The sinc4 +
sinc1 filter mode has comparably less latency time than that of the single-stage sinc4 filter. 表 8-5 summarizes
the sinc4 + sinc1 filter characteristics.
表8-5. Sinc4 + Sinc1 Filter Characteristics
SINC4 OSR
SINC1 OSR
DATA RATE (kSPS)
LATENCY TIME (µs)(1)
–3-dB FREQUENCY (kHz)
HIGH-SPEED MODE (fCLK = 25.6 MHz)
32
32
32
32
32
32
32
32
32
2
4
200
100
40
20
10
4
68.35
40.97
17.47
8.814
4.420
1.770
0.885
0.442
0.177
13.13
18.13
10
33.13
20
58.13
40
108.13
258.13
508.13
1008.13
2508.13
100
200
400
1000
2
1
0.4
LOW-SPEED MODE (fCLK = 3.2 MHz)
32
32
32
32
32
32
2
4
25
12.5
5
8.544
5.121
2.184
1.102
0.552
0.221
105.04
145.04
265.04
465.04
865.04
2065.04
10
20
40
100
2.5
1.25
0.5
Copyright © 2022 Texas Instruments Incorporated
36
Submit Document Feedback
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
表8-5. Sinc4 + Sinc1 Filter Characteristics (continued)
SINC4 OSR
SINC1 OSR
200
DATA RATE (kSPS)
LATENCY TIME (µs)(1)
4065.04
–3-dB FREQUENCY (kHz)
32
32
32
0.25
0.125
0.05
0.111
0.055
0.022
400
8065.04
1000
20065.04
(1) Latency time increases by 8 / fCLK (µs) when the analog input buffers are enabled.
图 8-16 shows the frequency response of the sinc4 + sinc1 filter for three values of OSR. The combined
frequency response is the overlay of the sinc1 filter with the sinc4 filter. For low values of OSR, the response
profile is dominated by the rolloff of the sinc4 filter. Nulls in the frequency response occur at n · fDATA, n = 1, 2, 3,
and so on. At the null frequencies, the filter has zero gain.
0
-20
-40
-60
-80
-100
-120
OSR = 2
OSR = 20
OSR = 200
-140
-160
0
1
2
3
4
5
6
Normalized Frequency (fIN/fDATA
)
图8-16. Sinc4 + Sinc1 Frequency Response
8.3.5.2.3 Sinc3 Filter
The sinc3 filter mode is a single-stage filter. Relatively high values of OSR provide line-cycle rejection with data
rates = 480 SPS, 400 SPS, 60 SPS, and 50 SPS. Because of the large width of the frequency response notch,
excellent line-frequency NMRR and CMRR can be achieved with this filter. 表8-6 summarizes the characteristics
of the sinc3 filter.
表8-6. Sinc3 Filter Characteristics
REJECTION OF FIRST NULL (dB)
DATA RATE
(SPS)
–3-dB FREQUENCY
OSR
LATENCY (ms)
(Hz)
2% CLOCK TOLERANCE 6% CLOCK TOLERANCE
HIGH-SPEED MODE (fCLK = 25.6 MHz)
26667
32000
480
400
126
105
6.25
7.50
100
71
100
71
LOW-SPEED MODE (fCLK = 3.2 MHz)
26667
32000
60
50
15.7
13.1
50.01
60.01
100
100
71
71
图8-17 shows the frequency response of the sinc3 filter (OSR = 32000). 图8-18 shows the detailed response in
the region of 0.9 to 1.1 · fIN / fDATA
.
Copyright © 2022 Texas Instruments Incorporated
Submit Document Feedback
37
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
0
-20
0
-20
-40
-40
-60
-60
-80
-80
-100
-120
-140
-160
-100
-120
-140
-160
0
0.5
1
1.5
2
2.5
3
3.5
Normalized Frequency (fIN/fDATA
4
4.5
5
0.9 0.92 0.94 0.96 0.98
1
Normalized Frequency (fIN/fDATA
1.02 1.04 1.06 1.08 1.1
)
)
图8-17. Sinc3 Frequency Response
图8-18. Detail Sinc3 Frequency Response (OSR =
(OSR = 32000)
32000)
8.3.5.2.4 Sinc3 + Sinc1 Filter
The sinc3 + sinc1 filter mode is the cascade of the sinc3 and the sinc1 filter. The OSR of the sinc3 stage is fixed
(32000) and the OSR of the sinc1 stage is programmable to 3 and 5. 表 8-7 summarizes the characteristics of
the sinc3 + sinc1 filter.
表8-7. Sinc3 + Sinc1 Filter Characteristics
REJECTION OF FIRST NULL (dB)
–3-dB
FREQUENCY
(HZ)
DATA RATE
(SPS)
LATENCY
(ms)
SINC3 OSR
SINC1 OSR
6% CLOCK
2% CLOCK TOLERANCE
TOLERANCE
HIGH-SPEED MODE (fCLK = 25.6 MHz)
32000
32000
3
5
133.3
80
54
34
12.5
17.5
37
37
26
26
LOW-SPEED MODE (fCLK = 3.2 MHz)
32000
32000
3
5
16.7
10
6.7
4.2
100.1
34
34
26
26
140.01
图 8-19 shows the frequency response of the sinc3 + sinc1 filter. The frequency response exhibits the
characteristic sinc filter response lobes and nulls. The nulls occur at fDATA and at multiples thereof. 图 8-20
shows the detailed response in the region of 0.9 to 1.1 · fIN / fDATA
.
0
-20
-40
-60
-80
0
-20
-40
-60
-80
-100
-120
-140
-160
-100
-120
-140
-160
0
1
2
3
4
5
6
Normalized Frequency (fIN/fDATA
7
8
9
0.9 0.92 0.94 0.96 0.98
1
Normalized Frequency (fIN/fDATA)
1.02 1.04 1.06 1.08 1.1
)
图8-19. Sinc3 + Sinc1 Frequency Response
图8-20. Detail Sinc3 + Sinc1 Frequency Response
8.3.6 Power Supplies
The device has three analog power-supply pins (AVDD1, AVSS, and AVDD2) and one digital power-supply pin
(IOVDD). The power supplies can be sequenced in any order and are tolerant of slow or fast power-supply
Copyright © 2022 Texas Instruments Incorporated
38
Submit Document Feedback
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
voltage ramp rates. However, in no case must any analog or digital input exceed the respective AVDD1 and
AVSS (analog) or IOVDD (digital) power supply.
8.3.6.1 AVDD1 and AVSS
AVDD1 and AVSS power the precharge buffers and the internal sampling switches. The ADC can be configured
either for bipolar input operation (such as using ±2.5-V power supplies), or for unipolar input operation (such as
AVDD1 = 5 V and AVSS = DGND). Use a parallel combination of 1-µF and 0.1-µF bypass capacitors across the
AVDD1 supply voltage and the AVSS pin, with a 3-Ωseries resistor placed in series between the capacitors and
the AVDD1 pin. Place the resistor and capacitors as close as possible to the AVDD1 pin.
8.3.6.2 AVDD2
AVDD2 is with respect to AVSS and powers the modulator core. AVDD2 can be connected to AVDD1 to simplify
the required supply voltages, or AVDD2 can be operated by a lower supply voltage to minimize device power
consumption. Use a combination of 1-µF and 0.1-µF bypass capacitors across the AVDD2 to AVSS supply pins.
表8-8 shows examples of AVDD1, AVSS, and AVDD2 power-supply configurations.
表8-8. AVDD1, AVSS, and AVDD2 Power-Supply Voltages (All Voltages with Respect to DGND)
HIGH-SPEED MODE
LOW-SPEED MODE
SUPPLY
CONFIGURATION
AVDD1
5 V
AVSS
0 V
AVDD2
AVDD1
3 V to 5 V
AVSS
AVDD2
Unipolar
Bipolar
1.8 V to 5 V
0 V to 2.5 V
0 V
1.8 V to 5 V
0.3 V to 2.5 V
2.5 V
1.5 V to 2.5 V
–2.5 V
–1.5 V to –2.5 V
8.3.6.3 IOVDD
IOVDD is the digital I/O supply voltage pin for the device. IOVDD is internally regulated to 1.25 V to supply
power to the digital core. Bypass IOVDD to DGND with a parallel combination of 1-µF and 0.1-µF capacitors.
The voltage level of IOVDD is independent of the analog supply configuration.
8.3.6.4 Power-On Reset (POR)
The ADC uses power-supply monitors to detect power-up and supply brownout events. Power-up or power-
cycling of the IOVDD digital supply results in device reset. Power-up or power-cycling of the analog power
supplies does not reset the ADC.
图8-21 shows the digital power-on thresholds of the IOVDD and the internal CAPD voltages. When the voltages
are above the respective thresholds, the ADC is released from reset. DRDY later transitions high when the SPI
is ready for communication. If the START pin is high, the ADC immediately begins conversions with the DRDY
pin pulsing for each conversion. However, valid conversion data only occur after the power supplies and
reference voltage are stabilized. The POR_FLAG bit of the STATUS register indicates the device POR. Write 1b
to clear the bit to detect the next POR event.
IOVDD – DGND
1.56 V typ.
+
–
VCAPD – DGND
1.25 V typ.
+
–
POR_FLAG latched
ALV_FLAG latched
DRDY
SPI Ready
图8-21. Digital Supply Threshold
Copyright © 2022 Texas Instruments Incorporated
Submit Document Feedback
39
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
图 8-22 illustrates the power-on thresholds of the analog power supplies. Four monitors are used for four analog
supply voltage conditions (AVDD1 –DGND), (AVDD1 –AVSS), (AVDD2 –AVSS), and (CAPA –AVSS). Valid
conversion data are available after all power supplies and the reference voltage are stabilized after power-on.
The ALV_FLAG bit of the STATUS register sets when any analog power voltage falls below the respective
threshold. Write 1b to clear the bit to detect the next analog supply low-voltage condition. Power cycling the
analog power supplies does not reset the ADC. Because a low voltage on the IOVDD supply also resets the
internal analog LDO (CAPA), the analog low-voltage flag (ALV_FLAG) is also set.
AVDD1 – AVSS
2.17 V typ.
+
–
AVDD1 – DGND
1.31 V typ.
+
–
AVDD2 – AVSS
1.38 V typ.
+
–
VCAPA – AVSS
1.21 V typ.
+
–
ALV_FLAG latched
图8-22. Analog Supply Threshold
8.3.6.5 CAPA and CAPD
CAPA and CAPD are the output voltages of the internal analog and digital voltage regulators. The regulators are
used to reduce the supply voltage to operate internal sub-circuits and are not designed to drive external loads.
CAPA is the analog regulator voltage output and is powered from AVDD2. The output voltage is 1.6 V with
respect to AVSS. Bypass CAPA with a 1-µF capacitor to AVSS. CAPD is the digital regulator voltage output,
powered from IOVDD. The regulator output is 1.25 V with respect to DGND. Bypass CAPD with a 1-µF capacitor
to DGND.
8.3.7 VCM Output Voltage
The VCM pin provides a buffered output voltage at the mid-point of the AVDD1 –AVSS power supply. The VCM
voltage is intended to drive the output common-mode control input of a fully differential amplifier (FDA) to
establish the common-mode voltage for the ADC input signal. With many types of FDAs, the same common-
mode voltage is provided when the common-mode control input of these devices are floated when using the
same power supply. If VCM is not used, the pin can be left unconnected. The VCM output is enabled by the
VCM bit of the CONFIG1 register.
8.4 Device Functional Modes
8.4.1 Power-Scalable Speed Modes
The ADC offers two power-scalable speed modes that determine the range of conversion data rates and power
consumed by the ADC. The modes allow optimization of signal bandwidth, data rate, and power consumption.
High-speed mode provides maximum data rate and signal bandwidth, and low-speed mode minimizes power
consumption for applications that do not require large signal bandwidths. The ADC clock frequency must be
adapted to the operating mode. For high-speed mode the clock frequency is 25.6 MHz, and for low-speed mode
the clock frequency is 3.2 MHz (see the Clock Operation section for the internal clock divider option). The speed
mode is programmed by the SPEED_MODE bit of the CONFIG2 register.
8.4.2 Idle Mode
When conversions are stopped, the ADC can be programmed to remain in a full-powered idle mode or enter a
low-power standby mode. In idle mode, the analog circuit remains fully operational, including sampling of the
signal and voltage reference inputs. Only the digital filter is forced inactive. When conversions are restarted, the
Copyright © 2022 Texas Instruments Incorporated
40
Submit Document Feedback
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
digital filter is reactivated to begin the conversion process. Idle mode (default) is programmed by the
STBY_MODE bit of the CONFIG2 register.
8.4.3 Standby Mode
The ADC has the option of engaging the standby mode when conversions are stopped. Standby mode is an
automatic power-down mode enabled by the STBY_MODE bit of the CONFIG2 register. Standby is entered and
exited when conversions stop and start, respectively. During standby, sampling of the signal and reference
voltage are stopped. When conversions are restarted, sampling of the signal and reference voltages resume.
Exiting standby mode requires an additional 24 clock cycles to the normal conversion latency time.
8.4.4 Power-Down Mode
Power-down mode is engaged by setting the PWDN bit of the CONFIG2 register. In power-down mode, the
analog and digital sections are powered off, except for a small bias current required to maintain SPI operation
needed to exit power-down mode by clearing the register bit. The digital LDO also remains active to maintain
user register settings. The sampling of the signal and voltage reference are stopped during power-down mode.
Exit power-down mode by writing 0b to the PWDN bit or by resetting the device.
8.4.5 Reset
The ADC performs an automatic reset at power-on and can also be manually reset by the RESET pin or SPI
operation. At reset the control logic, digital filter, and SPI restart and the user registers reset to the default
values. See 图6-3 for details when the ADC is available for operation after reset.
8.4.5.1 RESET Pin
The RESET pin is an active low input. The ADC is reset by taking RESET low then back high. Because the
RESET pin has an internal 20-kΩpullup resistor, RESET can be left unconnected if not used. The RESET pin is
a Schmitt-triggered input designed to reduce noise sensitivity. See 图 6-3 for RESET pin timing and for the start
of SPI communications after reset. Because the ADC performs an automatic reset at power-on, a reset is not
required after device power-on.
8.4.5.2 Reset by SPI Register Write
The device is reset through SPI operation by writing 01011000b to the CONTROL register. Writing any other
value to this register does not result in reset. In 4-wire SPI mode, reset takes effect at the end of the frame at the
time CS is taken high. In 3-wire SPI mode, reset takes effect on the last falling edge of SCLK of the register write
operation. Reset in 3-wire SPI mode requires that the SPI is synchronized to the SPI host. If SPI synchronization
is not assured, use the pattern described in the Reset by SPI Input Pattern section to reset the device. Reset
can be validated by checking the POR_FLAG of the STATUS register.
8.4.5.3 Reset by SPI Input Pattern
The device is also reset through SPI operation by inputting a special bit pattern. The input pattern does not
follow the input command format. There are two input patterns in which to reset the ADC. Pattern 1 consists of a
minimum 1023 consecutive ones followed by one zero. The device resets on the falling edge of SCLK when the
final zero is shifted in. This pattern can be used for either 3- or 4-wire SPI modes. 图 8-23 shows a pattern 1
reset example.
CS
1
1024
SCLK
SDI
Reset
图8-23. Reset Pattern 1 (3-Wire or 4-Wire SPI Mode)
Copyright © 2022 Texas Instruments Incorporated
Submit Document Feedback
41
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
Reset pattern 2 is only for use with the 4-wire SPI mode. To reset, input a minimum of 1024 consecutive ones
(no ending zero value), followed by taking CS high at which time reset occurs. Use pattern 2 when the devices
are connected in daisy-chain mode. 图8-24 shows a pattern 2 reset example.
CS
SCLK
SDI
Reset
1
1024
图8-24. Reset Pattern 2 (4-Wire SPI Mode)
8.4.6 Synchronization
Conversions are synchronized and controlled by the START pin or, optionally, through SPI operation. If
controlling conversions through SPI operation, keep the START pin low to avoid contention with the pin. Writing
to any register from 04h through 0Eh causes the conversion to restart, thus resulting in loss of synchronization.
Resynchronization of the ADC may be necessary in this case.
The ADC has three modes to synchronize and control conversions: synchronized, start/stop, and one-shot
modes, each with specific functionalities. Program the selected mode of synchronization by the
START_MODE[1:0] bits of the CONFIG2 register. Only the start/stop and one-shot control modes can be
controlled through SPI operation.
After the ADC is synchronized, the first conversion is fully settled data but incurs a delay (latency time)
compared to the normal data period. This latency is needed to account for full settling of the digital filter. The
latency time depends on the data rate and the filter mode (see the Digital Filter section for filter latency details).
8.4.6.1 Synchronized Control Mode
In synchronized control mode, the ADC converts continuously regardless if START is high or low. The ADC is
synchronized on the rising edge of START. When synchronized, the first DRDY falling edge is delayed to
account for the filter settling time (latency time). Both a single-pulse input and a continuous-clock input can be
applied to the START pin in this mode.
The ADC synchronizes at the rising edge of START. If the time to the next rising edge of START is an n multiple
of the conversion period, within a ±1 / fCLK window, the ADC does not resynchronize (n = 1, 2, 3, and so on).
Synchronization does not occur because the ADC conversion period is already synchronized to the period of the
START signal. If the period of the START signal is not an n multiple of the conversion period, the ADC
resynchronizes. As a result of the propagation delay of the digital filter, a phase difference exists between the
START signal and the DRDY output. 图 8-25 shows synchronization to the START signal when the period of
START pulses is not equal to an n multiple of the conversion period.
START pin
1/fDATA
DRDY
latency
latency
图8-25. Synchronized Control Mode
8.4.6.2 Start/Stop Control Mode
Start/stop control mode is a gate-control mode used to start and stop conversions. Conversions are started by
taking the START pin high or, if conversions are controlled through SPI operation, by writing 1b to the START bit
of the CONTROL register. Preclear the CONTROL register by writing 00h before setting the START bit.
Conversions continue until stopped by taking the START pin low, or by writing 1b to the STOP bit through SPI
operation. DRDY is driven high at conversion start and is driven low when each conversion data are ready. If
Copyright © 2022 Texas Instruments Incorporated
42
Submit Document Feedback
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
START is taken low or 1b is written to the STOP bit while conversions are in progress, the ongoing conversion
finishes as normal and then stops. (See 图6-4 for detailed START timing).
To restart an ongoing conversion, pulse START low to high, or write 1b to the START bit a second time. 图 8-26
illustrates the START and DRDY operation. If conversions are stopped in standby mode, DRDY returns high
three clock cycles after falling low, otherwise DRDY remains low until being forced high at the eighth SCLK edge
during conversion data readout. If data are not read, DRDY remains low and pulses high just before the next
DRDY falling edge.
START bit = 1b
START bit = 1b
START pin
or
START/STOP bits
STOP bit = 1b
idle
1/fDATA
DRDY
latency
latency
(Idle mode)
standby
DRDY
(Standby mode)
图8-26. Start/Stop Control Mode
8.4.6.3 One-Shot Control Mode
One-shot control mode initiates a single conversion when START is taken high or, through SPI operation, when
the START bit of the CONTROL register is set to 1b. DRDY drives high to indicate the conversion is started and
drives low when the conversion is complete. Data are available for readback at that time.
Taking START low, or writing 1b to the STOP bit, does not interrupt the ongoing conversion. The STOP bit has
no effect. To restart the conversion, pulse START low to high, or write 1b to the START bit a second time. 图
8-27 shows the one-shot control mode operation. In standby mode, DRDY returns high three clock cycles after
transitioning low, otherwise DRDY remains low until forced high at the next rising edge of START.
START bit = 1b
START bit = 1b
START pin
or
START bit
DRDY
(Idle mode)
latency
latency
idle
standby
DRDY
(Standby mode)
图8-27. One-Shot Control Mode
8.4.7 Conversion-Start Delay Time
A programmable delay time is provided to delay the start of the conversion cycle after the START pin or START
bit is asserted. This delay time allows for settling of external components, such as the voltage reference after
exiting standby mode, or for additional settling time when switching the signal through an external multiplexer.
After the initial delay time, subsequent conversions are not delayed. The programmed value of this delay time
adds to the value of the conversion latency time of the digital filter. See the DELAY[2:0] bits of the CONFIG3
register for programming details.
Copyright © 2022 Texas Instruments Incorporated
Submit Document Feedback
43
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
8.4.8 Calibration
The ADS117L11 provides the ability to calibrate offset and gain errors by user-programmable offset and gain
correction registers. As shown in 图 8-28, the 24-bit offset correction value is subtracted from the conversion
data before being multiplied by the 24-bit gain correction value. Final output data are rounded to 16-bit resolution
and clipped to +FS and –FS code values after the calibration operation.
VAINP
+
ADCA D C
Digital
Filter
Data clipped and
rounded to 16 bits
Final
Output
Σ
VAINN
-
1/400000h
OFFSET registers
(register addresses = 09h, 0Ah, 0Bh)
GAIN registers
(register addresses = 0Ch, 0Dh, 0Eh)
图8-28. Calibration Block Diagram
方程式15 shows how conversion data are calibrated:
Final Output Data = (Data –OFFSET) × GAIN / 400000h
(15)
8.4.8.1 OFFSET2, OFFSET1, OFFSET0 Calibration Registers (Addresses 9h, Ah, Bh)
The offset calibration value is a 24-bit value consisting of three 8-bit registers coded in 2's-complement format.
The offset value is subtracted from the conversion data. The 16-bit output data is left-justified to the 24-bit offset
value with register 09h the most-significant byte, register 0Ah the middle byte, and register 0Bh the sub-LSB
byte. 表8-9 shows example offset calibration values.
表8-9. Offset Calibration Values
OFFSET CALIBRATION VALUE
OFFSET APPLIED
–16 LSB
–1 LSB
001000h
000100h
FFFF00h
FFF000h
1 LSB
16 LSB
8.4.8.2 GAIN2, GAIN1, GAIN0 Calibration Registers (Addresses 0Ch, 0Dh, 0Eh)
The gain calibration value is a 24-bit value consisting of three 8-bit registers coded in straight binary format and
normalized to unity gain at 400000h. Register 0Ch is the most-significant byte, register 0Dh is the middle byte,
and register 0Eh is the least-significant byte. For example, to correct a gain error greater than 1, the calculated
gain calibration value is less than 400000h. 表8-10 shows example gain calibration values.
表8-10. Gain Calibration Values
GAIN CALIBRATION VALUE
GAIN APPLIED
433333h
1.05
1
400000h
3CCCCCh
0.95
Copyright © 2022 Texas Instruments Incorporated
44
Submit Document Feedback
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
8.4.8.3 Calibration Procedure
The recommended calibration procedure is as follows:
1. Preset the offset and gain calibration registers to 000000h and 400000h, respectively.
2. Perform offset calibration in bipolar input mode by shorting the ADC inputs, or short the inputs at the system
level to include the offset error of the external amplifier stages. In unipolar mode, perform offset calibration
with inputs greater than 0 V to avoid clipped readings that occur with inputs less than 0 V. Acquire
conversion data and write the average value of the data to the offset calibration registers. Averaging the data
reduces conversion noise to improve calibration accuracy.
3. Perform gain calibration by applying a calibration signal to the ADC input or at the system level to include the
gain error of the external buffer stages. For the standard input range mode, choose the calibration voltage to
be less than the full-scale input range to avoid clipping the output code. Clipped output codes result in
inaccurate calibration. For example, use a 3.9-V calibration signal with VREF = 4.096 V. When operating in
the extended range mode, the calibration signal can be equal to VREF without causing clipped output codes.
Acquire conversion data and average the results. Use 方程式16 to calculate the gain calibration value.
Gain Calibration Value = (expected output code / actual output code) · 4000h
(16)
For example, the expected output code of a 3.9-V calibration voltage using a 4.096-V reference voltage is:
(3.9 V / 4.096 V) · 7FFFh = 79E0h.
Copyright © 2022 Texas Instruments Incorporated
Submit Document Feedback
45
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
8.5 Programming
8.5.1 Serial Interface (SPI)
The serial interface is used to read conversion data, configure device registers, and control ADC conversions.
The optional CRC mode is used to validate error-free data transmission between the host and ADC. A separate
CRC based on the register map is used to detect register map changes after the initial register data are loaded.
The serial interface consists of four lines: CS, SCLK, SDI, and SDO/DRDY. The interface operates in the
peripheral mode (passive) where SCLK is driven by the host. The interface is compatible to SPI mode 1 (CPOL
= 0 and CPHA = 1). In SPI mode 1, SCLK idles low, and data are updated on SCLK rising edges and read on
SCLK falling edges. The interface supports full-duplex operation, meaning input data and output data can be
transmitted simultaneously. The interface also supports daisy-chain connection of multiple ADCs to simplify the
SPI connection.
8.5.1.1 Chip Select (CS)
CS is an active-low input that enables the interface for communication. The communication frame is started by
taking CS low and is ended by taking CS high. When CS is taken high, the device ends the frame by interpreting
the last 16-bits of input data (24 bits in CRC mode) regardless of the total number of bits shifted in. When CS is
high, the SPI interface resets, commands are blocked, and SDO/DRDY enters a high-impedance state. DRDY is
an active output regardless of the state of CS. CS can be tied low to operate the interface in 3-wire SPI mode.
8.5.1.2 Serial Clock (SCLK)
SCLK is the serial clock input used to shift data into and out of the ADC. Output data are updated on the rising
edge of SCLK and input data are latched on the falling edge of SCLK. SCLK is a Schmitt-triggered input
designed to increase noise immunity. Even though SCLK is noise resistant, keep SCLK as noise-free as possible
to avoid unintentional SCLK transitions. Avoid ringing and overshoot on the SCLK input. A series termination
resistor at the SCLK driver can often reduce ringing.
8.5.1.3 Serial Data Input (SDI)
SDI is the serial interface data input. SDI is used to input data to the device. Input data are latched on the falling
edge of SCLK. SDI can be idled high or low when not active.
8.5.1.4 Serial Data Output/Data Ready (SDO/DRDY)
SDO/DRDY is a dual-function output pin. This pin is programmable to provide output data only, or to provide
output data and the data-ready indication. The dual-function mode multiplexes output data and data-ready
operations on a single pin. Output data are updated on the rising edge of SCLK. The SDO/DRDY pin is in a
high-Z state when CS is high. See the SDO/DRDY section for details of dual-function operation. The
SDO_MODE bit of the CONFIG2 register programs the mode.
8.5.2 SPI Frame
Communication through the serial interface is based on the concept of frames. A frame consists of a prescribed
number of SCLKs required to shift in or shift out data. A frame is started by taking CS low and is ended by taking
CS high. When CS is taken high, the device interprets the last 16 bits (or 24 bits in CRC mode) of input data
regardless of the amount of data shifted into the device. In typical use, the input frame is sized to match the
output frame by padding the frame with leading zeros if needed. However, if not transmitting and receiving data
in full-duplex mode, the input data frame can be the minimum size of 16 bits (or 24 bits in CRC mode). The
output frame size, as given in 表 8-11, depends on the optional STATUS header and CRC bytes. After the ADC
is powered up or reset, the default output frame size is 16 bits. In 3-wire SPI mode, the input frame must match
the size of the output frame for the SPI to remain synchronized.
Copyright © 2022 Texas Instruments Incorporated
46
Submit Document Feedback
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
表8-11. Output Frame Size
STATUS BYTE
CRC BYTE
FRAME SIZE
No
No
No
Yes
No
16 bits
24 bits
Yes
Yes
24 bits
Yes
32 bits
8.5.3 SPI CRC
The SPI cyclic redundancy check (CRC) is an SPI check code used to detect transmission errors to and from the
host controller. A CRC byte is transmitted with the ADC input data by the host and a CRC byte is transmitted
with the output data by the ADC. The SPI CRC error check is enabled by the SPI_CRC bit of the CONFIG4
register.
The CRC code is calculated by the host on the two command bytes. Any input bytes padded to the start of the
frame are not included in the CRC calculation. The ADC checks the input command CRC code against an
internal code calculated over the two input command bytes. If the CRC codes do not match, the command is not
executed and the SPI_ERR bit is set in the STATUS byte. Register write operations are blocked except to the
STATUS register to allow clearing the SPI CRC error by writing 1b to the SPI_ERR bit. Register read operations
are not blocked unless an SPI_CRC error is detected in the immediately preceding register-read command
frame.
The number of bytes used to calculate the output CRC code depends on the amount of data bytes transmitted in
the frame. All data bytes that precede the output CRC code are used in the CRC calculation. 表 8-12 shows the
number of bytes used for the output CRC calculation.
表8-12. Byte Count of Output CRC Code
BYTE COUNT BYTE FIELD DESCRIPTION
2
2
3
3
16 bits of conversion data
One byte of register data + 00h pad byte
16 bits of conversion data + STATUS byte
One byte of register data + two 00h pad bytes
The CRC code calculation is the 8-bit remainder of the bitwise exclusive-OR (XOR) operation of the variable
length argument with the CRC polynomial. The CRC is based on the CRC-8-ATM (HEC) polynomial: X8 + X2 +
X1 + 1. The nine coefficients of the polynomial are: 100000111. The input argument is XOR'd with FFh allowing
error detection in the event that SDI and SDO/DRDY fail high or fail low.
The following procedure is used to compute the CRC code value:
1. Left shift the initial data value by eight bits by appending 0s in the LSB, creating a new data value.
2. XOR the MSB of the new data value from step 1 with FFh.
3. Align the MSB of the CRC polynomial (100000111) to the left-most, logic 1 of the data.
4. The bits of the data values that are not in alignment with the CRC polynomial drop down and append to the
right of the new XOR result. XOR the data value with the aligned CRC polynomial. The XOR operation
creates a new, shorter-length value.
5. If the XOR result is less than 100h, the procedure ends, yielding the 8-bit CRC code result. Otherwise,
continue with the XOR operation at step 3 using the current XOR result. The number of loop iterations
depend on the value of the initial data.
8.5.4 Register Map CRC
The register map CRC is used to check the register map contents for unintended changes. Write a new register
map CRC code to the CRC register whenever the registers are changed. The CRC code is calculated over the
00h to 0Eh register addresses, skipping the 02h and 03h addresses (STATUS and CONTROL registers). The
ADC continuously compares the CRC code written to the CRC register to an internal value. If the values do not
match, the REG_ERR bit in the STATUS register is set. If set, correct the register values or update the CRC
Copyright © 2022 Texas Instruments Incorporated
Submit Document Feedback
47
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
code then write 1b to the bit to clear the error flag. No other action is taken by the ADC in the event of a register
map error. The register map CRC check is optional and is enabled by the REG_CRC bit of the CONFIG4
register.
Read the REV_ID register of the individual ADC when calculating the CRC code because the REV_ID can
change during device production without notice. Set the REG_CRC bit to 1 (enabled) when calculating the CRC
code because this bit must be set to enable the CRC check. The register map CRC code computation is the
same as the one shown in the SPI CRC section.
8.5.5 Full-Duplex Operation
The serial interface supports full-duplex operation. Full-duplex operation allows the simultaneous transmission
and reception of data in one frame. For example, the register read command for the next register can be input at
the same time that data of the previously addressed register are output, which doubles the throughput when
reading multiple registers. An example of full-duplex operation is illustrated in 图8-30.
8.5.6 Device Commands
Commands are used to read and write register data. The register map of 表8-16 consists of a series of one-byte
registers, accessible by read and write operations. The minimum frame length of the input command sequence
is two bytes (three bytes in CRC mode). If desired, the input command sequence can be padded with leading
zeros to match the length of the output data frame. In CRC mode, the device interprets the two bytes
immediately preceding the CRC byte at the end of the frame. 表8-13 shows the ADS117L11 device commands.
表8-13. SPI Commands
DESCRIPTION
No operation
BYTE1
BYTE2
BYTE 3 (Optional CRC Byte)
D7h
00h
00h
Read register command
Write register command
40h + address [3:0]
80h + address [3:0]
Don't care
Register data
CRC of byte 1 and byte 2
CRC of byte 1 and byte 2
There are special extended-length bit patterns that are longer than the standard command length. These
patterns are used to reset the ADC and to reset the frame in three-wire SPI operation. The extended bit patterns
are explained in the Reset by SPI Input Pattern and 3-Wire SPI Mode sections.
8.5.6.1 No-Operation
The no-operation command bytes are 00h and 00h. Use this command if no input command is desired. If the SPI
CRC check is enabled, the CRC byte is required (byte 3), which is always D7h for bytes 00h and 00h. SDI can
be held low during data readback, but in CRC mode the SPI_ERR flag is set, which blocks future register write
operations. The SPI_ERR flag can be ignored while reading conversion data until the next register write
operation. At that point, the SPI_ERR flag of the STATUS register must be manually cleared by writing 1b.
8.5.6.2 Read Register Command
The read register command is used to read register data. The command follows an off-frame protocol in which
the read command is sent in one frame and the ADC responds with register data in the next frame. The first byte
of the command is the base command value (40h) added to the 4-bit register address. The value of the second
command byte is arbitrary, but is used together with the first byte for the CRC. The response to registers outside
the valid address range is 00h. The register data format is most-significant-bit first.
图 8-29 illustrates an example of reading register data using the 16-bit output frame size. Frame 1 is the
command frame and frame 2 is the data response frame. The frames are delimited by taking CS high. The data
response frame is padded with 00h after the register data byte to fill the 16-bit frame. If desired, the data
response frame can be shortened after the data byte by taking CS high.
If operating in full-duplex mode (such as a simultaneous read of 16-bit conversion data + CRC byte option during
the input of the register read command), pad the command frame with a leading 00h value to match the length of
the data response frame. When configuring multiple registers, full-duplex operation can be used to double the
throughput of the read register operations by inputting the next read register command during the data response
frame of the previous register.
Copyright © 2022 Texas Instruments Incorporated
48
Submit Document Feedback
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
Frame 1
8
Frame 2
CS
16
8
16
SCLK
SDI
40h + Address[3:0]
Data (B)
Arbitrary
Data (B)
00h
00h
(A)
00h pad
SDO/DRDY
Reg data
A. Previous state of SDO/DRDY before the first SCLK.
B. Data are either 16 bits of conversion data, or if the read register command is sent in the prior frame, the data field is the register data
byte + 00h pad byte.
图8-29. Read Register Data, Minimum 16-Bit Frame Size
图 8-30 shows an example of the read register operation using the maximum 32-bit frame size in full-duplex
operation. In frame 1, conversion data are output at the same time as the input of the read register command (if
the previous frame was not a read register command). The input command is padded with a don't care byte in
order to match the length of the output data frame. The input pad byte is excluded from the CRC-IN code
calculation. Frame 2 shows the input of the next read register command concurrent with the output of the
previous register data. A zero-value pad byte is added after the register data to place CRC-OUT in the same
location as with a conversion data output frame. The CRC-OUT code includes all preceding bytes within the data
output frame. The SPI_ERR bit of the STATUS header indicates if an SPI CRC error occurred and whether the
read register command is accepted.
Frame 1
CS
8
16
24
32
SCLK
SDI
CRC-IN (A)
40h + Address[3:0]
Data (C)
Arbitrary
Data (C)
don’t care
CRC-OUT (A)
STATUS (B)
(D)
SDO/DRDY
Frame 2
16
CS
8
24
32
SCLK
CRC-IN (A)
40h + Address[3:0]
Reg Data
SDI
don’t care
Arbitrary
00h pad
CRC-OUT (A)
STATUS (B)
(D)
SDO/DRDY
A. Optional CRC byte. If CRC is disabled, the frame shortens by one byte.
B. Optional STATUS byte. If STATUS is disabled, the frame shortens by one byte.
C. Depending on the previous operation, the data field is either conversion data or register data + one 00h pad byte
D. Previous state of SDO/DRDY before the first SCLK.
图8-30. Read Register Data, Maximum 32-Bit Frame Size
Copyright © 2022 Texas Instruments Incorporated
Submit Document Feedback
49
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
8.5.6.3 Write Register Command
The write register command is used to write register data. The write register operation is performed in a single
frame. The first byte of the command is the base value (80h) added to the 4-bit register address. The second
byte of the command is the register data. Write operations to registers outside the valid address range are
ignored.
图 8-31 shows an example of a register write operation using the 16-bit frame size. If operating in full-duplex
mode (simultaneous reading of 16-bit conversion data + CRC and STATUS bytes during the input of the register
write command), include one or more leading pad bytes as necessary to the input data to match the length of the
output frame. When configuring a series of registers (when conversion data can be ignored), the minimum 16-bit
frame size can be used for the best throughput.
CS
16
8
SCLK
SDI
80h + Address[3:0]
Data (B)
Reg data
Data (B)
(A)
SDO/DRDY
A. Previous state of SDO/DRDY before the first SCLK.
B. Data are either the conversion data, or if the read register command was sent in a prior frame, the data field is register data byte + one
00h pad byte.
图8-31. Write Register Data, Minimum 16-Bit Frame Size
图 8-32 shows an example of a write register operation using the maximum 32-bit frame size. Full-duplex
operation is also illustrated to show simultaneous input of the command and output of conversion data. The input
frame is prefixed with a don't care byte to match the output frame length so all conversion data bytes are
transmitted. Successful write operations are verified by reading back the register data, or by checking the
SPI_ERR bit of the STATUS byte for input byte CRC errors. If an SPI CRC input error occurred, SPI_ERR is set
and further register write operations are blocked (except for the STATUS register) until reset by writing 1b to the
same SPI_ERR bit.
CS
8
16
24
32
SCLK
SDI
CRC-IN (A)
80h + Address[3:0]
Reg data
Data (C)
don’t care
SDO/DRDY
Data (C)
CRC-OUT (A)
STATUS (B)
(D)
A. Optional CRC byte. If CRC is disabled, the frame shortens by one byte.
B. Optional STATUS byte. If STATUS is disabled, the frame shortens by one byte.
C. The data field is either 16-bits of conversion data, or if the read register command was sent in the prior frame, register data byte + one
00h pad byte.
D. Previous state of SDO/DRDY before the first SCLK.
图8-32. Write Register Data, Maximum 32-Bit Frame Size
Copyright © 2022 Texas Instruments Incorporated
50
Submit Document Feedback
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
8.5.7 Read Conversion Data
Conversion data are read by taking CS low and by applying SCLK to shift out data directly (no command is
used). Conversion data are buffered, which allows data to be read up to one fMOD clock cycle before the next
DRDY falling edge. Conversion data may be read multiple times until the next conversion data are ready. If the
register read command was sent in the previous frame then register data replaces the conversion data.
图8-33 shows an example of reading the 16-bit conversion data with the STATUS and CRC bytes disabled.
(C)
DRDY
CS
8
16
SCLK
SDI
00h
00h
LSB Data(B)
MSB Data(B)
(A)
SDO/DRDY
A. Before the first SCLK, SDO/DRDY is the previous state when SDO_MODE = 0b. Otherwise, SDO/DRDY follows DRDY.
B. The data field is two bytes.
C. In synchronized and start/stop control modes, DRDY returns high at the eighth SCLK falling edge. In one-shot control mode, DRDY
remains low until a new conversion is started.
图8-33. Conversion Data Read, Short Format
图 8-34 is an example of the long-format read data operation, which includes the STATUS header byte and the
CRC byte. This example also shows the optional use of a full-duplex transmission when a register command is
input at the same time the conversion data are output. If no input command is desired, the input bytes are 00h,
00h, and D7h. The output CRC (CRC-OUT) code computation includes the STATUS byte. If the conversion data
readback is stopped after the eighth SCLK of the MSB data, DRDY returns high and the DRDY bit of the
STATUS header goes low to indicate a data-read attempt.
(E)
DRDY
CS
8
16
24
32
SCLK
SDI
CRC-IN (A)
Command Byte 2
LSB Data (C)
Command Byte 1
MSB Data (C)
don’t care
CRC-OUT (A)
STATUS (B)
(D)
SDO/DRDY
A. Optional CRC byte. If the CRC is disabled, the frame shortens by one byte.
B. Optional STATUS header. If STATUS is disabled, the frame shortens by one byte.
C. The data field is two bytes.
D. If the SDO_MODE bit = 0, the previous state of SDO/DRDY remains until SCLK begins. Otherwise, SDO/DRDY follows DRDY.
E. In synchronized and start/stop control modes, DRDY returns high at the 16th SCLK falling edge (eighth bit of the MS data byte). In one-
shot control mode, DRDY stays low until a new conversion is started.
图8-34. Conversion Data Read, Long Format
Conversion data can be read asynchronous to DRDY. However, when conversion data are read close to the
DRDY falling edge, there is uncertainty whether previous data or new data are output. If the SCLK shift
Copyright © 2022 Texas Instruments Incorporated
Submit Document Feedback
51
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
operation starts at least one fMOD clock cycle before the DRDY falling edge, then old data are provided. If the
shift operation starts at least one fMOD clock cycle after DRDY, then new data are output. The DRDY bit of the
STATUS header indicates if the data are old (previously read data) or new.
8.5.7.1 Conversion Data
If the input is configured for bipolar mode, the conversion data are coded in 2's-complement format, MSB (sign
bit) first, to represent positive and negative signals over the range of –VREF to VREF. If the input is configured for
unipolar mode, the conversion data are coded in straight-binary format to represent only positive signals over the
range of 0 V to VREF. 表8-14 and 表8-15 show the output data format for bipolar and unipolar input modes. The
conversion data are clipped to positive and negative full-scale code values when the input signal exceeds the
respective positive and negative full-scale signal range.
表8-14. Conversion Data Format (Bipolar Input Mode)
INPUT VOLTAGE (V)(1)
1.25 · k · VREF · (215 –1) / 215
k · VREF · (215 –1) / 215
k · VREF / 215
STANDARD RANGE(2)
EXTENDED RANGE(2)
7FFFh
7FFFh
0001h
0000h
FFFFh
8000h
8000h
7FFFh
6666h
0001h
0
0000h
–k · VREF / 215
FFFFh
999Ah
–k · VREF
8000h
–1.25 · k · VREF
表8-15. Conversion Data Format (Unipolar Input Mode)
INPUT VOLTAGE (V)(1)
1.25 · k · VREF
k · VREF
STANDARD RANGE(2)
EXTENDED RANGE(2)
FFFFh
FFFFh
0001h
0000h
FFFFh
CCCCh
0001h
0000h
k · VREF / 216
≤0
(1) k = 1x or 2x input range option.
(2) Ideal output data, excluding offset, gain, linearity, and noise errors.
8.5.7.2 Data Ready
There are several methods available to determine when conversion data are ready for readback.
1. Hardware: Monitor the DRDY or the SDO/DRDY pin
2. Software: Monitor the DRDY bit of the STATUS header byte
3. Clock count: Count the number of ADC clocks to predict when data are ready
8.5.7.2.1 DRDY
DRDY is the data-ready output signal. DRDY drives high when conversions are started or resynchronized, and
drives low when conversion data are ready. DRDY is driven back high at the eighth SCLK during conversion
data read. This behavior applies to the synchronized and the start/stop control modes. In one-shot control mode,
DRDY stays low during conversion data read. If the ADC is programmed to enter standby mode (STBY_MODE
bit = 1b), DRDY is driven back high three fCLK cycles after transitioning low. If conversion data are not read,
DRDY pulses high just prior to the next falling edge. See the Synchronization section for details of DRDY
operation for each of the conversion control modes. DRDY is an active output whether CS is high or low.
8.5.7.2.2 SDO/DRDY
SDO/DRDY is a dual-function output pin that can be programmed to automatically change modes from data
ready, when not reading data, to data output mode, when reading data. This pin can replace the function of the
DRDY pin to conserve the number of SPI I/O lines. When programmed to the dual-function mode (SDO_MODE
bit = 1b) and when CS is low, SDO/DRDY mirrors DRDY until the first rising edge of SCLK, at which time the pin
changes mode to provide data output. When the data read operation is complete (16th falling edge of SCLK, or
Copyright © 2022 Texas Instruments Incorporated
52
Submit Document Feedback
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
32nd edge if the CRC and STATUS header bytes are included), the pin reverts back to mirroring DRDY. 图 8-35
illustrates the operation of SDO/DRDY.
(A)
DRDY
CS
8
16
SCLK
LSB Data
LSB Data
SDO/DRDY
MSB Data
MSB Data
DRDY function
(SDO_MODE bit = 1b)
Previous Data
SDO/DRDY
(SDO_MODE bit = 0b)
A. In synchronized and start/stop control modes, DRDY returns high at the eighth SCLK falling edge (eighth bit of MSB data). In one-shot
control mode, DRDY stays low until a new conversion is started.
图8-35. SDO/DRDY and DRDY Function
8.5.7.2.3 DRDY Bit
The software method of determining data ready is by polling the DRDY bit (bit 0 of the STATUS header). When
DRDY = 1b, the data are new from the last data read operation, otherwise the data supplied are the previous
data. After data are read, the bit stays cleared until the next conversion data are ready. To avoid missing data,
poll the bit at least as often as the output data rate.
8.5.7.2.4 Clock Counting
Another method to determine when data are ready is to count clock cycles. This method is only possible using
an external clock because the internal clock oscillator is not observable. After synchronization or conversion
start, the number of clock cycles of the first conversion increases compared to the normal conversion data
period. The initial number of clock cycles is equal to the latency time of the digital filter, as listed in the Digital
Filter section.
8.5.7.3 STATUS Header
A STATUS header is an optional byte prefixed to the conversion data. See 表 8-20 for the STATUS header field
descriptions. The STATUS header is enabled by setting the STATUS bit of the CONFIG4 register. The STATUS
header byte sent with conversion data has the same content as the STATUS register.
8.5.8 Daisy-Chain Operation
In simultaneous-sampling systems using multiple ADCs, the devices can be connected in a daisy-chain string to
reduce the number of SPI connections. A daisy-chain connection links together the SPI output of one device to
the SPI input of the next device so the devices in the chain appear as a single logical device to the host
controller. There is no special programming required for daisy-chain operation, simply apply additional shift
clocks to access all devices in the chain. For simplified operation, program the same SPI frame size for each
device (for example, when enabling the CRC option of all devices, thus producing a 24-bit frame size).
图 8-36 illustrates four devices connected in a daisy-chain configuration. The SDI of ADS117L11 (1) connects to
the host SPI data out, and SDO/DRDY of ADS117L11 (4) connects to the host SPI data input. The shift
operation is simultaneous for all devices in the chain. After each ADC shifts out the conversion data, the data of
SDI appears on SDO/DRDY to drive the SDI of the next device in the chain. The shift operation continues until
the last device in the chain is reached. The SPI frame ends when CS is taken high, at which time the data shifted
into each device is interpreted. The SDO/DRDY pin must be programmed to data output-only mode.
Copyright © 2022 Texas Instruments Incorporated
Submit Document Feedback
53
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
IOVDD
IOVDD
IOVDD
IOVDD
ADS117L11 (4)
ADS117L11 (3)
ADS117L11 (2)
ADS117L11 (1)
SPI Controller
Data Out
Chip Select
SCLK
SDO/DRDY SDI
SDO/DRDY SDI
SDO/DRDY SDI
SDO/DRDY SDI
CS
CS
CS
CS
SCLK
SCLK
SCLK
SCLK
Data In
图8-36. Daisy-Chain Connection
图8-37 shows the initial communication using 16-bit frame size for each device after device power up.
CS
SDI of
ADC (1)
ADC (4) DATA ADC (3) DATA ADC (2) DATA ADC (1) DATA
SCLK
64 SCLK with 16-bit frames
图8-37. 16-Bit Data Input Sequence
To input data, the host first shifts in the data intended for the last device in the chain. The number of input bytes
for each ADC is sized to match the output frame size. The default frame size is 16 bits (CRC and STATUS byes
are default off), so initially each ADC requires two command bytes. The input data of ADC (4) is first, followed by
the input data of ADC (3), and so forth.
图 8-38 shows the detailed input data sequence for the daisy-chain write register operation of 图 8-36. 32-bit
frames for each ADC are shown (16 bits of data, with the STATUS and CRC bytes enabled). Command
operations can be different for each ADC. The read register operation requires a second frame operation to read
out the register data.
Daisy-chain frame
CS
128
120
40
8
16
24
32
SCLK
SDI
(Device #1)
80h + address[3:0] 4
Reg data 4
LSB data 4
CRC-IN 4 (A)
00h
CRC-IN 1 (A)
Reg data 1
LSB data 1
00h
CRC-OUT 1 (A)
MSB data 4
STATUS 3 (C)
CRC-OUT 4 (A)
STATUS 4 (C)
SDO/DRDY
(Device #4)
(B)
A. Optional CRC byte. If CRC is disabled, the individual frames shorten one byte.
B. Previous state of SDO/DRDY before SCLK is applied.
C. Optional STATUS header. If STATUS is disabled, the individual frames shorten one byte.
图8-38. Write Register Data in Daisy-Chain Connection
图 8-39 illustrates the clock sequence to read conversion data from the device connection in 图 8-36. This
example illustrates a 24-bit output frame (16-bits of data, with the CRC byte enabled). The output data of ADC
(4) is first in the sequence, followed by the data of ADC (3), and so on. The total number of clocks required to
shift out the data is given by the number of bits per frame × the number of devices in the chain. In this example,
24-bit output frames × four devices result in 96 total clocks.
Copyright © 2022 Texas Instruments Incorporated
54
Submit Document Feedback
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
Daisy-chain frame
24
CS
88
96
8
16
32
SCLK
SDI
(Device #1)
D7h (A)
D7h(A)
00h
00h
00h
00h
CRC-OUT 1(A)
CRC-OUT 4(A)
MSB data 3
SDO/DRDY
(Device #4)
(B)
LSB data 4
LSB data 1
MSB data 4
A. Optional CRC byte. If CRC is disabled, the individual frames shorten one byte.
B. Previous state of SDO/DRDY before SCLK is applied.
图8-39. Read Conversion Data in Daisy-Chain Connection
As shown in 方程式 17, the maximum number of devices connected in daisy-chain configuration is limited by the
SCLK signal frequency, data rate, and number of bits per frame. The same limitation applies to parallel-
connected SPI because the data from each ADC is also read sequentially.
Maximum devices in a chain = ⌊fSCLK / (fDATA · bits per frame)⌋
(17)
For example, if fSCLK = 20 MHz, fDATA = 100 kSPS, and the maximum length 32-bit frames are used, the
maximum number of daisy-chain connected devices is the floor of: ⌊20 MHz / (100 kHz · 32)⌋ = 6.
8.5.9 3-Wire SPI Mode
The ADC has the option of 3-wire SPI operation by grounding CS. 3-wire mode is detected by the ADC when CS
is grounded at power up or after reset. 3-wire SPI mode is indicated by bit 7 (CS_MODE) of the STATUS
register. The device changes to 4-wire SPI mode any time CS is taken high.
Because CS no longer controls frame timing in 3-wire SPI mode, SCLKs are counted by the ADC to determine
the beginning and ending of a frame. The number of SCLK bits must be controlled by the host and must match
the size of the output frame. The number of bits per frame depends on device configuration. The size of the
output frame is listed in 表8-11. Because frame timing is determined by the number of SCLKs, avoid inadvertent
SCLK transitions, such as those possibly occurring at power up.
3-wire SPI mode supports the same command format and clocking as the 4-wire mode, except there is no CS
toggling and therefore no wait time between frames.
8.5.9.1 3-Wire SPI Mode Frame Reset
In 3-wire SPI mode, an unintended SCLK can misalign the frame, resulting in loss of frame synchronization to
the ADC. As shown in 图 8-40, the SPI is resynchronized without requiring an ADC reset by sending an SPI
reset pattern. The reset pattern is a minimum of 63 consecutive 1s followed by one 0 at the 64th SCLK. The 65th
SCLK starts a new SPI frame. Optionally, the ADC can be completely reset by toggling RESET or by the reset
pattern shown in the Reset by SPI Input Pattern section.
1
64
SCLK
SDI
SPI Reset
图8-40. 3-Wire Mode SPI Reset Pattern
Copyright © 2022 Texas Instruments Incorporated
Submit Document Feedback
55
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
8.6 Registers
表8-16 lists the register map of the ADS117L11. Register data are read or written one register at a time for each
read or write operation in a frame. Writing to any register address 4h through Eh results in a conversion restart
and loss of synchronization. If the ADC is idle (conversions are stopped), new conversions are not started.
表8-16. ADS117L11 Register Map Overview
ADDRESS
0h
REGISTER
DEV_ID
REV_ID
STATUS
CONTROL
MUX
DEFAULT
01h
BIT 7
BIT 6
BIT 5
BIT 4
DEV_ID[7:0]
REV_ID[7:0]
SPI_ERR
BIT 3
BIT 2
BIT 1
BIT 0
1h
xxh
2h
x1100xxxb
00h
CS_MODE
ALV_FLAG
POR_FLAG
REG_ERR
ADC_ERR
MOD_FLAG
START
DRDY
STOP
3h
RESET[5:0]
RESERVED
INP_RNG
4h
00h
MUX[1:0]
5h
CONFIG1
CONFIG2
CONFIG3
CONFIG4
OFFSET2
OFFSET1
OFFSET0
GAIN2
00h
RESERVED
EXT_RNG
REF_RNG
RESERVED
DELAY[2:0]
CLK_DIV
VCM
REFP_BUF
RESERVED
AINP_BUF
AINN_BUF
PWDN
6h
00h
SDO_MODE
START_MODE[1:0]
SPEED_MODE STBY_MODE
FILTER[4:0]
7h
00h
8h
08h
CLK_SEL
OUT_DRV
BIP_UNI
RESERVED
SPI_CRC
REG_CRC
STATUS
9h
00h
OFFSET[23:16]
Ah
00h
OFFSET[15:8]
OFFSET[7:0]
GAIN[23:16]
GAIN[15:8]
GAIN[7:0]
Bh
00h
Ch
Dh
Eh
40h
GAIN1
00h
GAIN0
00h
Fh
CRC
00h
CRC[7:0]
表8-17 lists the access codes of the registers.
表8-17. Register Access Type Codes
Access Type
Code
Description
Read Type
R
Read
Write Type
W
Write
Reset or Default Value
-x
Value after reset (default value)
8.6.1 DEV_ID Register (Address = 0h) [reset = 01h]
Return to the Register Map Overview.
图8-41. DEV_ID Register
7
6
5
4
3
2
1
0
DEV_ID[7:0]
R-01h
表8-18. DEV_ID Register Field Descriptions
Bit
7:0
Field
DEV_ID[7:0]
Type
Reset
Description
R
00h
Device ID.
01h = ADS117L11
Copyright © 2022 Texas Instruments Incorporated
56
Submit Document Feedback
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
8.6.2 REV_ID Register (Address = 1h) [reset = xxh]
Return to the Register Map Overview.
图8-42. REV_ID Register
7
6
5
4
3
2
1
0
REVID[7:0]
R-xxxxxxxxb
表8-19. REV_ID Register Field Descriptions
Bit
7:0
Field
REV_ID[7:0]
Type
Reset
Description
R
xxxxxxxxb
Die revision ID
The die revision ID can change during device production without
notice.
8.6.3 STATUS Register (Address = 2h) [reset = x1100xxxb]
Return to the Register Map Overview.
图8-43. STATUS Register
7
6
5
4
3
2
1
0
CS_MODE
R-xb
ALV_FLAG
R/W-1b
POR_FLAG
R/W-1b
SPI_ERR
R/W-0b
REG_ERR
R/W-0b
ADC_ERR
R-xb
MOD_FLAG
R-xb
DRDY
R-xb
表8-20. STATUS Register Field Descriptions
Bit
Field
Type
Reset
Description
7
CS_MODE
R
xb
CS mode.
This bit indicates 4-wire or 3-wire SPI mode. The mode is
determined by the state of CS at power up or after reset.
0b = 4-wire SPI operation (CS is active)
1b = 3-wire SPI operation (CS is tied low)
6
ALV_FLAG
R/W
1b
Analog supply low-voltage flag.
This bit indicates a low-voltage condition occurred on the analog
power supplies. Write 1b to clear the flag to detect the next low-
voltage condition.
0b = No analog supply low-voltage condition from when flag last
cleared
1b = Analog supply low-voltage condition detected
5
POR_FLAG
R/W
1b
Power-on reset (POR) flag.
This bit indicates a reset from device power-on, by a brownout of the
IOVDD supply, CAPD bypass output, or by a user-initiated reset.
Write 1b to clear the flag to detect the next reset.
0b = No reset from when the flag last cleared
1b = Device reset occurred
Copyright © 2022 Texas Instruments Incorporated
Submit Document Feedback
57
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
表8-20. STATUS Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
4
SPI_ERR
R/W
0b
SPI communication CRC error.
This bit indicates an SPI CRC error. If set, register write operations
are blocked, except for the STATUS register that allows clearing the
error (write 1b to clear the error). Register read operations remain
functional. The SPI CRC error detection is enabled by the SPI_CRC
bit (CONFIG4 register).
0b = No error
1b = SPI CRC error
3
REG_ERR
R/W
0b
Register map CRC error.
REG_ERR indicates if the written register map CRC (0Fh) value
does not match the internal ADC calculated value. Write 1b to clear
the register map CRC error or clear the REG_CRC bit. Set the
REG_CRC bit (CONFIG4 register) to enable the register map error
check.
0b = No error
1b = Register map CRC error
2
1
ADC_ERR
R
R
xb
xb
Internal ADC error.
ADC_ERR indicates an internal error. Perform a power cycle or reset
the device.
0b = No ADC error
1b = ADC error detected
MOD_FLAG
Modulator saturation flag.
This bit indicates a transient or continuous modulator saturation
occurred during the conversion cycle. The flag is updated at the
completion of each conversion.
0b = Modulator not saturated
1b = Modulator saturation detected during the conversion cycle
0
DRDY
R
xb
Data-ready bit.
DRDY indicates when new conversion data are ready. The DRDY bit
is the inverse of the DRDY pin. Poll the bit to determine if conversion
data are new or are repeated data from the last read operation.
DRDY = 1 indicates data are new. In one-shot control mode, the bit
remains at 1b until a new conversion is started.
0b = Data are not new
1b = Data are new
Copyright © 2022 Texas Instruments Incorporated
58
Submit Document Feedback
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
8.6.4 CONTROL Register (Address = 3h) [reset = 00h]
Return to the Register Map Overview.
图8-44. CONTROL Register
7
6
5
4
3
2
1
0
RESET[5:0]
W-000000b
START
W-0b
STOP
W-0b
表8-21. CONTROL Register Field Descriptions
Bit
Field
Type
Reset
Description
7:2
RESET[5:0]
W
000000b
Device reset.
Write 010110b to reset the ADC. The adjacent START and STOP
bits must be set to 00b in the same write operation to reset the ADC.
These bits always read 000000b.
1
START
W
0b
Start conversion.
Conversions are started or restarted by writing 1b. Preclear the
CONTROL register by writing 00h prior to writing the START bit. In
one-shot control mode, one conversion is started. In start/stop
control mode, conversions are started and continue until stopped by
the STOP bit. Writing 1b to START while a conversion is ongoing
restarts the conversion. This bit has no effect in synchronized control
mode. Writing 1b to both the START and STOP bits has no effect.
START is self-clearing and always reads 0b.
0b = No operation
1b = Start or restart conversion
0
STOP
W
0b
Stop conversion.
This bit stops conversions after the current conversion completes.
This bit has no effect in synchronized control mode. Writing 1b to
both the START and STOP has no effect. STOP is self-clearing and
always reads 0b.
0b = No operation
1b = Stop conversion after the current conversion completes
Copyright © 2022 Texas Instruments Incorporated
Submit Document Feedback
59
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
8.6.5 MUX Register (Address = 4h) [reset = 00h]
Return to the Register Map Overview.
图8-45. MUX Register
7
6
5
4
3
2
1
0
RESERVED
R-000000b
MUX[1:0]
R/W-00b
表8-22. MUX Register Field Descriptions
Bit
Field
Type
Reset
000000b
00b
Description
7:2
1:0
RESERVED
MUX[1:0]
R
Reserved
R/W
Input multiplexer selection.
These bits select the polarity of the analog input and selects the test
modes. See the Analog Input section for details.
00b = Normal input polarity
01b = Inverted input polarity
10b = Offset and noise test: AINP and AINN disconnected, ADC
inputs internally shorted to (AVDD1 + AVSS) / 2
11b = Common-mode test: ADC inputs internally shorted and
connected to AINP
Copyright © 2022 Texas Instruments Incorporated
60
Submit Document Feedback
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
8.6.6 CONFIG1 Register (Address = 5h) [reset = 00h]
Return to the Register Map Overview.
图8-46. CONFIG1 Register
7
6
5
4
3
2
1
0
RESERVED
R-0b
REF_RNG
R/W-0b
INP_RNG
R/W-0b
VCM
REFP_BUF
R/W-0b
RESERVED
R-0b
AINP_BUF
R/W-0b
AINN_BUF
R/W-0b
R/W-0b
表8-23. CONFIG1 Register Field Descriptions
Bit
7
Field
RESERVED
Type
Reset
Description
R
0b
Reserved
6
REF_RNG
R/W
0b
Voltage reference range selection.
Program this bit to select the low- or high-reference voltage range to
match the applied reference voltage. See the Recommended
Operating Conditions table for the range of reference voltages. When
the high-reference range is selected, the INP_RNG bit is internally
overridden to the 1x input range.
0b = Low-reference range
1b = High-reference range
5
4
3
INP_RNG
R/W
R/W
R/W
0b
0b
0b
Input range selection.
This bit selects the 1x or 2x input range. See the Input Range section
for more details.
0b = 1x input range
1b = 2x input range
VCM
VCM output enable.
This bit enables the VCM output voltage pin. The VCM voltage is
(AVDD1 + AVSS) / 2.
0b = Disabled
1b = Enabled
REFP_BUF
Reference positive buffer enable.
This bit enables the REFP reference input precharge buffer.
0b = Disabled
1b = Enabled
Reserved
2
1
RESERVED
AINP_BUF
R
0b
0b
R/W
Analog input positive buffer enable.
This bit enables the AINP analog input precharge buffer.
0b = Disabled
1b = Enabled
0
AINN_BUF
R/W
0b
Analog input negative buffer enable.
This bit enables the AINN analog input precharge buffer.
0b = Disabled
1b = Enabled
Copyright © 2022 Texas Instruments Incorporated
Submit Document Feedback
61
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
8.6.7 CONFIG2 Register (Address = 6h) [reset = 00h]
Return to the Register Map Overview.
图8-47. CONFIG2 Register
7
6
5
4
3
2
1
0
EXT_RNG
R/W-0b
RESERVED
R-0b
SDO_MODE
R/W-0b
START_MODE[1:0]
R/W-00b
SPEED_MODE STBY_MODE
R/W-0b R/W-0b
PWDN
R/W-0b
表8-24. CONFIG2 Register Field Descriptions
Bit
Field
Type
Reset
Description
7
EXT_RNG
R/W
0b
Extended input range selection.
This bit extends the input range by 25%. See the Input Range
section for more details.
0b = Standard input range
1b = 25% extended input range
Reserved
6
5
RESERVED
SDO_MODE
R
0b
0b
R/W
SDO/DRDY mode selection.
This bit programs the mode of the SDO/DRDY pin to either data-
output function only, or to dual-mode function of data output and data
ready. For daisy-chain connection of ADCs, use the data-output
function only mode. See the SDO/DRDY section for more details.
0b = Data output only mode
1b = Dual mode: data output and data ready
4:3
START_MODE[1:0]
R/W
00b
START mode selection.
These bits program the mode of the START pin. See the
Synchronization section for more details.
00b = Start/stop control mode
01b = One-shot control mode
10b = Synchronized control mode
11b = Reserved
2
1
SPEED_MODE
R/W
R/W
0b
0b
Speed mode selection.
This bit programs the power-scalable speed mode of the device. The
clock frequency corresponds to the mode.
0b = High-speed mode (fCLK = 25.6 MHz)
1b = Low-speed mode (fCLK = 3.2 MHz)
STBY_MODE
Standby mode selection.
This bit enables the auto engagement of the low-power standby
mode after conversions are stopped.
0b = Idle mode; ADC remains fully powered when conversions are
stopped.
1b = Standby mode; ADC powers down when conversions are
stopped. Standby mode is exited when conversions restart.
Copyright © 2022 Texas Instruments Incorporated
62
Submit Document Feedback
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
表8-24. CONFIG2 Register Field Descriptions (continued)
Bit
Field
PWDN
Type
Reset
Description
0
R/W
0b
Power-down mode selection.
When set, the ADC is powered down. All functions are powered
down except for SPI operation and the digital LDO to retain user
register settings.
0b = Normal operation
1b = Power-down mode
8.6.8 CONFIG3 Register (Address = 7h) [reset = 00h]
Return to the Register Map Overview.
图8-48. CONFIG3 Register
7
6
5
4
3
2
1
0
DELAY[2:0]
R/W-000b
FILTER[4:0]
R/W-00000b
表8-25. CONFIG3 Register Field Descriptions
Bit
7:5
Field
DELAY[2:0]
Type
Reset
Description
R/W
000b
Conversion-start delay time selection.
Programmable delay time before the start of the first conversion
when START is applied. Delay time is given in number of fMOD clock
cycles (fMOD = fCLK / 2).
000b = 0
001b = 4
010b = 8
011b = 16
100b = 32
101b = 128
110b = 512
111b = 1024
Copyright © 2022 Texas Instruments Incorporated
Submit Document Feedback
63
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
表8-25. CONFIG3 Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
4:0
FILTER[4:0]
R/W
00000b
Digital filter mode and oversampling ratio selection.
These bits configure the digital filter. The digital filter has five modes:
wideband, sinc4, sinc4 + sinc1, sinc3, and sinc3 + sinc1, each with a
range of OSR values. See 表7-1 through 表7-5 for data rate and
bandwidth information.
00000 = wideband, OSR = 32
00001 = wideband, OSR = 64
00010 = wideband, OSR = 128
00011 = wideband, OSR = 256
00100 = wideband, OSR = 512
00101 = wideband, OSR = 1024
00110 = wideband, OSR = 2048
00111 = wideband, OSR = 4096
01000 = sinc4, OSR = 12
01001 = sinc4, OSR = 16
01010 = sinc4, OSR = 24
01011 = sinc4, OSR = 32
01100 = sinc4, OSR = 64
01101 = sinc4, OSR = 128
01110 = sinc4, OSR = 256
01111 = sinc4, OSR = 512
10000 = sinc4, OSR = 1024
10001 = sinc4, OSR = 2048
10010 = sinc4, OSR = 4096
10011 = sinc4, OSR = 32 + sinc1, OSR = 2
10100 = sinc4, OSR = 32 + sinc1, OSR = 4
10101 = sinc4, OSR = 32 + sinc1, OSR = 10
10110 = sinc4, OSR = 32 + sinc1, OSR = 20
10111 = sinc4, OSR = 32 + sinc1, OSR = 40
11000 = sinc4, OSR = 32 + sinc1, OSR = 100
11001 = sinc4, OSR = 32 + sinc1, OSR = 200
11010 = sinc4, OSR = 32 + sinc1, OSR = 400
11011 = sinc4, OSR = 32 + sinc1, OSR = 1000
11100 = sinc3, OSR = 26667
11101 = sinc3, OSR = 32000
11110 = sinc3, OSR = 32000 + sinc1, OSR = 3
11111 = sinc3, OSR = 32000 + sinc1, OSR = 5
Copyright © 2022 Texas Instruments Incorporated
64
Submit Document Feedback
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
8.6.9 CONFIG4 Register (Address = 8h) [reset = 08h]
Return to the Register Map Overview.
图8-49. CONFIG4 Register
7
6
5
4
3
2
1
0
CLK_SEL
R/W-0b
CLK_DIV
R/W-0b
OUT_DRV
R/W-0b
BIP_UNI
R/W-0b
RESERVED
R-1b
SPI_CRC
R/W-0b
REG_CRC
R/W-0b
STATUS
R/W-0b
表8-26. CONFIG4 Register Field Descriptions
Bit
Field
Type
Reset
Description
7
CLK_SEL
CLK_DIV
OUT_DRV
BIP_UNI
R/W
0b
Clock selection.
Selects internal or external clock operation.
0b = Internal clock operation
1b = External clock operation
6
5
4
R/W
R/W
R/W
0b
0b
0b
External clock divider selection.
This bit is used to divide the external clock by 8.
0b = No clock division
1b = Clock division by 8
Digital output drive selection.
Select the drive strength of the digital outputs.
0b = Full-drive strength
1b = Half-drive strength
Bipolar or unipolar input range selection. Select the type of input
range: bipolar or unipolar.
0b = Bipolar input range, VIN = ±VREF (1x input range) or VIN
±2·VREF (2x input range), 2's-complement data format
=
1b = Unipolar input range, VIN = 0 V to VREF (1x input range) or VIN
0 V to 2·VREF (2x input range), straight-binary data format
=
3
2
RESERVED
SPI_CRC
R
1b
0b
Reserved
R/W
SPI CRC enable.
This bit enables the SPI CRC error check. When enabled, the device
verifies the CRC input byte and appends a CRC output byte to the
output data. The SPI_ERR bit of the STATUS byte sets if an input
SPI CRC error is detected. Write 1b to the SPI_ERR bit to clear the
error.
0b = SPI CRC function disabled
1b = SPI CRC function enabled
1
REG_CRC
R/W
0b
Register map CRC enable.
This bit enables the register map CRC error check. Write the register
map CRC value to the 0Fh register, calculated over registers 0h to
1h and 4h to Eh. An internal CRC value is compared to the value
written to the register map CRC register. The REG_ERR bit of the
STATUS byte sets if the CRC values do not match.
0b = Register map CRC function disabled
1b = Register map CRC function enabled
Copyright © 2022 Texas Instruments Incorporated
Submit Document Feedback
65
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
表8-26. CONFIG4 Register Field Descriptions (continued)
Bit
Field
Type
Reset
Description
0
STATUS
R/W
0b
STATUS byte output enable.
Program this bit to prefix the STATUS byte to the conversion data
output.
0b = Status byte not prefixed to the conversion data
1b = Status byte prefixed to the conversion data
8.6.10 OFFSET2, OFFSET1, OFFSET0 Registers (Addresses = 9h, Ah, Bh) [reset = 00h, 00h, 00h]
Return to the Register Map Overview.
图8-50. OFFSET2, OFFSET1, OFFSET0 Registers
7
7
7
6
6
6
5
5
5
4
4
4
3
3
3
2
2
2
1
1
1
0
0
0
OFFSET[23:16]
R/W-00000000b
OFFSET[15:8]
R/W-00000000b
OFFSET[7:0]
R/W-00000000b
表8-27. OFFSET Registers Field Description
Bit
23:0
Field
OFFSET[23:0]
Type
Reset
Description
R/W
000000h
User offset calibration value.
Three registers form the 24-bit offset calibration word. OFFSET[23:0]
is in 2's-complement representation and is subtracted from the
conversion result. The offset operation precedes the gain operation.
Copyright © 2022 Texas Instruments Incorporated
66
Submit Document Feedback
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
8.6.11 GAIN2, GAIN1, GAIN0 Registers (Addresses = Ch, Dh, Eh) [reset = 40h, 00h, 00h]
Return to the Register Map Overview.
图8-51. GAIN2, GAIN1, GAIN0 Registers
7
7
7
6
6
6
5
5
5
4
4
4
3
3
3
2
2
2
1
1
1
0
0
0
GAIN[23:16]
R/W-01000000b
GAIN[15:8]
R/W-00000000b
GAIN[7:0]
R/W-00000000b
表8-28. GAIN Registers Field Description
Bit
23:0
Field
GAIN[23:0]
Type
Reset
Description
R/W
400000h
User gain calibration value.
Three registers form the 24-bit gain calibration word. GAIN[23:0] is in
straight-binary representation and normalized to 400000h for gain =
1. The conversion data is multiplied by GAIN[23:0] / 400000h after
the offset operation.
8.6.12 CRC Register (Address = Fh) [reset = 00h]
Return to the Register Map Overview.
图8-52. CRC Register
7
6
5
4
3
2
1
0
CRC[7:0]
R/W-00000000b
表8-29. CRC Register Field Descriptions
Bit
7:0
Field
Type
Reset
Description
CRC[7:0]
R/W
00h
Register map CRC value.
The register map CRC is a user-computed value of registers 0h to 1h
together with registers 4h through Eh. The value written to this
register is compared to an internal CRC calculation. If the values do
not match, the REG_ERR bit is set in the STATUS header byte and
register. The register CRC check is enabled by the REG_CRC bit. If
the register CRC function is disabled, this register is available for
scratchpad purposes.
Copyright © 2022 Texas Instruments Incorporated
Submit Document Feedback
67
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
9 Application and Implementation
备注
Information in the following applications sections is not part of the TI component specification, and TI
does not warrant its accuracy or completeness. TI’s customers are responsible for determining
suitability of components for their purposes, as well as validating and testing their design
implementation to confirm system functionality.
9.1 Application Information
The performance capability of the ADS117L11 is achievable when familiar with the requirements of the input
driver, antialias filter, reference voltage, and PCB layout. The following sections provide design guidelines.
9.1.1 Input Driver
The ADC incorporates precharge buffers that reduce the settling and bandwidth requirement of the analog input
driver. If a 10-MHz or less bandwidth driver is used, or if there is a long distance between the driver and the ADC
inputs (such as a cable connection), enable the input precharge buffers. For higher gain-bandwidth drivers, the
precharge buffers can be disabled to reduce power consumption, but in any case, best gain error performance is
achieved with the input precharge buffers active. In low-speed mode operation, the modulator sample rate is
significantly reduced, therefore the driver has more time to settle between the input sampling pulses. Using a
lower bandwidth input driver or disabling the precharge buffers can be practical options for low-speed operation.
9.1.2 Antialias Filter
Input signals occurring near fMOD (12.8 MHz in high-speed mode and 1.6 MHz in low-speed mode) fold back (or
alias) to the pass band, resulting in data errors. When aliased, the frequency errors cannot be removed by post
processing. An analog antialias filter at the ADC inputs removes the frequencies from the input signal before
they are aliased by the ADC. The required order of the antialias filter is dependent on the selected OSR and the
target value of signal attenuation at fMOD. A large value of OSR means more frequency range between the fDATA
Nyquist frequency and fMOD for the filter to provide the desired roll off. For example, for OSR = 128, more than
two decades of frequency separates fDATA and fMOD. With a corner frequency = fDATA, a third-order, 60-dB per
decade filter provides a 120-dB alias rejection at fMOD
.
9.1.3 Reference Voltage
For data sheet performance, the ADC requires a reference voltage with low noise and good drive strength to
charge the sampled reference input. Because the modulator continuously samples the reference voltage
whether conversions are ongoing or not (except in standby and power-down modes), the reference loading is
constant, therefore incomplete settling of the reference voltage appears as a gain error to the system. The total
system gain error can be calibrated. A 22-μF decoupling capacitor at the reference output and 1-μF and 0.1-
μF capacitors directly across the reference input pins filters the reference input. The ADC also incorporates an
optional reference precharge buffer for the positive input to buffer the reference voltage.
9.1.4 Simultaneous-Sampling Systems
When using the ADC in a multichannel system, the same design principles apply with additional considerations
for clock routing, synchronization, shared reference voltage, and SPI clocking. See the ADS127L11 in
Simultaneous-Sampling Systems 24-bit ADC application brief for details for use in simultaneous-sampling
systems.
Copyright © 2022 Texas Instruments Incorporated
68
Submit Document Feedback
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
9.2 Typical Application
5 V
1 ꢀF
0.1 ꢀF
THS4551
(VQFN package)
R3
1 k
ADS117L11
5 V
3
C3
220
180 pF
pF
AVDD1
AVDD2
R5
5
R6
22
R1
R2
R4
FB-
499
499
499
PD
AINP
AINN
VIN (-)
VIN (+)
IN+
1 ꢀF
0.1 ꢀF
OUT-
2.2 nF
C1
220 pF
C2
330 pF
VOCM
IN-
C4
470 pF
OUT+
AVSS
FB+
220
pF
5
22
180 pF
499
499
499
1 k
1.8 V
VCM
IOVDD
1 ꢀF
0.1 ꢀF
CAPA
0.1 ꢀF
1 ꢀF
DGND
CAPD
START
CLK
1 ꢀF
5 V
REF6041
VIN
EN
DRDY
OUT_F
OUT_S
1 µF
SDO/DRDY
SS
REFP
REFN
ADC
1 µF
0.1 F
FILT
digital I/O
47 m
22 µF
SCLK
SDI
GND_S
GND_F
1 µF
120 k
CS
RESET
图9-1. ADS117L11 Circuit Diagram
9.2.1 Design Requirements
图 9-1 shows an application of the ADS117L11 used in a precision data acquisition system. The goal of this
design is an antialias filter at the ADC input to attenuate out-of-band signals at the modulator sample rate (fMOD).
The requirement of the antialias filter is 90-dB attenuation at the critical fMOD frequency (12.8 MHz in high-speed
mode) using the OSR = 32 setting in wideband filter mode. The filter is designed for a flat amplitude response
and low group delay error within the pass band of the signal.
表9-1 lists the target design values and the actual values in this design example.
表9-1. Antialias Filter Design Requirements
FILTER PARAMETER
TARGET VALUE
0 dB
ACTUAL VALUE
0 dB
Voltage gain
Alias rejection at 12.8 MHz
–0.1-dB frequency
–3-dB frequency
90 dB
90 dB
250 kHz
500 kHz
20 mdB
0.1 μs
260 kHz
550 kHz
12 mdB
Amplitude peaking
Group delay linearity
0.017 μs
Copyright © 2022 Texas Instruments Incorporated
Submit Document Feedback
69
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
9.2.2 Detailed Design Procedure
The antialias filter consists of a passive first-order input filter, an active second-order filter, and a passive first-
order output filter. The filter is fourth-order overall. The filter design accommodates the worst-case wideband
filter OSR value (32), which results in less than two decades of frequency range between the Nyquist frequency
at fDATA and the fMOD frequency. The fourth-order filter provides 90-dB rolloff over this frequency range. The filter
rolloff at fMOD is the key function of the filter.
The THS4551 amplifier is selected for the active filter stage because of the 135-MHz gain-bandwidth product
(GBP) and 50-ns settling time. The amplifier GBP is sufficient to maintain the filter rolloff at 12.8 MHz, even with
the dc gain of 15 dB. For example, for applications where gain is desired, a 10-MHz amplifier has marginal GBP
to fully support the required rolloff at the fMOD frequency. The settling time specification of the THS4551 also
makes the device a good choice for driving the ADC sampled inputs.
The design of the active filter section begins with an equal-R assumption to reduce the number of component
values to select. The dc gain of the filter is R3 / (R1 + R2). 1-kΩ resistors are selected to be low enough in value
to keep resistor noise and amplifier input current noise from affecting the noise of the ADC.
The 1-kΩ input resistor is divided into two 499-Ω resistors (R1 and R2) to implement the first-order filter using
C1. The first-order filter is decoupled from the second-order active filter, but shares R1 and R2 to determine each
filter stage corner frequency. The corner frequency is given by C1 and the Thevenin resistance at the terminals
of C1 (RTH = 2 × 250 Ω).
Given an arbitrary selection of R4 (2 × 499 Ω in this case), the values of the 2 × 180 pF (C3) feedback
capacitors and the single 330-pF differential capacitor (C2) are calculated by the filter design equations given in
the Design Methodology for MFB Filters in ADC Interface Applications application note. The design inputs are
filter fO and filter Q for the multiple-feedback active filter topology. The differential capacitor (C4) is not part of the
filter design but is used to improve filter phase margin. The 5-Ω resistors (R5) isolate the amplifier outputs from
stray capacitance to further improve filter phase margin.
The final RC filter at the ADC inputs serves two purposes. First, the filter provides a fourth pole to the overall
filter response, thereby increasing filter rolloff. The other purpose of the filter is a charge reservoir to filter the
sampled input of the ADC. The charge reservoir reduces the instantaneous charge demand of the amplifier,
maintaining low distortion and low gain error that otherwise can degrade because of incomplete amplifier
settling. The input filter values are 2 × 22 Ω and 2.2 nF. The 22-Ω resistors are outside the THS4551 filter loop
to isolate the amplifier outputs from the 2.2-nF capacitor to maintain phase margin.
Low voltage-coefficient C0G capacitors are used everywhere in the signal path for their low distortion properties.
The amplifier gain resistors are 0.1% tolerance to provide best possible THD performance. The ADC VCM
output connection to the amplifier VOCM input pin is optional because the same function is provided by the
amplifier.
See the THS4551 data sheet for additional examples of active filter designs and application.
Copyright © 2022 Texas Instruments Incorporated
70
Submit Document Feedback
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
9.2.3 Application Curves
The following figures are produced by the TINA-TI™, SPICE-based analog simulation program. The THS4551
SPICE model can be downloaded at the THS4551 product folder.
图 9-2 shows the frequency response of the antialias filter and the total response of the antialias filter and the
ADC. As shown in this image, the filter provides 90-dB stop-band attenuation from the Nyquist frequency to the
12.8-MHz fMOD frequency.
图9-3 shows the analog filter group delay. The 0.575-μs group delay is small in comparison to the 85-μs group
delay of the ADC digital filter (34 / fDATA). The analog filter group delay linearity is 0.017 μs, peaking at the edge
of the 165-kHz pass band.
0
Antialias filter
Total response
-25
-50
-75
-100
-125
1
10
100
1000
10000
100000
Frequency (kHz)
图9-3. Antialias Filter Group Delay
图9-2. Antialias Filter Frequency Response
9.3 Power Supply Recommendations
The ADC has three analog power supplies and one digital power supply. Power-supply voltages AVDD1 and
AVSS establish the type of analog input signal range. Bipolar input signals are only possible using bipolar supply
voltages, such as AVDD1 = 2.5 V and AVSS = –2.5 V, and only unipolar input signals are possible using
unipolar supply voltages, such as AVDD1 = 5 V and AVSS = DGND.
The AVDD2 power-supply voltage is with respect to AVSS and the IOVDD power-supply voltage is with respect
to DGND. The specified range of the power supplies are listed in the Recommended Operating Conditions table.
The ADC can be operated using a single 5-V voltage for all supplies (or one 3-V voltage in low-speed mode) with
AVSS = DGND. The ADC supply pins must always have separate bypass capacitors.
Power-supply bypassing at the device pins is essential to achieve data sheet performance. The ADC also
requires capacitors for the CAPA and CAPD pins, and for the analog input and reference pins. Place the
capacitors close to the device pins using short, direct traces with the smaller capacitor value placed closest to
the device pins.
The recommended bypass components of the device pins are as follows:
1. AVDD1 to AVSS:
a. Parallel combination of 1-µF and 0.1-µF capacitors across the AVDD1 power supply and AVSS
b. A 3-Ωresistor placed in series between the bypass capacitors and the device AVDD1 pin
2. AVDD2 to AVSS: Parallel combination of 1-µF and 0.1-µF capacitors across the pins
3. IOVDD to DGND: Parallel combination of 1-µF and 0.1-µF capacitors across the pins
4. CAPA to AVSS: 1-µF capacitor placed across the pins
5. CAPD to DGND: 1-µF capacitor placed across the pins
6. REFP, REFN: Parallel combination of 1-µF and 0.1-µF capacitors across the pins
7. AINP, AINN: 22-Ω resistors in series, followed by 2.2 nF across the pins, 220 pF from each pin to AVSS
图9-4 shows the component placement for the device configured for unipolar power-supply operation.
Copyright © 2022 Texas Instruments Incorporated
Submit Document Feedback
71
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
ADS117L11
3
220
pF
5 V
0.1 ꢀF
AVDD1
1 ꢀF
22
AINP
AINN
SIG +
2.2 nF
AVSS
22
SIG -
220
pF
1.8 V to 5 V
AVDD2
0.1 ꢀF
1 ꢀF
REF +
REFP
1 µF
0.1
F
REFN
CAPA
REF -
1.8 V to 5 V
IOVDD
DGND
1 ꢀF
1 ꢀF
1 ꢀF
0.1 ꢀF
CAPD
图9-4. Device Bypass Recommendation
The power supplies do not require special sequencing and can be powered up in any order, but in no case must
any analog or digital input exceed the respective AVDD1 and AVSS (analog) or IOVDD (digital) power-supply
voltages. An internal reset is performed after the IOVDD power-supply voltage is applied.
9.4 Layout
9.4.1 Layout Guidelines
To achieve data sheet performance, use a minimum four-layer PCB board with the inner layers dedicated to
ground and power planes. Best performance is achieved by combining the analog and digital grounds on a
single, unbroken ground plane. In some layout geometries, however, using separate analog and digital grounds
may be necessary to help direct digital currents away from the analog ground (such as pulsing LED indicators,
relays, and so on). In this case, consider separate ground return paths for these loads. When separate analog
and digital grounds are used, join the grounds at the ADC.
Use the power plane layer to route the power supplies to the ADC.
The top and bottom layers route the analog and digital signals. Route the input signal as a matched differential
pair throughout the signal chain to reduce differential noise coupling. Avoid crossing or adjacent placement of
digital signals with the analog signals. This layout is especially true for high-frequency digital signals such as the
clock input, and SPI signals, SCLK, and SDO/DRDY. The pin placement of both ADC package options
minimizes the need to cross digital and analog signals.
Place the voltage reference close to the ADC. Orient the reference such that the reference ground pin is close to
the ADC REFN pin. Place the reference input bypass capacitors directly at the ADC pins. Use reference bypass
capacitors for each ADC in multichannel systems and connect the reference ground pin to the ground plane (or
to AVSS in some bipolar supply systems) at one point and route REFP and REFN as paired traces to each ADC.
9.4.2 Layout Example
图 9-5 is a layout example based on the circuit diagram of 图 9-1. The ADC is shown in the WQFN package
option. A four-layer PCB is used, with the inner layers dedicated as ground and power planes. Cutouts are used
on the plane layers under the amplifier input pins to reduce stray capacitance to increase amplifier phase
margin. Thermal vias for the ADS117L11 and THS4551 WQFN package thermal pad are not used so that
bypass capacitors can be placed on the bottom layer underneath the devices. Place the smaller of the parallel
supply bypass capacitors closest to the device supply pins.
Copyright © 2022 Texas Instruments Incorporated
72
Submit Document Feedback
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
5 V
THS4551
ADS117L11
5 V
Differential
Input
1.8 V
ADC digital
connections
5 V
VREF
5 V
REF6041
图9-5. Layout Example of Typical Application Circuit
See the QFN and SON PCB Attachment application report for details of attaching the WQFN package to the
printed circuit board.
Copyright © 2022 Texas Instruments Incorporated
Submit Document Feedback
73
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
10 Device and Documentation Support
10.1 Documentation Support
10.1.1 Related Documentation
For related documentation see the following:
• Texas Instruments, ADS127L11 in Simultaneous-Sampling Systems 24-bit ADC application brief
• Texas Instruments, ADS127L11 24-bit ADC CRC Calculator
• Texas Instruments, IEPE Vibration Sensor Interface Reference Design for PLC Analog Input design guide
• Texas Instruments, THS4551 Low-Noise, Precision, 150-MHz, Fully Differential Amplifier data sheet
• Texas Instruments, REF60xx High-Precision Voltage Reference with Integrated ADC Drive Buffer data sheet
• Texas Instruments, Design Methodology for MFB Filters in ADC Interface Applications application note
• Texas Instruments, QFN and SON PCB Attachment application report
10.2 接收文档更新通知
要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击订阅更新 进行注册,即可每周接收产品信息更
改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。
10.3 支持资源
TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解
答或提出自己的问题可获得所需的快速设计帮助。
链接的内容由各个贡献者“按原样”提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅
TI 的《使用条款》。
10.4 Trademarks
TINA-TI™ and TI E2E™ are trademarks of Texas Instruments.
所有商标均为其各自所有者的财产。
10.5 Electrostatic Discharge Caution
This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled
with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may
be more susceptible to damage because very small parametric changes could cause the device not to meet its published
specifications.
10.6 术语表
TI 术语表
本术语表列出并解释了术语、首字母缩略词和定义。
11 Mechanical, Packaging, and Orderable Information
The following pages include mechanical, packaging, and orderable information. This information is the most
current data available for the designated devices. This data is subject to change without notice and revision of
this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
Copyright © 2022 Texas Instruments Incorporated
74
Submit Document Feedback
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
11.1 Mechanical Data
PACKAGE OUTLINE
RUK0020B
WQFN - 0.8 mm max height
S
C
A
L
E
4
.
0
0
0
PLASTIC QUAD FLATPACK - NO LEAD
3.1
2.9
B
A
0.5
0.3
PIN 1 INDEX AREA
3.1
2.9
0.25
0.15
DETAIL
OPTIONAL TERMINAL
TYPICAL
DIMENSION A
OPTION 01
OPTION 02
(0.1)
(0.2)
C
0.8 MAX
SEATING PLANE
0.08 C
0.05
0.00
(DIM A) TYP
OPT 02 SHOWN
1.7 0.05
6
10
EXPOSED
THERMAL PAD
16X 0.4
5
11
21
SYMM
4X
1.6
1
15
SEE TERMINAL
DETAIL
0.25
20X
0.15
0.1
C A
B
20
16
PIN 1 ID
(OPTIONAL)
SYMM
0.05
0.5
0.3
20X
4222676/A 02/2016
NOTES:
1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.
www.ti.com
Copyright © 2022 Texas Instruments Incorporated
Submit Document Feedback
75
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
EXAMPLE BOARD LAYOUT
RUK0020B
WQFN - 0.8 mm max height
PLASTIC QUAD FLATPACK - NO LEAD
(
1.7)
SYMM
20
16
20X (0.6)
1
15
20X (0.2)
(0.6)
TYP
21
SYMM
(2.8)
16X (0.4)
5
11
(R0.05)
TYP
(
0.2) TYP
VIA
6
10
(2.8)
LAND PATTERN EXAMPLE
SCALE:20X
0.05 MIN
ALL AROUND
0.05 MAX
ALL AROUND
SOLDER MASK
OPENING
METAL
SOLDER MASK
OPENING
METAL UNDER
SOLDER MASK
NON SOLDER MASK
DEFINED
(PREFERRED)
SOLDER MASK
DEFINED
SOLDER MASK DETAILS
4222676/A 02/2016
NOTES: (continued)
4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature
number SLUA271 (www.ti.com/lit/slua271).
5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown
on this view. It is recommended that vias under paste be filled, plugged or tented.
www.ti.com
Copyright © 2022 Texas Instruments Incorporated
76
Submit Document Feedback
Product Folder Links: ADS117L11
ADS117L11
ZHCSQZ9A –MARCH 2022 –REVISED OCTOBER 2022
www.ti.com.cn
EXAMPLE STENCIL DESIGN
RUK0020B
WQFN - 0.8 mm max height
PLASTIC QUAD FLATPACK - NO LEAD
SYMM
(0.47) TYP
16
(R0.05) TYP
20
20X (0.6)
1
15
21
20X (0.2)
(0.47)
TYP
SYMM
(2.8)
16X (0.4)
11
5
METAL
TYP
6
10
4X ( 0.75)
(2.8)
SOLDER PASTE EXAMPLE
BASED ON 0.1 mm THICK STENCIL
EXPOSED PAD 21:
78% PRINTED SOLDER COVERAGE BY AREA UNDER PACKAGE
SCALE:20X
4222676/A 02/2016
NOTES: (continued)
6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
www.ti.com
Copyright © 2022 Texas Instruments Incorporated
Submit Document Feedback
77
Product Folder Links: ADS117L11
PACKAGE MATERIALS INFORMATION
www.ti.com
14-Oct-2022
TAPE AND REEL INFORMATION
REEL DIMENSIONS
TAPE DIMENSIONS
K0
P1
W
B0
Reel
Diameter
Cavity
A0
A0 Dimension designed to accommodate the component width
B0 Dimension designed to accommodate the component length
K0 Dimension designed to accommodate the component thickness
Overall width of the carrier tape
W
P1 Pitch between successive cavity centers
Reel Width (W1)
QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE
Sprocket Holes
Q1 Q2
Q3 Q4
Q1 Q2
Q3 Q4
User Direction of Feed
Pocket Quadrants
*All dimensions are nominal
Device
Package Package Pins
Type Drawing
SPQ
Reel
Reel
A0
B0
K0
P1
W
Pin1
Diameter Width (mm) (mm) (mm) (mm) (mm) Quadrant
(mm) W1 (mm)
ADS117L11IRUKR
ADS117L11IRUKT
WQFN
WQFN
RUK
RUK
20
20
3000
250
330.0
180.0
12.4
12.4
3.3
3.3
3.3
3.3
1.1
1.1
8.0
8.0
12.0
12.0
Q2
Q2
Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com
14-Oct-2022
TAPE AND REEL BOX DIMENSIONS
Width (mm)
H
W
L
*All dimensions are nominal
Device
Package Type Package Drawing Pins
SPQ
Length (mm) Width (mm) Height (mm)
ADS117L11IRUKR
ADS117L11IRUKT
WQFN
WQFN
RUK
RUK
20
20
3000
250
367.0
210.0
367.0
185.0
35.0
35.0
Pack Materials-Page 2
重要声明和免责声明
TI“按原样”提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,
不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担
保。
这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验
证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。
这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。
您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成
本、损失和债务,TI 对此概不负责。
TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改
TI 针对 TI 产品发布的适用的担保或担保免责声明。
TI 反对并拒绝您可能提出的任何其他或不同的条款。IMPORTANT NOTICE
邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2022,德州仪器 (TI) 公司
相关型号:
©2020 ICPDF网 联系我们和版权申明