CD74HC03 [TI]
High Speed CMOS Logic Quad 2-Input NAND Gate with Open Drain; 高速CMOS逻辑四路2输入与非门与漏极开路型号: | CD74HC03 |
厂家: | TEXAS INSTRUMENTS |
描述: | High Speed CMOS Logic Quad 2-Input NAND Gate with Open Drain |
文件: | 总6页 (文件大小:48K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
CD74HC03,
CD74HCT03
Data sheet acquired from Harris Semiconductor
SCHS126
High Speed CMOS Logic
Quad 2-Input NAND Gate with Open Drain
February 1998
Features
Description
• Buffered Inputs
The Harris CD74HC03 and CD74HCT03 logic gates utilize
silicon gate CMOS technology to achieve operating speeds
similar to LSTTL gates with the low power consumption of
standard CMOS integrated circuits. All devices have the abil-
ity to drive 10 LSTTL loads. The 74HCT logic family is func-
tionally as well as pin compatible with the standard 74LS
logic family.
• Typical Propagation Delay: 8ns at V
o
= 5V,
[ /Title
(CD74H
C03,
CC
C = 15pF, T = 25 C
L
A
• Output Pull-up to 10V
CD74H
CT03)
/Subject
(High
• Fanout (Over Temperature Range)
- Standard Outputs. . . . . . . . . . . . . . . 10 LSTTL Loads
- Bus Driver Outputs . . . . . . . . . . . . . 15 LSTTL Loads
These open drain NAND gates can drive into resistive loads
to output voltages as high as 10V. Minimum values of R
L
o
o
• Wide Operating Temperature Range . . . -55 C to 125 C required verses load voltage are shown in Figure 2.
Speed
CMOS
Logic
Quad 2-
Input
• Balanced Propagation Delay and Transition Times
Ordering Information
• Significant Power Reduction Compared to LSTTL
Logic ICs
TEMP. RANGE
PKG.
NO.
o
PART NUMBER
CD74HC03E
CD74HCT03E
CD74HC03M
CD74HCT03M
NOTES:
( C)
PACKAGE
14 Ld PDIP
14 Ld PDIP
14 Ld SOIC
14 Ld SOIC
• HC Types
-55 to 125
-55 to 125
-55 to 125
-55 to 125
E14.3
- 2V to 6V Operation
E14.3
- High Noise Immunity: N = 30%, N = 30% of V
IL IH CC
M14.15
M14.15
at V
= 5V
CC
• HCT Types
- 4.5V to 5.5V Operation
- Direct LSTTL Input Logic Compatibility,
V = 0.8V (Max), V = 2V (Min)
1. When ordering, use the entire part number. Add the suffix 96 to
obtain the variant in the tape and reel.
IL
IH
- CMOS Input Compatibility, I ≤ 1µA at V , V
OL OH
2. Wafer and die for this part number is available which meets all
electrical specifications. Please contact your local sales office or
Harris customer service for ordering information.
l
Pinout
CD74HC03, CD74HCT03
(PDIP, SOIC)
TOP VIEW
1A
1B
1
2
3
4
5
6
7
14 V
CC
13 4B
12 4A
11 4Y
10 3B
1Y
2A
2B
2Y
9
8
3A
3Y
GND
CAUTION: These devices are sensitive to electrostatic discharge. Users should follow proper IC Handling Procedures.
File Number 1832.1
Copyright © Harris Corporation 1998
1
CD74HC03, CD74HCT03
Functional Diagram
1
3
6
8
1A
1B
1Y
2Y
2
4
5
2A
2B
9
3A
3B
3Y
4Y
10
12
13
11
4A
4B
GND = 7
= 14
V
CC
TRUTH TABLE
A
L
B
L
Y
Z (Note 4)
Z (Note 4)
Z (Note 4)
L
H (Note 3)
H (Note 3)
H (Note 3)
L
H
L
L
H
H
H
NOTES:
3. Requires pull-up (R to V )
L
L
4. Without pull-up (high impedance)
Logic Symbol
nA
nB
nY
2
CD74HC03, CD74HCT03
Absolute Maximum Ratings
Thermal Information
o
DC Supply Voltage, V
. . . . . . . . . . . . . . . . . . . . . . . . -0.5V to 7V
Thermal Resistance (Typical, Note 5)
θ
( C/W)
CC
DC Input Diode Current, I
For V < -0.5V or V > V
JA
IK
PDIP Package . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
SOIC Package. . . . . . . . . . . . . . . . . . . . . . . . . . . . .
90
+ 0.5V. . . . . . . . . . . . . . . . . . . . . .±20mA
OK
For V < -0.5V or V > V
I
I
CC
175
o
DC Output Diode Current, I
Maximum Junction Temperature (Hermetic Package or Die) . . . 175 C
Maximum Junction Temperature (Plastic Package) . . . . . . . . 150 C
Maximum Storage Temperature Range . . . . . . . . . .-65 C to 150 C
Maximum Lead Temperature (Soldering 10s). . . . . . . . . . . . . 300 C
o
+ 0.5V . . . . . . . . . . . . . . . . . . . .±20mA
O
O
CC
o
o
DC Output Source or Sink Current per Output Pin, I
O
o
For V > -0.5V or V < V
+ 0.5V . . . . . . . . . . . . . . . . . . . .±25mA
O
O
CC
DC Drain Current, per Output, I
O
(SOIC - Lead Tips Only)
For -0.5V < V . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -25mA
O
DC V
CC
or Ground Current, I
I
. . . . . . . . . . . . . . . . . .±50mA
CC or GND
Operating Conditions
o
o
Temperature Range (T ) . . . . . . . . . . . . . . . . . . . . . -55 C to 125 C
A
Supply Voltage Range, V
CC
HC Types . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .2V to 6V
HCT Types . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .4.5V to 5.5V
DC Input or Output Voltage, V , V . . . . . . . . . . . . . . . . . 0V to V
I
O
CC
Input Rise and Fall Time
2V . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1000ns (Max)
4.5V. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 500ns (Max)
6V . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 400ns (Max)
CAUTION: Stresses above those listed in “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress only rating and operation
of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.
NOTE:
5. θ is measured with the component mounted on an evaluation PC board in free air.
JA
DC Electrical Specifications
TEST
CONDITIONS
o
o
o
o
o
25 C
-40 C TO 85 C
-55 C TO 125 C
PARAMETER
HC TYPES
SYMBOL V (V)
I
(mA)
V
(V) MIN TYP MAX
MIN
MAX
MIN
MAX
UNITS
I
O
CC
High Level Input
Voltage
V
-
-
-
2
1.5
-
-
-
-
-
-
-
-
-
-
-
-
-
-
1.5
-
-
1.5
-
-
V
V
V
V
V
V
V
V
V
V
V
V
µA
IH
4.5
3.15
-
3.15
3.15
6
2
4.2
-
4.2
-
4.2
-
Low Level Input
Voltage
V
-
-
-
-
-
-
-
-
-
-
-
0.5
1.35
1.8
0.1
0.1
0.1
-
-
-
-
-
-
-
-
-
-
-
0.5
1.35
1.8
0.1
0.1
0.1
-
-
-
-
-
-
-
-
-
-
-
0.5
1.35
1.8
0.1
0.1
0.1
-
IL
4.5
6
Low Level Output
Voltage
CMOS Loads
V
V
or
0.02
0.02
0.02
-
2
OL
IH
V
IL
4.5
6
Low Level Output
Voltage
TTL Loads
-
4
4.5
6
0.26
0.26
±0.1
0.33
0.33
±1
0.4
0.4
±1
5.2
-
Input Leakage
Current
I
V
or
6
I
CC
GND
Quiescent Device
Current
I
V
GND
or
0
6
-
-
2
-
20
-
40
µA
CC
CC
HCT TYPES
High Level Input
Voltage
V
-
-
-
-
4.5 to
5.5
2
-
-
-
-
2
-
-
2
-
-
V
V
IH
Low Level Input
Voltage
V
4.5 to
5.5
0.8
0.8
0.8
IL
3
CD74HC03, CD74HCT03
DC Electrical Specifications (Continued)
TEST
o
o
o
o
o
CONDITIONS
25 C
-40 C TO 85 C
-55 C TO 125 C
PARAMETER
SYMBOL V (V) (mA)
I
V
(V) MIN TYP MAX
MIN
MAX
MIN
MAX
UNITS
I
O
CC
Low Level Output
V
V
or
IH
0.02
4.5
-
-
0.1
-
0.1
-
0.1
V
OL
Voltage CMOS Loads
V
IL
Low Level Output
Voltage
TTL Loads
4.5
5.5
5.5
-
-
0.26
-
-
0.33
-
-
0.4
V
Input Leakage
Current
I
V
and
GND
4
-
±0.1
±1
±1
µA
I
CC
Quiescent Device
Current
I
V
or
0
-
-
-
-
2
-
-
20
-
-
40
µA
µA
CC
CC
GND
Additional Quiescent
Device Current Per
Input Pin: 1 Unit Load
∆I
CC
(Note 6)
V
4.5 to
5.5
100
360
450
490
CC
- 2.1
NOTE:
6. For dual-supply systems theoretical worst case (V = 2.4V, V
I
= 5.5V) specification is 1.8mA.
CC
HCT Input Loading Table
INPUT
nA, nB
UNIT LOADS
1
NOTE: Unit Load is ∆I
tions table, e.g., 360µA max at 25 C.
limit specified in DC Electrical Specifica-
CC
o
Switching Specifications Input t , t = 6ns
r
f
o
o
o
o
o
25 C
-40 C TO 85 C -55 C TO 125 C
TEST
V
CC
PARAMETER
HC TYPES
SYMBOL CONDITIONS (V)
MIN TYP MAX
MIN
MAX
MIN
MAX
UNITS
Propagation Delay,
Input to Output (Figure 1)
t
, t
PLH PHL
C = 50pF
2
4.5
6
-
-
-
-
-
-
100
20
17
-
-
-
-
-
125
25
21
-
-
-
-
-
150
30
26
-
ns
ns
ns
ns
L
-
Propagation Delay, Data Input to
Output Y
t , t
PLH PHL
C = 15pF
5
8
L
Transition Times (Figure 1)
t
, t
TLH THL
C = 50pF
L
2
4.5
6
-
-
-
-
-
-
75
15
13
10
-
-
-
-
-
-
95
19
16
10
-
18
-
110
22
19
10
-
ns
ns
ns
pF
pF
-
-
-
Input Capacitance
C
-
-
-
-
-
I
Power Dissipation Capacitance
(Notes 7, 8)
C
5
6.4
-
PD
HCT TYPES
Propagation Delay,
Input to Output (Figure 1)
t
, t
PLH PHL
C = 50pF
4.5
5
-
-
-
24
-
-
-
30
-
-
-
36
-
ns
ns
L
Propagation Delay, Data Input to
Output Y
t , t
PLH PHL
C = 15pF
9
L
Transition Times (Figure 1)
Input Capacitance
t
, t
TLH THL
C = 50pF
L
4.5
-
-
-
-
-
15
10
-
-
19
10
-
-
22
10
ns
C
-
pF
I
4
CD74HC03, CD74HCT03
Switching Specifications Input t , t = 6ns (Continued)
r
f
o
o
o
o
o
25 C
-40 C TO 85 C -55 C TO 125 C
TEST
V
CC
PARAMETER
SYMBOL CONDITIONS (V)
MIN TYP MAX
MIN
MAX
MIN
MAX
UNITS
Power Dissipation Capacitance
(Notes 7, 8)
C
-
5
-
9
-
-
-
-
-
pF
PD
NOTES:
7. C
is used to determine the dynamic power consumption, per gate.
PD
8. P = C
2
2
2
V
f + Σ (C V
f ) + Σ (V /R ) (Duty Factor “Low”)
o L L
D
PD CC
i
L
CC
where f = input frequency, f = output frequency, C = output load capacitance, V
= supply voltage, Duty Factor “Low” = percent of
i
o
L
CC
time output is “low”, V = output voltage, R = pull-up resistor.
L
L
Test Circuits and Waveforms
800
700
600
500
400
300
200
100
INPUT LEVEL
V
L
0.8V (HCT V MAX)
IL
V
V
S
≤ 1.35V (HC V MAX)
S
IL
R
L
0.26V
4mA
R
MAX =
=
ON
t
V
PZL
O
t
PLZ
o
HCT
65Ω AT 25 C
V
R
OH
ON
90%
10%
nY
V
OL
t
THL
V
= 5V
V
CC
±10%
L
OUTPUT
LOW
OUTPUT
OFF
OUTPUT
LOW
HC
R
L
1kΩ
HC/HCT03
V
O
V
nA(nB)
nB(nA)
OPEN
DRAIN
NAND
GATE
CC
50pF
0
1
2
3
4
5
6
7
8
9
10
V
CC
V , LOAD VOLTAGE (V)
L
FIGURE 1. TRANSITION TIMES, PROPAGATION DELAY
TIMES, AND TEST CIRCUIT
FIGURE 2. MINIMUM RESISTIVE LOAD vs LOAD VOLTAGE
t = 6ns
t = 6ns
t = 6ns
t = 6ns
r
f
r
f
V
3V
CC
90%
50%
10%
2.7V
1.3V
0.3V
INPUT
INPUT
GND
GND
t
t
t
t
THL
TLH
THL
TLH
90%
1.3V
90%
50%
10%
INVERTING
OUTPUT
INVERTING
OUTPUT
10%
t
t
PLH
PHL
t
t
PLH
PHL
FIGURE 3. HC AND HCU TRANSITION TIMES AND PROPAGA-
TION DELAY TIMES, COMBINATION LOGIC
FIGURE 4. HCT TRANSITION TIMES AND PROPAGATION
DELAY TIMES, COMBINATION LOGIC
5
IMPORTANT NOTICE
Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue
any product or service without notice, and advise customers to obtain the latest version of relevant information
to verify, before placing orders, that information being relied on is current and complete. All products are sold
subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those
pertaining to warranty, patent infringement, and limitation of liability.
TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in
accordance with TI’s standard warranty. Testing and other quality control techniques are utilized to the extent
TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily
performed, except those mandated by government requirements.
CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF
DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE (“CRITICAL
APPLICATIONS”). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR
WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER
CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO
BE FULLY AT THE CUSTOMER’S RISK.
In order to minimize risks associated with the customer’s applications, adequate design and operating
safeguards must be provided by the customer to minimize inherent or procedural hazards.
TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent
that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other
intellectual property right of TI covering or relating to any combination, machine, or process in which such
semiconductor products or services might be or are used. TI’s publication of information regarding any third
party’s products or services does not constitute TI’s approval, warranty or endorsement thereof.
Copyright 1998, Texas Instruments Incorporated
相关型号:
©2020 ICPDF网 联系我们和版权申明