DS90CR482VSX/NOPB [TI]
48 位 LVDS 频道链接解串器 - 65 - 112MHz | NEZ | 100 | -10 to 70;型号: | DS90CR482VSX/NOPB |
厂家: | TEXAS INSTRUMENTS |
描述: | 48 位 LVDS 频道链接解串器 - 65 - 112MHz | NEZ | 100 | -10 to 70 接口集成电路 |
文件: | 总26页 (文件大小:1242K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
DS90CR481, DS90CR482
www.ti.com
SNLS137D –NOVEMBER 2000–REVISED APRIL 2013
DS90CR481 / DS90CR482 48-Bit LVDS Channel Link SER/DES − 65 - 112 MHz
Check for Samples: DS90CR481, DS90CR482
The multiplexing of data lines provides a substantial
1
FEATURES
cable reduction. Long distance parallel single-ended
buses typically require a ground wire per active signal
(and have very limited noise rejection capability).
Thus, for a 48-bit wide data and one clock, up to 98
conductors are required. With this Channel Link
chipset as few as 19 conductors (8 data pairs, 1 clock
pair and a minimum of one ground) are needed. This
provides an 80% reduction in cable width, which
provides a system cost savings, reduces connector
physical size and cost, and reduces shielding
requirements due to the cables' smaller form factor.
2
•
3.168 Gbits/sec Bandwidth with 66 MHz Clock
5.376 Gbits/sec Bandwidth with 112 MHz Clock
65 - 112 MHz Input Clock Support
•
•
•
LVDS SER/DES Reduces Cable and Connector
Size
•
•
Pre-Emphasis Reduces Cable Loading Effects
Optional DC Balance Encoding Reduces ISI
Distortion
•
Cable Deskew of +/−1 LVDS Data Bit Time (up
The 48 CMOS/TTL inputs can support a variety of
signal combinations. For example, 6 8-bit words or 5
9-bit (byte + parity) and 3 controls.
to 80 MHz Clock Rate)
•
•
•
•
•
5V Tolerant TxIN and Control Input Pins
Flow Through Pinout for Easy PCB Design
+3.3V Supply Voltage
The DS90CR481/DS90CR482 chipset is improved
over prior generations of Channel Link devices and
offers higher bandwidth support and longer cable
drive with three areas of enhancement. To increase
bandwidth, the maximum clock rate is increased to
Transmitter Rejects Cycle-to-Cycle Jitter
Conforms to ANSI/TIA/EIA-644-1995 LVDS
Standard
112 MHz and
8 serialized LVDS outputs are
provided. Cable drive is enhanced with a user
selectable pre-emphasis feature that provides
additional output current during transitions to
counteract cable loading effects. Optional DC
balancing on a cycle-to-cycle basis, is also provided
to reduce ISI (Inter-Symbol Interference). With pre-
emphasis and DC balancing, a low distortion eye-
pattern is provided at the receiver end of the cable. A
cable deskew capability has been added to deskew
long cables of pair-to-pair skew of up to +/−1 LVDS
data bit time (up to 80 MHz Clock Rate). These three
enhancements allow cables 5+ meters in length to be
driven.
DESCRIPTION
The DS90CR481 transmitter converts 48 bits of
CMOS/TTL data into eight LVDS (Low Voltage
Differential Signaling) data streams. A phase-locked
transmit clock is transmitted in parallel with the data
streams over a ninth LVDS link. Every cycle of the
transmit clock 48 bits of input data are sampled and
transmitted. The DS90CR482 receiver converts the
LVDS data streams back into 48 bits of
LVCMOS/TTL data. At a transmit clock frequency of
112MHz, 48 bits of TTL data are transmitted at a rate
of 672Mbps per LVDS data channel. Using a 112MHz
clock,
the
data
throughput
is
5.38Gbit/s
The chipset is an ideal means to solve EMI and cable
size problems associated with wide, high speed TTL
interfaces.
(672Mbytes/s). At a transmit clock frequency of
112MHz, 48 bits of TTL data are transmitted at a rate
of 672Mbps per LVDS data channel. Using a 66MHz
clock, the data throughput is 3.168Gbit/s
(396Mbytes/s).
1
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
All trademarks are the property of their respective owners.
2
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of the Texas
Instruments standard warranty. Production processing does not
necessarily include testing of all parameters.
Copyright © 2000–2013, Texas Instruments Incorporated
DS90CR481, DS90CR482
SNLS137D –NOVEMBER 2000–REVISED APRIL 2013
www.ti.com
Generalized Block Diagrams (DS90CR481 and DS90CR482)
Generalized Transmitter Block Diagram – DS90CR481
Generalized Receiver Block Diagram – DS90CR482
2
Submit Documentation Feedback
Copyright © 2000–2013, Texas Instruments Incorporated
Product Folder Links: DS90CR481 DS90CR482
DS90CR481, DS90CR482
www.ti.com
SNLS137D –NOVEMBER 2000–REVISED APRIL 2013
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam
during storage or handling to prevent electrostatic damage to the MOS gates.
Absolute Maximum Ratings(1)(2)
Value
−0.3 to +4
Unit
Supply Voltage (VCC
)
V
V
V
V
V
CMOS/TTL Input Voltage
−0.3 to +5.5
−0.3 to (VCC + 0.3)
−0.3 to +3.6
−0.3 to +3.6
Continuous
+150
LVCMOS/TTL Output Voltage
LVDS Receiver Input Voltage
LVDS Driver Output Voltage
LVDS Output Short Circuit Duration
Junction Temperature
°C
°C
°C
W
Storage Temperature
−65 to +150
+260
Lead Temperature (Soldering, 4 sec.) 100L TQFP
Maximum Package Power Dissipation Capacity @ 25°C, 100 TQFP
Package:
DS90CR481VJD
DS90CR482VS
DS90CR481VJD
2.3
2.3
W
Package Derating:
18.1mW/°C above
+25°C
DS90CR482VS
18.1mW/°C above
+25°C
ESD Rating: DS90CR481
ESD Rating: DS90CR482
(HBM, 1.5kΩ, 100pF)
(EIAJ, 0Ω, 200pF)
(HBM, 1.5kΩ, 100pF)
(EIAJ, 0Ω, 200pF)
> 6
> 300
> 2
kV
V
kV
V
> 200
(1) “Absolute Maximum Ratings” are those values beyond which the safety of the device cannot be guaranteed. They are not meant to
imply that the device should be operated at these limits. “Electrical Characteristics” specify conditions for device operation.
(2) If Military/Aerospace specified devices are required, please contact the TI Sales Office/ Distributors for availability and specifications.
Recommended Operating Conditions
Min
3.0
Nom
3.3
Max
3.6
Units
V
Supply Voltage (VCC
)
Operating Free Air Temperature (TA)
Supply Noise Voltage
−10
+25
+70
100
112
°C
mVp-p
MHz
Input Clock (TX)
65
Electrical Characteristics(1)
Over recommended operating supply and temperature ranges unless otherwise specified.
Symbol
Parameter
Conditions
Min
Typ(2)
Max
Units
CMOS/TTL DC SPECIFICATIONS
VIH
VIL
High Level Input Voltage
2.0
GND
2.7
V
V
Low Level Input Voltage
0.8
VOH
High Level Output Voltage IOH = −0.4 mA
IOH = −2mA
2.9
2.85
0.1
V
2.7
V
VOL
VCL
IIN
Low Level Output Voltage IOL = 2 mA
0.3
−1.5
+15
V
Input Clamp Voltage
Input Current
ICL = −18 mA
−0.79
+1.8
0
V
VIN = 0.4V, 2.5V or VCC
VIN = GND
µA
µA
−15
(1) Current into device pins is defined as positive. Current out of device pins is defined as negative. Voltages are referenced to ground
unless otherwise specified (except VTH, VTL, VOD and ΔVOD).
(2) Typical values are given for VCC = 3.3V and T A = +25°C.
Copyright © 2000–2013, Texas Instruments Incorporated
Submit Documentation Feedback
3
Product Folder Links: DS90CR481 DS90CR482
DS90CR481, DS90CR482
SNLS137D –NOVEMBER 2000–REVISED APRIL 2013
www.ti.com
Electrical Characteristics(1) (continued)
Over recommended operating supply and temperature ranges unless otherwise specified.
Symbol
IOS
Parameter
Conditions
Min
Typ(2)
Max
Units
Output Short Circuit
Current
VOUT = 0V
−120
mA
LVDS DRIVER DC SPECIFICATIONS
|VOD
|
Differential Output Voltage RL = 100Ω
250
345
450
35
mV
mV
ΔVOD
Change in VOD between
Complimentary Output
States
VOS
Offset Voltage
1.125
1.25
1.375
35
V
ΔVOS
Change in VOS between
Complimentary Output
States
mV
IOS
IOZ
Output Short Circuit
Current
VOUT = 0V, RL = 100Ω
PD = 0V, VOUT = 0V or VCC
−3.5
−5
mA
µA
Output TRI-STATE
Current
±1
±10
LVDS RECEIVER DC SPECIFICATIONS
VTH
VTL
IIN
Differential Input High
Threshold
VCM = +1.2V
+100
mV
mV
Differential Input Low
Threshold
−100
Input Current
VIN = +2.4V, VCC = 3.6V
VIN = 0V, VCC = 3.6V
±10
±10
µA
µA
TRANSMITTER SUPPLY CURRENT
ICCTW
ICCTZ
Transmitter Supply
Current
Worst Case
RL = 100Ω, CL = 5 pF,
BAL = High,
Worst Case Pattern
(Figure 1, Figure 2)
f = 66MHz
106
155
160
210
mA
mA
f = 112MHz
Transmitter Supply
Current
PD = Low,
5
50
µA
Driver Outputs in TRI-STATE during power down Mode
Power Down
RECEIVER SUPPLY CURRENT
ICCRW
Receiver Supply Current
Worst Case
CL = 8 pF, BAL = High,
Worst Case Pattern
(Figure 1, Figure 3)
f = 66MHz
200
250
210
280
mA
mA
f = 112MHz
ICCRZ
Receiver Supply Current
Power Down
PD = Low,
20
100
µA
Receiver Outputs stay low during power down mode.
Recommended Transmitter Input Characteristics
Over recommended operating supply and temperature ranges unless otherwise specified.
Symbol
TCIT
Parameter
TxCLK IN Transition Time (Figure 4)
TxCLK IN Period (Figure 5)
TxCLK in High Time (Figure 5)
TxCLK in Low Time (Figure 5)
TxIN Transition Time
Min
1.0
Typ
Max
Units
ns
2.0
3.0
TCIP
TCIH
TCIL
TXIT
8.93
0.35T
0.35T
1.5
15.38
0.65T
0.65T
6.0
ns
0.5T
0.5T
ns
ns
ns
4
Submit Documentation Feedback
Copyright © 2000–2013, Texas Instruments Incorporated
Product Folder Links: DS90CR481 DS90CR482
DS90CR481, DS90CR482
www.ti.com
SNLS137D –NOVEMBER 2000–REVISED APRIL 2013
Transmitter Switching Characteristics
Over recommended operating supply and temperature ranges unless otherwise specified.
Symbol
LLHT
Parameter
Min
Typ
Max
Units
LVDS Low-to-High Transition Time, (Figure 2),
PRE = 0.75V (disabled)
0.14
0.7
ns
LVDS Low-to-High Transition Time, (Figure 2),
PRE = Vcc (max)
0.11
0.16
0.6
0.8
0.7
ns
ns
ns
ns
ps
LHLT
LVDS High-to-Low Transition Time, (Figure 2),
PRE = 0.75V (disabled)
LVDS High-to-Low Transition Time, (Figure 2),
PRE = Vcc (max)
0.11
TBIT
Transmitter Bit Width
f = 66 MHz,
1/7 TCIP
0
112MHz
TPPOS
Transmitter Pulse Positions - Normalized
f = 65 to 112
MHz
− 200
+200
TJCC
TCCS
TSTC
THTC
TPDL
TPLLS
TPDD
Tranmitter Jitter - Cycle-to-Cycle
TxOUT Channel to Channel Skew
TxIN Setup to TxCLK IN, (Figure 5)
TxIN Hold to TxCLK IN, (Figure 5)
100
40
ps
ps
ns
ns
ns
ms
ns
2.5
0
Transmitter Propagation Delay - Latency, (Figure 7)
Transmitter Phase Lock Loop Set, (Figure 9)
Transmitter Powerdown Delay, (Figure 11)
1.5(TCIP)+3.72
1.5(TCIP)+4.4
1.5(TCIP)+6.24
10
100
Receiver Switching Characteristics
Over recommended operating supply and temperature ranges unless otherwise specified.
Symbol
Parameter
Min
Typ
Max
Units
CLHT
CMOS/TTL Low-to-High Transition Time, Rx data out,
(Figure 3)
2.0
ns
CMOS/TTL Low-to-High Transition Time, Rx clock out,
(Figure 3)
1.0
2.0
ns
ns
ns
CHLT
CMOS/TTL High-to-Low Transition Time, Rx data out,
(Figure 3)
CMOS/TTL High-to-Low Transition Time, Rx clock out,
(Figure 3)
1.0
RCOP
RCOH
RxCLK OUT Period, (Figure 6)
8.928
T
15.38
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ms
µs
(1)
RxCLK OUT High Time, (Figure 6),
RxCLK OUT Low Time, (Figure 6),
f = 112 MHz
f = 66 MHz
f = 112 MHz
f = 66 MHz
f = 112 MHz
f = 66 MHz
f = 112 MHz
f = 66 MHz
3.5
6.0
(1)
RCOL
RSRC
RHRC
3.5
6.0
2.4
RxOUT Setup to RxCLK
OUT,(Figure 6)
3.6
RxOUT Hold to RxCLK OUT,
3.4
(1)
(Figure 6),
6.0
RPDL
RPLLS
RPDD
Receiver Propagation Delay - Latency, (Figure 8)
Receiver Phase Lock Loop Set, (Figure 10)
Receiver Powerdown Delay, (Figure 12)
3(TCIP)+4.0
3(TCIP)+4.8
3(TCIP)+6.5
10
1
(1) The Minimum and Maximum Limits are based on statistical analysis of the device performance over voltage and temperature ranges.
This parameter is functionally tested on Automatic Test Equipment (ATE). ATE is limited to 85MHz. A sample of characterization parts
have been bench tested to verify functional performance.
Copyright © 2000–2013, Texas Instruments Incorporated
Submit Documentation Feedback
5
Product Folder Links: DS90CR481 DS90CR482
DS90CR481, DS90CR482
SNLS137D –NOVEMBER 2000–REVISED APRIL 2013
www.ti.com
Chipset RSKM Characteristics
Over recommended operating supply and temperature ranges unless otherwise specified. See APPLICATIONS
(2)
INFORMATION section(1)
.
Symbol
Parameter
Min
170
Typ
Max
Units
ps
RSKM
RSKM
RSKMD
Receiver Skew Margin without Deskew f = 112 MHz
in non-DC Balance Mode, (Figure 13),
f = 100 MHz
170
240
350
350
ps
(3)
f = 85MHz
f = 66MHz
300
ps
300
ps
Receiver Skew Margin without Deskew f = 112 MHz
170
ps
(3)
in DC Balance Mode, (Figure 13),
f = 100 MHz
170
200
300
300
ps
f = 85 MHz
f = 66 MHz
250
ps
250
ps
Receiver Skew Margin with Deskew in f = 33 to 80 MHz
0.25TBIT
ps
DC Balance, (Figure 14),
(4)
RDR
Receiver Deskew Range
f = 80 MHz
f = 80 MHz
± 1
TBIT
ns
RDSS
Receiver Deskew Step Size
0.3 TBIT
(1) The Minimum and Maximum Limits are based on statistical analysis of the device performance over voltage and temperature ranges.
This parameter is functionally tested on Automatic Test Equipment (ATE). ATE is limited to 85MHz. A sample of characterization parts
have been bench tested to verify functional performance.
(2) Typical values for RSKM and RSKMD are applicable for fixed VCC and T A of the Transmitter and Receiver (both are assumed to be at
the same VCC and T A points).
(3) Receiver Skew Margin (RSKM) is defined as the valid data sampling region at the receiver inputs. This margin takes into account
transmitter output pulse positions (min and max) and the receiver input setup and hold time (internal data sampling window, RSPOS).
This margin allows for LVDS interconnect skew, inter-symbol interference (both dependent on type/length of cable) and clock jitter
(TJCC).RSKM ≥ cable skew (type, length) + source clock jitter (cycle to cycle,TJCC) + ISI (if any). See APPLICATIONS INFORMATION
section for more details.
(4) Receiver Skew Margin with Deskew (RSKMD) is defined as the valid data sampling region at the receiver inputs. The DESKEW function
will constrain the receiver’s sampling strobes to the middle half of the LVDS bit and removes (adjusts for) fixed interconnect skew. This
margin (RSKMD) allows for inter-symbol interference (dependent on type/length of cable), Transmitter Pulse Position (TPPOS) variance,
and LVDS clock jitter (TJCC).RSKMD ≥ ISI + TPPOS(variance) + source clock jitter (cycle to cycle, TJCC). See APPLICATIONS
INFORMATION section for more details.
6
Submit Documentation Feedback
Copyright © 2000–2013, Texas Instruments Incorporated
Product Folder Links: DS90CR481 DS90CR482
DS90CR481, DS90CR482
www.ti.com
SNLS137D –NOVEMBER 2000–REVISED APRIL 2013
AC Timing Diagrams
(1) The worst case test pattern produces a maximum toggling of digital circuits, LVDS I/O and CMOS/TTL I/O.
Figure 1. “Worst Case” Test Pattern
Figure 2. DS90CR481 (Transmitter) LVDS Output Load and Transition Times
Figure 3. DS90CR482 (Receiver) CMOS/TTL Output Load and Transition Times
Figure 4. DS90CR481 (Transmitter) Input Clock Transition Time
Figure 5. DS90CR481 (Transmitter) Setup/Hold and High/Low Times
Copyright © 2000–2013, Texas Instruments Incorporated
Submit Documentation Feedback
7
Product Folder Links: DS90CR481 DS90CR482
DS90CR481, DS90CR482
SNLS137D –NOVEMBER 2000–REVISED APRIL 2013
www.ti.com
Figure 6. DS90CR482 (Receiver) Setup/Hold and High/Low Times
Figure 7. DS90CR481 (Transmitter) Propagation Delay - Latency
Figure 8. DS90CR482 (Receiver) Propagation Delay - Latency
Figure 9. DS90CR481 (Transmitter) Phase Lock Loop Set Time
8
Submit Documentation Feedback
Copyright © 2000–2013, Texas Instruments Incorporated
Product Folder Links: DS90CR481 DS90CR482
DS90CR481, DS90CR482
www.ti.com
SNLS137D –NOVEMBER 2000–REVISED APRIL 2013
Figure 10. DS90CR482 (Receiver) Phase Lock Loop Set Time
Figure 11. DS90CR481 (Transmitter) Power Down Delay
Figure 12. DS90CR482 (Receiver) Power Down Delay
Copyright © 2000–2013, Texas Instruments Incorporated
Submit Documentation Feedback
9
Product Folder Links: DS90CR481 DS90CR482
DS90CR481, DS90CR482
SNLS137D –NOVEMBER 2000–REVISED APRIL 2013
www.ti.com
C—Setup and Hold Time (Internal data sampling window) defined by Rspos (receiver input strobe position) min and
max
Tppos—Transmitter output pulse position (min and max)
RSKM ≥ Cable Skew (type, length) + LVDS Source Clock Jitter (cycle to cycle) + ISI (Inter-symbol interference)
■ Cable Skew—typically 10 ps–40 ps per foot, media dependent
■ Cycle-to-cycle LVDS Output jitter (TJCC) is less than 100 ps (worse case estimate).
■ ISI is dependent on interconnect length; may be zero
See APPLICATIONS INFORMATION section for more details.
Figure 13. Receiver Skew Margin (RSKM) for Chipset without DESKEW
C — Setup and Hold Time (Internal data sampling window) defined by Rspos (receiver input strobe position) min and
max
RSKMD ≥ TPPOSvariance (d) + TJCC (output jitter)(f) + ISI (m)
■ d= Tppos—Transmitter output pulse position (min and max)
■ f= Cycle-to-cycle LVDS Output jitter (TJCC) is less than 100 ps (worse case estimate)
■ m= extra margin - assigned to ISI in long cable applications
See APPLICATIONS INFORMATION section for more details.
Figure 14. Receiver Skew Margin (RSKMD) for Chipset with DESKEW
10
Submit Documentation Feedback
Copyright © 2000–2013, Texas Instruments Incorporated
Product Folder Links: DS90CR481 DS90CR482
DS90CR481, DS90CR482
www.ti.com
SNLS137D –NOVEMBER 2000–REVISED APRIL 2013
LVDS Interface
Optional features supported: Pre-emphasis and DESKEW
Figure 15. 48 Parallel TTL Data Bits Mapped to LVDS Bits with DC Balance Enabled
Optional feature supported: Pre-emphasis
Figure 16. 48 Parallel TTL Data Bits Mapped to LVDS Bits with DC Balance Disabled
Copyright © 2000–2013, Texas Instruments Incorporated
Submit Documentation Feedback
11
Product Folder Links: DS90CR481 DS90CR482
DS90CR481, DS90CR482
SNLS137D –NOVEMBER 2000–REVISED APRIL 2013
www.ti.com
APPLICATIONS INFORMATION
The DS90CR481/DS90CR482 chipset is improved over prior generations of Channel Link devices and offers
higher bandwidth support and longer cable drive with three areas of enhancement. To increase bandwidth, the
maximum clock rate is increased to 112 MHz and 8 serialized LVDS outputs are provided. Cable drive is
enhanced with a user selectable pre-emphasis feature that provides additional output current during transitions to
counteract cable loading effects. This requires the use of one pull up resistor to Vcc; please refer to Table 1 to
set the level needed. Optional DC balancing on a cycle-to-cycle basis, is also provided to reduce ISI (Inter-
Symbol Interference). With pre-emphasis and DC balancing, a low distortion eye-pattern is provided at the
receiver end of the cable. A cable deskew capability has been added to deskew long cables of pair-to-pair skew
of up to ±1 LVDS data bit time (up to 80 MHz clock rates). For details on deskew, refer to the Deskew section
below. These three enhancements allow cables 5+ meters in length to be driven depending upon media and
clock rate.
The DS90CR481/482 chipset may also be used in a non-DC Balance mode. In this mode pre-emphasis is
supported. In this mode, the chipset is also compatible with 21 and 28-bit Channel Link Receivers. See Figure 16
for the LVDS mapping.
NEW FEATURES DESCRIPTION
Pre-emphasis
Adds extra current during LVDS logic transition to reduce the cable loading effects. Pre-emphasis strength is set
via a DC voltage level applied from min to max (0.75V to Vcc) at the “PRE” pin. A higher input voltage on the
”PRE” pin increases the magnitude of dynamic current during data transition. The “PRE” pin requires one pull-up
resistor (Rpre) to Vcc in order to set the DC level. There is an internal resistor network, which cause a voltage
drop. Please refer to the tables below to set the voltage level.
The waveshape at the Receiver input should not exhibit over or undershoot with the proper amount of pre-
emphasis set. Too much pre-emphasis generates excess noise and increases power dissipation. Cables less
than 2 meters in length typically do not require pre-emphasis.
Table 1. Pre-emphasis DC Voltage Level with (Rpre)
Rpre
1MΩ or NC
50kΩ
Resulting PRE Voltage
Effect
0.75V
1.0V
1.5V
2.0V
2.6V
Vcc
Standard LVDS
9kΩ
50% pre-emphasis
3kΩ
1kΩ
100Ω
100% pre-emphasis
Table 2. Pre-emphasis Needed per Cable Length(1)
Frequency
PRE Voltage
1.0V
Typical cable length
112MHz
112MHz
80MHz
80MHz
66MHz
2 meters
5 meters
2 meters
5+ meters
7 meters
1.5V
1.0V
1.2V
1.5V
(1) This is based on testing with standard shield twisted pair cable. The amount of pre-emphasis will vary
depending on the type of cable, length and operating frequency.
DC Balance
In addition to data information an additional bit is transmitted on every LVDS data signal line during each cycle
as shown in Figure 15. This bit is the DC balance bit (DCBAL). The purpose of the DC Balance bit is to minimize
the short- and long-term DC bias on the signal lines. This is achieved by selectively sending the data either
unmodified or inverted.
12
Submit Documentation Feedback
Copyright © 2000–2013, Texas Instruments Incorporated
Product Folder Links: DS90CR481 DS90CR482
DS90CR481, DS90CR482
www.ti.com
SNLS137D –NOVEMBER 2000–REVISED APRIL 2013
The value of the DC balance bit is calculated from the running word disparity and the data disparity of the current
word to be sent. The data disparity of the current word shall be calculated by subtracting the number of bits of
value 0 from the number of bits value 1 in the current word. Initially, the running word disparity may be any value
between +7 and −6. The running word disparity shall be calculated as a continuous sum of all the modified data
disparity values, where the unmodified data disparity value is the calculated data disparity minus 1 if the data is
sent unmodified and 1 plus the inverse of the calculated data disparity if the data is sent inverted. The value of
the running word disparity shall saturate at +7 and −6.
The value of the DC balance bit (DCBAL) shall be 0 when the data is sent unmodified and 1 when the data is
sent inverted. To determine whether to send data unmodified or inverted, the running word disparity and the
current data disparity are used. If the running word disparity is positive and the current data disparity is positive,
the data shall be sent inverted. If the running word disparity is positive and the current data disparity is zero or
negative, the data shall be sent unmodified. If the running word disparity is negative and the current data
disparity is positive, the data shall be sent unmodified. If the running word disparity is negative and the current
data disparity is zero or negative, the data shall be sent inverted. If the running word disparity is zero, the data
shall be sent inverted.
DC Balance mode is set when the BAL pin on the transmitter is tied HIGH - see pin descriptions. DC Balancing
is useful on long cable applications which are typically greater than 5 meters in length.
Deskew
Deskew is supported in the DC Balance mode only (BAL = high on DS90CR481). The “DESKEW” pin on the
receiver when set high will deskew a minimum of ±1 LVDS data bit time skew from the ideal strobe location
between signals arriving on independent differential pairs (pair-to-pair skew). It is required that the “DS_OPT” pin
on the Transmitter must be applied low for a minimum of four clock cycles to complete the deskew operation. It is
also required that this must be performed at least once at any time after the PLLs have locked to the input clock
frequency. If power is lost, or if the cable has been switched, this procedure must be repeated or else the
receiver may not sample the incoming LVDS data correctly. When the receiver is in the deskew mode, all
receiver outputs are set to a LOW state, but the receiver clock output is still active and switching. Setting the
“DESKEW” pin to low will disable the deskew operation and allow the receiver to operation on a fixed data
sampling strobe. In this case, the ”DS_OPT” pin on the transmitter must then be set high.
The DS_OPT pin at the input of the transmitter (DS90CR481) is used to initiate the deskew calibration pattern. It
must be applied low for a minimum of four clock cycles in order for the receiver to complete the deskew
operation. For this reason, the LVDS clock signal with DS_OPT applied high (active data sampling) shall be
1111000 or 1110000 pattern. During the deskew operation with DS_OPT applied low, the LVDS clock signal
shall be 1111100 or 1100000 pattern. The transmitter will also output a series of 1111000 or 1110000 onto the
LVDS data lines (TxOUT 0-7) during deskew so that the receiver can automatically calibrated the data sampling
strobes at the receiver inputs. Each data channel is deskewed independently and is tuned with a step size of 1/3
of a bit time over a range of +/−1 TBIT from the ideal strobe location. The Deskew feature operates up to clock
rates of 80 MHz only. If the Receiver is enabled in the deskew mode, then it must be trained before data transfer.
CLOCK JITTER
The transmitter is designed to reject cycle-to-cycle jitter which may be seen at the transmitter input clock. Very
low cycle-to-cycle jitter is passed on to the transmitter outputs. Cycle-to-cycle jitter has been measured over
frequency to be less than 100 ps with input step function jitter applied. This should be subtracted from the
RSKM/RSKMD budget as shown and described in Figure 13 and Figure 14. This rejection capability significantly
reduces the impact of jitter at the TXinput clock pin, and improves the accuracy of data sampling in the receiver.
Transmitter output jitter is effected by PLLVCC noise and input clock jitter - minimize supply noise and use a low
jitter clock source to limit output jitter. The falling edge of the input clock to the transmitter is the critical edge and
is used by the PLL circuit.
RSKM - RECEIVER SKEW MARGIN
RSKM is a chipset parameter and is explained in AN-1059 (SNLA050) in detail. It is the difference between the
transmitter’s pulse position and the receiver’s strobe window. RSKM must be greater than the summation of:
Interconnect skew, LVDS Source Clock Jitter (TJCC), and ISI (if any). See Figure 13. Interconnect skew includes
PCB traces differences, connector skew and cable skew for a cable application. PCB trace and connector skew
can be compensated for in the design of the system. Cable skew is media type and length dependant.
Copyright © 2000–2013, Texas Instruments Incorporated
Submit Documentation Feedback
13
Product Folder Links: DS90CR481 DS90CR482
DS90CR481, DS90CR482
SNLS137D –NOVEMBER 2000–REVISED APRIL 2013
www.ti.com
RSKMD - RECEIVER SKEW MARGIN WITH DESKEW
RSKMD is a chipset parameter and is applicable when the DESKEW feature of the DS90CR482 is employed. It
is the difference between the receiver’s strobe window and the ideal pulse locations. The DESKEW feature
adjusts for skew between each data channel and the clock channel. This feature is supported up to 80MHz clock
rate. RSKMD must be greater than the summation of: Transmitter’s Pulse Position variance, LVDS Source Clock
Jitter (TJCC), and ISI (if any). See Figure 14. With DESKEW, RSKMD will be a minimum of 25% of TBIT.
Deskew compensates for interconnect skew which includes PCB traces differences, connector skew and cable
skew (for a cable application). PCB trace and connector skew can be compensated for in the design of the
system. Note, cable skew is media type and length dependant. Cable length may be limited by the RSKMD
parameter prior to the interconnect skew reaching 1 TBIT in length due to ISI effects.
POWER DOWN
Both transmitter and receiver provide a power down feature. When asserted current draw through the supply pins
is minimized and the PLLs are shut down. The transmitter outputs are in TRI-STATE when in power down mode.
The receiver outputs are forced to a active LOW state when in the power down mode. (See Table 3 and
Table 4). The PD pin should be driven HIGH to enable the device once VCC is stable.
CONFIGURATIONS
The transmitter is designed to be connected typically to a single receiver load. This is known as a point-to-point
configuration. It is also possible to drive multiple receiver loads if certain restrictions are made. Only the final
receiver at the end of the interconnect should provide termination across the pair. In this case, the driver still
sees the intended DC load of 100 Ohms. Receivers connected to the cable between the transmitter and the final
receiver must not load down the signal. To meet this system requirement, stub lengths from the line to the
receiver inputs must be kept very short.
CABLE TERMINATION
A termination resistor is required for proper operation to be obtained. The termination resistor should be equal to
the differential impedance of the media being driven. This should be in the range of 90 to 132 Ohms. 100 Ohms
is a typical value common used with standard 100 Ohm twisted pair cables. This resistor is required for control of
reflections and also to complete the current loop. It should be placed as close to the receiver inputs to minimize
the stub length from the resistor to the receiver input pins.
HOW TO CONFIGURE FOR BACKPLANE APPLICATIONS
In a backplane application with differential line impedance of 100Ω the differential line pair-to-pair skew can
controlled by trace layout. The transmitter-DS90CR481 “DS_OPT” pin may be set high. In a backplane
application with short PCB distance traces, pre-emphasis from the transmitter is typically not required. The “PRE”
pin should be left open (do not tie to ground). A resistor pad provision for a pull up resistor to Vcc can be
implemented in case pre-emphasis is needed to counteract heavy capacitive loading effects.
HOW TO CONFIGURE FOR CABLE INTERCONNECT APPLICATIONS
In applications that require the long cable drive capability. The DS90CR481/DS90CR482 chipset is improved
over prior generations of Channel Link devices and offers higher bandwidth support and longer cable drive with
the use of DC balanced data transmission, pre-emphasis. Cable drive is enhanced with a user selectable pre-
emphasis feature that provides additional output current during transitions to counteract cable loading effects.
This requires the use of one pull up resistor to Vcc; please refer to Table 1 to set the level needed. Optional DC
balancing on a cycle-to-cycle basis, is also provided to reduce ISI (Inter-Symbol Interference) for long cable
applications. With pre-emphasis and DC balancing, a low distortion eye-pattern is provided at the receiver end of
the cable. These enhancements allow cables 5+ meters in length to be driven. Depending upon clock rate and
the media being driven, the cable Deskew feature may also be employed - see discussion on DESKEW, RSKM
and RSKMD above.
14
Submit Documentation Feedback
Copyright © 2000–2013, Texas Instruments Incorporated
Product Folder Links: DS90CR481 DS90CR482
DS90CR481, DS90CR482
www.ti.com
SNLS137D –NOVEMBER 2000–REVISED APRIL 2013
SUPPLY BYPASS RECOMMENDATIONS
Bypass capacitors must be used on the power supply pins. Different pins supply different portions of the circuit,
therefore capacitors should be nearby all power supply pins except as noted in Table 3 and Table 4. Use high
frequency ceramic (surface mount recommended) 0.1µF capacitors close to each supply pin. If space allows, a
0.01µF capacitor should be used in parallel, with the smallest value closest to the device pin. Additional scattered
capacitors over the printed circuit board will improve decoupling. Multiple (large) via should be used to connect
the decoupling capacitors to the power plane. A 4.7 to 10 µF bulk cap is recommended near the PLLVCC pins
and also the LVDSVCC (pin #40) on the Transmitter. Connections between the caps and the pin should use wide
traces.
INPUT SIGNAL QUALITY REQUIREMENTS - TRANSMITTER
The input signal quality must comply to the datasheet requirements, please refer to the Recommended
Transmitter Input Characteristics table for specifications. In addition undershoots in excess of the ABS MAX
specifications are not recommended. If the line between the host device and the transmitter is long and acts as a
transmission line, then termination should be employed. If the transmitter is being driven from a device with
programmable drive strengths, data inputs are recommended to be set to a weak setting to prevent transmission
line effects. The clock signal is typically set higher to provide a clean edge that is also low jitter.
UNUSED LVDS OUTPUTS
Unused LVDS output channels should be terminated with 100 Ohm at the transmitter’s output pin.
LVDS INTERCONNECT GUIDELINES
See AN-1108 (SNLA008) and AN-905 (SNLA035) for full details.
•
•
Use 100Ω coupled differential pairs
Use the S/2S/3S rule in spacings
–
–
–
S = space between the pair
2S = space between pairs
3S = space to TTL signal
•
•
•
•
•
•
Minimize the number of VIA
Use differential connectors when operating above 500Mbps line speed
Maintain balance of the traces
Minimize skew within the pair
Minimize skew between pairs
Terminate as close to the RXinputs as possible
RECEIVER OUTPUT DRIVE STRENGTH
The DS90CR482 output specify a 8pF load, VOH and VOL are tested at ± 2mA, which is intended for only 1 or
maybe 2 loads. If high fan-out is required or long transmission line driving capability, buffering the receiver output
is recommended. Receiver outputs do not support / provide a TRI-STATE function.
DS90CR483/484
The DS90CR481/2 chipset is electrically similar to the DS90CR483/4. The DS90CR481/2 differ only in the
control circuit of the internal PLL and are specified for 65 to 112 MHz operation. The devices will directly inter-
operate within the scope of the respective datasheets.
FOR MORE INFORMATION
Channel Link Applications Notes currently available:
•
•
•
•
•
AN-1041 () Introduction to Channel Link
AN-1059 (SNLA050) RSKM Calculations
AN-1108 (SNLA008) PCB and Interconnect Guidelines
AN-905 () Differential Impedance
TI’s LVDS Owner’s Manual (literature number SNLA187)
Copyright © 2000–2013, Texas Instruments Incorporated
Submit Documentation Feedback
15
Product Folder Links: DS90CR481 DS90CR482
DS90CR481, DS90CR482
SNLS137D –NOVEMBER 2000–REVISED APRIL 2013
www.ti.com
Table 3. DS90CR481 Pin Descriptions—Channel Link Transmitter
Pin Name
I/O
I
Description
(1)
TxIN
TTL level input.
TxOUTP
TxOUTM
TxCLKIN
TxCLKP
TxCLKM
PD
O
O
I
Positive LVDS differential data output.
Negative LVDS differential data output.
TTL level clock input. The rising edge acts as data strobe.
O
O
I
Positive LVDS differential clock output.
Negative LVDS differential clock output.
(1)
(1)
TTL level input. Assertion (low input) tri-states the outputs, ensuring low current at power down.
PLL range select. This pin must be tied to VCC. NC or tied to Ground is reserved for future use.
PLLSEL
PRE
I
I
Pre-emphasis “level” select. Pre-emphasis is active when input is tied to VCC through external pull-up
resistor. Resistor value determines Pre-emphasis level (See APPLICATIONS INFORMATION Section). For
normal LVDS drive level (No Pre-emphasis) leave this pin open (do not tie to ground).
DS_OPT
BAL
I
I
Cable Deskew performed when TTL level input is low. No TxIN data is sampled during Deskew. To
perform Deskew function, input must be held low for a minimum of 4 clock cycles. The Deskew operation is
normally conducted after the TX and RX PLLs have locked. It should also be conducted after a system
(2)
reset, or a reconfiguration event. It must be peformed at least once when "DESKEW" is enabled.
TTL level input. This pin was previously labeled as VCC, which enabled the DC Balance function. But when
tied low or left open, the DC Balance function is disabled. Please refer to (Figure 15 Figure 16) for LVDS
(2) (3)
data bit mapping respectively.
,
VCC
I
I
I
I
I
I
Power supply pins for TTL inputs and digital circuitry. Bypass not required on Pins 20 and 21.
Ground pins for TTL inputs and digital circuitry.
Power supply pin for PLL circuitry.
GND
PLLVCC
PLLGND
LVDSVCC
LVDSGND
NC
Ground pins for PLL circuitry.
Power supply pin for LVDS outputs.
Ground pins for LVDS outputs.
No Connect. Make NO Connection to these pins - leave open.
(1) Inputs default to “low” when left open due to internal pull-down resistor.
(2) Inputs default to “low” when left open due to internal pull-down resistor.
(3) The DS90CR482 is design to automatically detect the DC Balance or non-DC Balance transmitted data from the DS90CR481 and
deserialize the LVDS data according to the define bit mapping.
Table 4. DS90CR482 Pin Descriptions—Channel Link Receiver(1)
Pin Name
I/O
Description
RxINP
RxINM
RxOUT
I
I
Positive LVDS differential data inputs.
Negative LVDS differential data inputs.
O
TTL level data outputs. In PowerDown (PD = Low) mode, receiver outputs are forced to a Low
state.
RxCLKP
I
I
Positive LVDS differential clock input.
RxCLKM
RxCLKOUT
PLLSEL
Negative LVDS differential clock input.
O
I
TTL level clock output. The rising edge acts as data strobe.
PLL range select. This pin must be tied to VCC. NC or tied to Ground is reserved for future use.
Deskew / Oversampling “on/off” select. When using the Deskew / Oversample feature this pin
(2)
DESKEW
I
must be tied to VCC. Tieing this pin to ground disables this feature. (2) Deskew is only supported in
the DC Balance mode.
(2)
PD
I
I
I
I
I
TTL level input. When asserted (low input) the receiver outputs are Low.
VCC
Power supply pins for TTL outputs and digital circuitry. Bypass not required on Pins 6 and 77.
Ground pins for TTL outputs and digital circuitry.
Power supply for PLL circuitry.
GND
PLLVCC
PLLGND
Ground pin for PLL circuitry.
(1) These receivers have input fail-safe bias circuitry to guarantee a stable receiver output for floating or terminated receiver inputs. Under
test conditions receiver inputs will be in a HIGH state. If the cable interconnect (media) are disconnected which results in
floating/terminated inputs, the outputs will remain in the last valid state.
(2) Inputs default to “low” when left open due to internal pull-down resistor.
16
Submit Documentation Feedback
Copyright © 2000–2013, Texas Instruments Incorporated
Product Folder Links: DS90CR481 DS90CR482
DS90CR481, DS90CR482
www.ti.com
SNLS137D –NOVEMBER 2000–REVISED APRIL 2013
Table 4. DS90CR482 Pin Descriptions—Channel Link Receiver(1) (continued)
Pin Name
I/O
Description
LVDSVCC
LVDSGND
NC
I
I
Power supply pin for LVDS inputs.
Ground pins for LVDS inputs.
No Connect. Make NO Connection to these pins - leave open.
DS90DR481 — Connection Diagram
Figure 17. Transmitter - DS90CR481 - TQFP - Top View
Copyright © 2000–2013, Texas Instruments Incorporated
Submit Documentation Feedback
17
Product Folder Links: DS90CR481 DS90CR482
DS90CR481, DS90CR482
SNLS137D –NOVEMBER 2000–REVISED APRIL 2013
www.ti.com
DS90CR482 – Connection Diagram
Figure 18.
Figure 19. Receiver - DS90CR482 - TQFP - Top View
18
Submit Documentation Feedback
Copyright © 2000–2013, Texas Instruments Incorporated
Product Folder Links: DS90CR481 DS90CR482
DS90CR481, DS90CR482
www.ti.com
SNLS137D –NOVEMBER 2000–REVISED APRIL 2013
REVISION HISTORY
Changes from Revision C (April 2013) to Revision D
Page
•
Changed layout of National Data Sheet to TI format .......................................................................................................... 18
Copyright © 2000–2013, Texas Instruments Incorporated
Submit Documentation Feedback
19
Product Folder Links: DS90CR481 DS90CR482
PACKAGE OPTION ADDENDUM
www.ti.com
17-Mar-2023
PACKAGING INFORMATION
Orderable Device
Status Package Type Package Pins Package
Eco Plan
Lead finish/
Ball material
MSL Peak Temp
Op Temp (°C)
Device Marking
Samples
Drawing
Qty
(1)
(2)
(3)
(4/5)
(6)
DS90CR481VJD/NOPB
DS90CR482VS/NOPB
DS90CR482VSX/NOPB
ACTIVE
TQFP
TQFP
TQFP
NEZ
100
100
100
90
RoHS & Green
RoHS & Green
NIPDAU
Level-3-260C-168 HR
Level-3-260C-168 HR
Level-3-260C-168 HR
-10 to 70
-10 to 70
-10 to 70
DS90CR481VJD
>B
Samples
Samples
Samples
ACTIVE
ACTIVE
NEZ
90
NIPDAU
NIPDAU
DS90CR482VS
>B
NEZ
1000 RoHS & Green
DS90CR482VS
>B
(1) The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may
reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based
flame retardants must also meet the <=1000ppm threshold requirement.
(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
(6)
Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two
lines if the finish value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
Addendum-Page 1
PACKAGE OPTION ADDENDUM
www.ti.com
17-Mar-2023
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Addendum-Page 2
PACKAGE MATERIALS INFORMATION
www.ti.com
23-Jun-2023
TAPE AND REEL INFORMATION
REEL DIMENSIONS
TAPE DIMENSIONS
K0
P1
W
B0
Reel
Diameter
Cavity
A0
A0 Dimension designed to accommodate the component width
B0 Dimension designed to accommodate the component length
K0 Dimension designed to accommodate the component thickness
Overall width of the carrier tape
W
P1 Pitch between successive cavity centers
Reel Width (W1)
QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE
Sprocket Holes
Q1 Q2
Q3 Q4
Q1 Q2
Q3 Q4
User Direction of Feed
Pocket Quadrants
*All dimensions are nominal
Device
Package Package Pins
Type Drawing
SPQ
Reel
Reel
A0
B0
K0
P1
W
Pin1
Diameter Width (mm) (mm) (mm) (mm) (mm) Quadrant
(mm) W1 (mm)
DS90CR482VSX/NOPB
TQFP
NEZ
100
1000
330.0
32.4
18.0
18.0
1.6
24.0
32.0
Q2
Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com
23-Jun-2023
TAPE AND REEL BOX DIMENSIONS
Width (mm)
H
W
L
*All dimensions are nominal
Device
Package Type Package Drawing Pins
TQFP NEZ 100
SPQ
Length (mm) Width (mm) Height (mm)
367.0 367.0 55.0
DS90CR482VSX/NOPB
1000
Pack Materials-Page 2
PACKAGE MATERIALS INFORMATION
www.ti.com
23-Jun-2023
TRAY
L - Outer tray length without tabs
KO -
Outer
tray
height
W -
Outer
tray
width
Text
P1 - Tray unit pocket pitch
CW - Measurement for tray edge (Y direction) to corner pocket center
CL - Measurement for tray edge (X direction) to corner pocket center
Chamfer on Tray corner indicates Pin 1 orientation of packed units.
*All dimensions are nominal
Device
Package Package Pins SPQ Unit array
Max
matrix temperature
(°C)
L (mm)
W
K0
P1
CL
CW
Name
Type
(mm) (µm) (mm) (mm) (mm)
DS90CR481VJD/NOPB
DS90CR482VS/NOPB
NEZ
NEZ
TQFP
TQFP
100
100
90
90
6 x 15
6 x 15
150
150
322.6 135.9 7620 20.3
322.6 135.9 7620 20.3
15.4 15.45
15.4 15.45
Pack Materials-Page 3
MECHANICAL DATA
NEZ0100A
TYPICAL
VJD100A (Rev C)
www.ti.com
IMPORTANT NOTICE AND DISCLAIMER
TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE
DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS”
AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY
IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD
PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate
TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable
standards, and any other safety, security, regulatory or other requirements.
These resources are subject to change without notice. TI grants you permission to use these resources only for development of an
application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license
is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you
will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these
resources.
TI’s products are provided subject to TI’s Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with
such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for
TI products.
TI objects to and rejects any additional or different terms you may have proposed. IMPORTANT NOTICE
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2023, Texas Instruments Incorporated
相关型号:
DS90CR483AVJD/NOPB
48-bit LVDS channel link serializer with input clock support from 33 MHz to 112 MHz 100-TQFP -10 to 70
TI
©2020 ICPDF网 联系我们和版权申明