LMH6738MQX/NOPB [TI]
非常宽带、低失真三路运算放大器 | DBQ | 16 | -40 to 85;型号: | LMH6738MQX/NOPB |
厂家: | TEXAS INSTRUMENTS |
描述: | 非常宽带、低失真三路运算放大器 | DBQ | 16 | -40 to 85 放大器 光电二极管 运算放大器 |
文件: | 总23页 (文件大小:1327K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
LMH6738
www.ti.com
SNOSAC1E –APRIL 2004–REVISED MARCH 2013
LMH6738 Very Wideband, Low Distortion Triple Op Amp
Check for Samples: LMH6738
1
FEATURES
DESCRIPTION
2
•
750 MHz −3 dB small signal bandwidth
The LMH6738 is a very wideband, DC coupled
monolithic operational amplifier designed specifically
for ultra high resolution video systems as well as wide
dynamic range systems requiring exceptional signal
fidelity. Benefiting from TI’s current feedback
architecture, the LMH6738 offers a gain range of ±1
to ±10 while providing stable, operation without
external compensation, even at unity gain. At a gain
of +2 the LMH6738 supports ultra high resolution
video systems with a 400 MHz 2 VPP –3 dB
Bandwidth. With 12-bit distortion levels through 30
MHz (RL = 100Ω), 2.3 nV/Hz input referred noise, the
LMH6738 is the ideal driver or buffer for high speed
flash A/D and D/A converters. Wide dynamic range
systems such as radar and communication receivers
requiring a wideband amplifier offering exceptional
signal purity will find the LMH6738 low input referred
noise and low harmonic distortion make it an
attractive solution.
(AV = +1)
•
•
•
•
•
•
−85 dBc 3rd harmonic distortion (20 MHz)
2.3 nV/Hz input noise voltage
3300 V/μs slew rate
33 mA supply current (11.3 mA per op amp)
90 mA linear output current
0.02/0.01 Diff. Gain / Diff. Phase (RL = 150Ω)
APPLICATIONS
•
•
•
•
•
•
•
•
•
RGB video driver
High resolution projectors
Flash A/D driver
D/A transimpedance buffer
Wide dynamic range IF amp
Radar/communication receivers
DDS post-amps
Wideband inverting summer
Line driver
CONNECTION DIAGRAM
16-Pin SSOP
Top View
-IN A
+IN A
DIS B
-IN B
+IN B
DIS C
-IN C
1
2
3
4
5
6
7
8
16
15
DIS A
-
+
+V
S
14 OUT A
-V
13
S
-
+
12 OUT B
+V
11
S
10 OUT C
-
+
-V
+IN C
9
S
See Package Number DBQ0016A
1
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
2
All trademarks are the property of their respective owners.
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of the Texas
Instruments standard warranty. Production processing does not
necessarily include testing of all parameters.
Copyright © 2004–2013, Texas Instruments Incorporated
LMH6738
SNOSAC1E –APRIL 2004–REVISED MARCH 2013
www.ti.com
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam
during storage or handling to prevent electrostatic damage to the MOS gates.
(1)
Absolute Maximum Ratings
Supply Voltage (V+ - V–)
13.2V
(2)
IOUT
See Note
Common Mode Input Voltage
Maximum Junction Temperature
Storage Temperature Range
Soldering Information
±VCC
+150°C
−65°C to +150°C
Infrared or Convection (20 sec.)
Wave Soldering (10 sec.)
235°C
260°C
(3)
ESD Tolerance
Human Body Model
Machine Model
2000V
200V
Storage Temperature Range
−65°C to +150°C
(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for
which the device is intended to be functional, but specific performance is not ensured. For specifications, see the Electrical
Characteristics tables.
(2) The maximum output current (IOUT) is determined by device power dissipation limitations. See the Power Dissipation section of the
Application Section for more details.
(3) Human Body Model is 1.5 kΩ in series with 100 pF. Machine Model is 0Ω in series with 200 pF.
(1)
Operating Ratings
Thermal Resistance
Package
(θJC
)
(θJA
)
16-Pin SSOP
36°C/W
120°C/W
Operating Temperature Range
Supply Voltage (V+ - V–)
−40°C to +85°C
8V to 12V
(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for
which the device is intended to be functional, but specific performance is not ensured. For specifications, see the Electrical
Characteristics tables.
2
Submit Documentation Feedback
Copyright © 2004–2013, Texas Instruments Incorporated
Product Folder Links: LMH6738
LMH6738
www.ti.com
SNOSAC1E –APRIL 2004–REVISED MARCH 2013
(1)
Electrical Characteristics
AV = +2, VCC = ±5V, RL = 100Ω, RF = 549Ω; unless otherwise specified.
Symbol
Parameter
Conditions
Min
Typ
Max
Units
Frequency Domain Performance
UGBW
SSBW
LSBW
-3 dB Bandwidth
-3 dB Bandwidth
Unity Gain, VOUT = 200 mVPP
VOUT = 200 mVPP
750
480
400
150
0
MHz
MHz
VOUT = 2 VPP
0.1 dB Bandwidth
Peaking
VOUT = 2 VPP
MHz
dB
GFPL
GFR1
GFR2
DC to 75 MHz
Rolloff
DC to 150 MHz, VOUT = 2 VPP
@ 300 MHz, VOUT = 2 VPP
0.1
1.0
dB
Rolloff
dB
Time Domain Response
TRS
TRL
SR
Rise and Fall Time
(10% to 90%)
2V Step
0.9
1.7
ns
5V Step
Slew Rate
5V Step
3300
10
V/µs
ns
ts
Settling Time to 0.1%
Enable Time
2V Step
te
From Disable = rising edge.
From Disable = falling edge.
7.3
ns
td
Disable Time
4.5
ns
Distortion
HD2L
HD2
HD2H
HD3L
HD3
HD3H
2nd Harmonic Distortion
3rd Harmonic Distortion
2 VPP, 5 MHz
2 VPP, 20 MHz
2 VPP, 50 MHz
2 VPP, 5 MHz
2 VPP, 20 MHz
2 VPP, 50 MHz
−80
−71
−55
−90
−85
−65
dBc
dBc
Equivalent Input Noise
VN
Non-Inverting Voltage
>1 MHz
>1 MHz
>1 MHz
2.3
12
3
nV/√Hz
pA/√Hz
pA/√Hz
ICN
NCN
Inverting Current
Non-Inverting Current
Video Performance
DG
DP
Differential Gain
Differential Phase
4.43 MHz, RL = 150Ω
4.43 MHz, RL = 150Ω
.02
.01
%
°
Static, DC Performance
(2)
VIO
Input Offset Voltage
0.5
−7
±2.5
±4.5
mV
µA
μA
dB
dB
dB
mA
mA
(2)
IBN
Input Bias Current
Input Bias Current
Non-Inverting
Inverting
−15
−20
0
+5
(2)
IBI
−2
±25
±35
(2)
PSRR
CMRR
XTLK
ICC
Power Supply Rejection Ratio
50
48.5
53
(2)
Common Mode Rejection Ratio
Crosstalk
46
44
50
Input Referred, f=10MHz, Drive
channels A,C measure channel B
−80
32
(2)
Supply Current
All three amps Enabled, No Load
35
40
Supply Current Disabled V+
RL = ∞
1.9
2.2
(1) Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very
limited self-heating of the device such that TJ = TA. Performance is indicated in the electrical tables under conditions of internal self
heating where TJ> TA. See Applications Section for information on temperature de-rating of this device." Min/Max ratings are based on
product characterization and simulation. Individual parameters are tested as noted.
(2) Parameter 100% production tested at 25°C.
Copyright © 2004–2013, Texas Instruments Incorporated
Submit Documentation Feedback
3
Product Folder Links: LMH6738
LMH6738
SNOSAC1E –APRIL 2004–REVISED MARCH 2013
www.ti.com
Electrical Characteristics (1) (continued)
AV = +2, VCC = ±5V, RL = 100Ω, RF = 549Ω; unless otherwise specified.
Symbol
Parameter
Conditions
Min
Typ
Max
Units
Supply Current Disabled V−
RL = ∞
1.1
1.3
mA
Miscellaneous Performance
RIN
CIN
RIN
RO
VO
+
+
−
Non-Inverting Input Resistance
Non-Inverting Input Capacitance
Inverting Input Impedance
Output Impedance
1000
.8
kΩ
pF
Ω
Output impedance of input buffer.
30
DC
0.05
±3.5
Ω
(2)
Output Voltage Range
RL = 100Ω
±3.25
±3.1
V
RL = ∞
±3.65
±3.5
±3.8
±2.0
90
CMIR
IO
Common Mode Input Range
CMRR > 40 dB
VIN = 0V, VOUT < ±30 mV
±1.9
±1.7
V
(2)
Linear Output Current
80
mA
(3) (2)
60
(4)
ISC
Short Circuit Current
VIN = 2V Output Shorted to Ground
Disable Pin = V+
160
10
mA
μA
μA
V
IIH
Disable Pin Bias Current High
Disable Pin Bias Current Low
Voltage for Disable
IIL
Disable Pin = 0V
−350
VDMAX
VDMIM
Disable Pin ≤ VDMAX
Disable Pin ≥ VDMIN
0.8
Voltage for Enable
2.0
V
(3) The maximum output current (IOUT) is determined by device power dissipation limitations. See the Power Dissipation section of the
Application Section for more details.
(4) Short circuit current should be limited in duration to no more than 10 seconds. See the Power Dissipation section of the Application
Section for more details.
4
Submit Documentation Feedback
Copyright © 2004–2013, Texas Instruments Incorporated
Product Folder Links: LMH6738
LMH6738
www.ti.com
SNOSAC1E –APRIL 2004–REVISED MARCH 2013
Typical Performance Characteristics
AV = +2, VCC = ±5V, RL = 100Ω, RF = 549Ω; unless otherwise specified).
Large Signal Frequency Response
Large Signal Frequency Response
1
0
1
0
-1
-1
A
= 1, R = 749W
F
V
A
= -1, R = 475W
F
V
-2
-3
-4
-5
-6
-7
-8
-9
-2
-3
-4
A
= 2, R = 549W
F
V
A
= -2, R = 450W
F
V
A
= 5, R = 459W
V
F
A
V
= -5, R = 400W
F
-5
-6
-7
-8
-9
A
V
= -10, R = 500W
A
= 10, R = 332W
F
V
F
V
= 2 V
PP
V
= 2 V
OUT
OUT
PP
10
100
1000
10
100
1000
FREQUENCY (MHz)
FREQUENCY (MHz)
Figure 1.
Figure 2.
Frequency Response
vs.
VOUT
Small Signal Frequency Response
1
0
1
0
-1
-1
V
= 4 V
PP
OUT
A
= 1, R = 749W
F
V
-2
-3
-4
-2
-3
-4
V = 2 V
OUT PP
A
= 2, R = 549W
V
F
-5
-6
-7
-8
-9
-5
-6
-7
-8
-9
V
= 1 V
PP
OUT
A
= 5, R = 459W
F
V
V
= 0.5 V
A
= 2 V/V
OUT
PP
V
V
= 0.25 V
PP
R
= 549W
OUT
F
10
100
1000
10
100
1000
FREQUENCY (MHz)
FREQUENCY (MHz)
Figure 3.
Figure 4.
Frequency Response
vs.
Supply Voltage
Gain Flatness
0.5
0.4
1
0
A
V
= 1
A
0.3
0.2
0.1
0
-1
V
= 7V
S
-2
-3
-4
= 2
V
V
= 9V
S
-0.1
-0.2
-0.3
-0.4
-0.5
-5
-6
-7
-8
-9
V
= 12.5V
S
A
= 5
V
V = 1 V
OUT PP
V
= 2 V
PP
OUT
10
100
1000
10
100
1000
FREQUENCY (MHz)
FREQUENCY (MHz)
Figure 5.
Figure 6.
Copyright © 2004–2013, Texas Instruments Incorporated
Submit Documentation Feedback
5
Product Folder Links: LMH6738
LMH6738
SNOSAC1E –APRIL 2004–REVISED MARCH 2013
www.ti.com
Typical Performance Characteristics (continued)
AV = +2, VCC = ±5V, RL = 100Ω, RF = 549Ω; unless otherwise specified).
Frequency Response
vs.
Capacitive Load
Pulse Response
2
1.5
C
= 4.7 pF, R = 70W
S
L
1
0
C
L
= 15 pF, R = 44W
S
0.5
0
-2
C
L
= 47 pF, R = 24W
S
-4
-6
C
= 100 pF, R = 17W
S
L
-0.5
-1
-8
V
OUT
= 1 V , C || 1 kW
PP
L
-1.5
-10
0
4
8
12
16
20
1
10
100
1000
FREQUENCY (MHz)
TIME (ns)
Figure 7.
Figure 8.
Series Output Resistance
vs.
Capacitive Load
Open Loop Gain and Phase
80
120
110
LOAD = 1 kW || C
L
70
60
50
40
30
20
10
0
MAGNITUDE
100
90
80
70
60
50
40
0
-45
-90
-135
-180
PHASE
10
0.01
0.1
1
100
1000
0
20
40
80
100
60
120
FREQUENCY (MHz)
CAPACITIVE LOAD (pF)
Figure 9.
Figure 10.
Distortion
vs.
Frequency
Distortion
vs.
Output Voltage
-40
-40
R
= 100W
V
= 2 V
PP
L
OUT
-45
-50
-55
-60
-65
-70
f = 10 MHz
-50
-60
HD3
-70
-80
HD2
-75
-80
-85
HD2
-90
-90
-95
-100
-110
HD3
-100
10
1
100
0
1
2
3
4
5
7
8
6
FREQUENCY (MHz)
V (V )
OUT PP
Figure 11.
Figure 12.
6
Submit Documentation Feedback
Copyright © 2004–2013, Texas Instruments Incorporated
Product Folder Links: LMH6738
LMH6738
www.ti.com
SNOSAC1E –APRIL 2004–REVISED MARCH 2013
Typical Performance Characteristics (continued)
AV = +2, VCC = ±5V, RL = 100Ω, RF = 549Ω; unless otherwise specified).
Distortion
CMRR
vs.
Frequency
vs.
Supply Voltage
-65
50
45
40
V
= 2V
PP
OUT
f = 10 MHz
HD2
-70
-75
-80
35
30
25
20
15
10
HD3
-85
-90
-95
5
0
-100
10
0.01
0.1
1
100
1000
6.8 7.6 8.4 9.2
10 10.8 11.6 12.4
FREQUENCY (MHz)
TOTAL SUPPLY VOLTAGE (V)
Figure 13.
Figure 14.
PSRR
vs.
Frequency
Crosstalk
vs.
Frequency
-30
60
50
40
30
20
10
0
CH A & C V
OUT
= 2 V
PP
PSRR +
MEASURE CH B
-40
-50
PSRR -
-60
-70
-80
-90
1
10
100
1000
0.1
1
10
100
1000
FREQUENCY (MHz)
FREQUENCY (MHz)
Figure 15.
Figure 16.
Closed Loop Output Impedance |Z|
Disable Timing
0.6
100
10
A
V
= 2 V/V
= 0V
V
0.4
0.2
0.0
IN
V
OUT
1
-0.2
-0.4
-0.6
3
1
0.1
0.01
DISABLE
-1
0
10
20
30
40
50
60
70
1
0.001
0.1
10
100 1000
0.01
TIME (ns)
FREQUENCY (MHz)
Figure 17.
Figure 18.
Copyright © 2004–2013, Texas Instruments Incorporated
Submit Documentation Feedback
7
Product Folder Links: LMH6738
LMH6738
SNOSAC1E –APRIL 2004–REVISED MARCH 2013
www.ti.com
Typical Performance Characteristics (continued)
AV = +2, VCC = ±5V, RL = 100Ω, RF = 549Ω; unless otherwise specified).
DC Errors
Input Noise
vs.
Frequency
vs.
Temperature
1
6
4
1000
100
10
1000
100
10
I
BI
0.8
0.6
0.4
2
0
INVERTING CURRENT
V
OS
0.2
0
-2
-4
-0.2
-0.4
-0.6
-6
-8
I
BN
80 100
NON-INVERTING VOLTAGE
10 100
-10
1
1
-40 -20
0
20
40
60
0.1
1
1k
10k
kHz
TEMPERATURE (°C)
Figure 19.
Figure 20.
Figure 21.
Disabled Channel Isolation
vs.
Frequency
-30
V
V
= 2 V
IN
PP
= ±5V
S
-40
-50
-60
-70
-80
-90
-100
0.1
1
10
100
1000
FREQUENCY (MHz)
8
Submit Documentation Feedback
Copyright © 2004–2013, Texas Instruments Incorporated
Product Folder Links: LMH6738
LMH6738
www.ti.com
SNOSAC1E –APRIL 2004–REVISED MARCH 2013
APPLICATION INFORMATION
+5V
+5V
6.8 µF
6.8 µF
R
R
V
OUT
A
V
= 1 +R /R = V
/V
OUT IN
F
F
G
0.01 µF
0.01 µF
A
V
=
=
V
IN
G
V
IN
C
C
POS
POS
+
-
V
OUT
+
-
V
OUT
C
SS
0.1 µF
C
SS
0.1 µF
R
IN
25W
C
NEG
C
NEG
R
F
R
V
IN
R
F
G
0.01 µF
6.8 µF
0.01 µF
6.8 µF
R
G
SELECT R TO
T
R
T
YIELD DESIRED
-5V
-5V
R
= R ||R
T G
IN
Figure 22. Recommended Non-Inverting Gain
Circuit
Figure 23. Recommended Inverting Gain Circuit
GENERAL INFORMATION
The LMH6738 is a high speed current feedback amplifier, optimized for very high speed and low distortion. The
LMH6738 has no internal ground reference so single or split supply configurations are both equally useful.
EVALUATION BOARDS
Texas Instruments provides the following evaluation boards as a guide for high frequency layout and as an aid in
device testing and characterization. Many of the data sheet plots were measured with these boards.
Device
Package
Evaluation Board
Part Number
LMH6738MQA
SSOP
LMH730275
FEEDBACK RESISTOR SELECTION
One of the key benefits of a current feedback operational amplifier is the ability to maintain optimum frequency
response independent of gain by using appropriate values for the feedback resistor (RF). The Electrical
Characteristics and Typical Performance plots specify an RF of 550Ω, a gain of +2 V/V and ±5V power supplies
(unless otherwise specified). Generally, lowering RF from it’s recommended value will peak the frequency
response and extend the bandwidth while increasing the value of RF will cause the frequency response to roll off
faster. Reducing the value of RF too far below it’s recommended value will cause overshoot, ringing and,
eventually, oscillation.
Copyright © 2004–2013, Texas Instruments Incorporated
Submit Documentation Feedback
9
Product Folder Links: LMH6738
LMH6738
SNOSAC1E –APRIL 2004–REVISED MARCH 2013
www.ti.com
800
700
600
500
NON-INVERTING (A > 0)
V
400
300
INVERTING (A < 0)
V
200
100
0
1
2
3
4
5
6
7
8
9
10
|GAIN| (V/V)
Figure 24. Recommended RF vs. Gain
See Figure 24, Recommended RF. vs Gain for selecting a feedback resistor value for gains of ±1 to ±10. Since
each application is slightly different it is worth some experimentation to find the optimal RF for a given circuit. In
general a value of RF that produces ~.1 dB of peaking is the best compromise between stability and maximal
bandwidth. Note that it is not possible to use a current feedback amplifier with the output shorted directly to the
inverting input. The buffer configuration of the LMH6738 requires a 750Ω feedback resistor for stable operation.
The LMH6738 was optimized for high speed operation. As shown in Figure 24 the suggested value for RF
decreases for higher gains. Due to the impedance of the input buffer there is a practical limit for how small RFcan
go, based on the lowest practical value of RG. This limitation applies to both inverting and non inverting
configurations. For the LMH6738 the input resistance of the inverting input is approximately 30Ω and 20Ω is a
practical (but not hard and fast) lower limit for RG. The LMH6738 begins to operate in a gain bandwidth limited
fashion in the region where RG is nearly equal to the input buffer impedance. Note that the amplifier will operate
with RG values well below 20Ω, however results may be substantially different than predicted from ideal models.
In particular the voltage potential between the Inverting and Non Inverting inputs cannot be expected to remain
small.
Inverting gain applications that require impedance matched inputs may limit gain flexibility somewhat (especially
if maximum bandwidth is required). The impedance seen by the source is RG || RT (RT is optional). The value of
RG is RF /Gain. Thus for an inverting gain of −7 V/V and an optimal value for RF the input impedance is equal to
50Ω. Using a termination resistor this can be brought down to match a 25Ω source, however, a 150Ω source
cannot be matched. To match a 150Ω source would require using a 1050Ω feedback resistor and would result in
reduced bandwidth.
For more information see Application Note OA-13 (SNOA366) which describes the relationship between RF and
closed-loop frequency response for current feedback operational amplifiers. The value for the inverting input
impedance for the LMH6738 is approximately 30Ω. The LMH6738 is designed for optimum performance at gains
of +1 to +10 V/V and −1 to −9 V/V. Higher gain configurations are still useful, however, the bandwidth will fall as
gain is increased, much like a typical voltage feedback amplifier.
ACTIVE FILTER
When using any current feedback Operational Amplifier as an active filter it is necessary to be careful using
reactive components in the feedback loop. Reducing the feedback impedance, especially at higher frequencies,
will almost certainly cause stability problems. Likewise capacitance on the inverting input should be avoided. See
Application Notes OA-07 (SNOA365) and OA-26 (SNOA387) for more information on Active Filter applications for
Current Feedback Op Amps.
10
Submit Documentation Feedback
Copyright © 2004–2013, Texas Instruments Incorporated
Product Folder Links: LMH6738
LMH6738
www.ti.com
SNOSAC1E –APRIL 2004–REVISED MARCH 2013
When using the LMH6738 as a low pass filter the value of RF can be substantially reduced from the value
recommended in the RF vs. Gain charts. The benefit of reducing RF is increased gain at higher frequencies,
which improves attenuation in the stop band. Stability problems are avoided because in the stop band additional
device bandwidth is used to cancel the input signal rather than amplify it. The benefit of this change depends on
the particulars of the circuit design. With a high pass filter configuration reducing RF will likely result in device
instability and is not recommended.
X1
6.8 mF
R
OUT
51W
+
-
+
C2
-
0.01 mF
CL
10 pF
R
L
R
IN
51W
R
G
1 kW
550W
C1
X1
R
IN
75W
R
F
550W
+
-
V
IN
+
-
V
OUT
R
OUT
75W
R
G
550W
R
F
550W
0.01 mF
C3
6.8 mF
C4
Figure 25. Typical Video Application
Figure 26. Decoupling Capacitive Loads
DRIVING CAPACITIVE LOADS
Capacitive output loading applications will benefit from the use of a series output resistor ROUT. Figure 26 shows
the use of a series output resistor, ROUT, to stabilize the amplifier output under capacitive loading. Capacitive
loads of 5 to 120 pF are the most critical, causing ringing, frequency response peaking and possible oscillation.
The charts “Suggested ROUT vs. Cap Load” give a recommended value for selecting a series output resistor for
mitigating capacitive loads. The values suggested in the charts are selected for .5 dB or less of peaking in the
frequency response. This gives a good compromise between settling time and bandwidth. For applications where
maximum frequency response is needed and some peaking is tolerable, the value of ROUT can be reduced
slightly from the recommended values.
An alternative approach is to place Rout inside the feedback loop as shown in Figure 27. This will preserve gain
accuracy, but will still limit maximum output voltage swing.
X1
R
OUT
51W
+
-
+
-
CL
10 pF
R
R
IN
51W
R
G
L
550W
1 kW
R
F
550W
Figure 27. Series Output Resistor Inside
Feedback Loop
INVERTING INPUT PARASITIC CAPACITANCE
Parasitic capacitance is any capacitance in a circuit that was not intentionally added. It comes about from
electrical interaction between conductors. Parasitic capacitance can be reduced but never entirely eliminated.
Most parasitic capacitances that cause problems are related to board layout or lack of termination on
transmission lines. Please see the section on Layout Considerations for hints on reducing problems due to
parasitic capacitances on board traces. Transmission lines should be terminated in their characteristic
impedance at both ends.
Copyright © 2004–2013, Texas Instruments Incorporated
Submit Documentation Feedback
11
Product Folder Links: LMH6738
LMH6738
SNOSAC1E –APRIL 2004–REVISED MARCH 2013
www.ti.com
High speed amplifiers are sensitive to capacitance between the inverting input and ground or power supplies.
This shows up as gain peaking at high frequency. The capacitor raises device gain at high frequencies by
making RG appear smaller. Capacitive output loading will exaggerate this effect. In general, avoid introducing
unnecessary parasitic capacitance at both the inverting input and the output.
One possible remedy for this effect is to slightly increase the value of the feedback (and gain set) resistor. This
will tend to offset the high frequency gain peaking while leaving other parameters relatively unchanged. If the
device has a capacitive load as well as inverting input capacitance using a series output resistor as described in
DRIVING CAPACITIVE LOADS will help.
LAYOUT CONSIDERATIONS
Whenever questions about layout arise, use the evaluation board as a guide. The LMH730275 is the evaluation
board for the LMH6738.
To reduce parasitic capacitances ground and power planes should be removed near the input and output pins.
Components in the feedback loop should be placed as close to the device as possible. For long signal paths
controlled impedance lines should be used, along with impedance matching elements at both ends.
Bypass capacitors should be placed as close to the device as possible. Bypass capacitors from each rail to
ground are applied in pairs. The larger electrolytic bypass capacitors can be located farther from the device, the
smaller ceramic capacitors should be placed as close to the device as possible. The LMH6738 has multiple
power and ground pins for enhanced supply bypassing. Every pin should ideally have a separate bypass
capacitor. Sharing bypass capacitors may slightly degrade second order harmonic performance, especially if the
supply traces are thin and /or long. In Figure 22 and Figure 23 CSS is optional, but is recommended for best
second harmonic distortion. Another option to using CSS is to use pairs of .01 μF and 0.1 μF ceramic capacitors
for each supply bypass.
VIDEO PERFORMANCE
The LMH6738 has been designed to provide excellent performance with production quality video signals in a
wide variety of formats such as HDTV and High Resolution VGA. NTSC and PAL performance is nearly flawless.
Best performance will be obtained with back terminated loads. The back termination reduces reflections from the
transmission line and effectively masks transmission line and other parasitic capacitances from the amplifier
output stage. Figure 25 shows a typical configuration for driving a 75Ω Cable. The amplifier is configured for a
gain of two to make up for the 6 dB of loss in ROUT
.
2
1.8
1.6
1.4
1.2
1
225 LFPM FORCED AIR
STILL AIR
0.8
0.6
0.4
0.2
0
-40 -20
0
20
40
60
80 100
TEMPERATURE (°C)
Figure 28. Maximum Power Dissipation
POWER DISSIPATION
The LMH6738 is optimized for maximum speed and performance in the small form factor of the standard SSOP-
16 package. To achieve its high level of performance, the LMH6738 consumes an appreciable amount of
quiescent current which cannot be neglected when considering the total package power dissipation limit. The
quiescent current contributes to about 40° C rise in junction temperature when no additional heat sink is used (VS
= ±5V, all 3 channels on). Therefore, it is easy to see the need for proper precautions to be taken in order to
make sure the junction temperature’s absolute maximum rating of 150°C is not violated.
12
Submit Documentation Feedback
Copyright © 2004–2013, Texas Instruments Incorporated
Product Folder Links: LMH6738
LMH6738
www.ti.com
SNOSAC1E –APRIL 2004–REVISED MARCH 2013
To ensure maximum output drive and highest performance, thermal shutdown is not provided. Therefore, it is of
utmost importance to make sure that the TJMAX is never exceeded due to the overall power dissipation (all 3
channels).
With the LMH6738 used in a back-terminated 75Ω RGB analog video system (with 2 VPP output voltage), the
total power dissipation is around 435 mW of which 340 mW is due to the quiescent device dissipation (output
black level at 0V). With no additional heat sink used, that puts the junction temperature to about 140° C when
operated at 85°C ambient.
To reduce the junction temperature many options are available. Forced air cooling is the easiest option. An
external add-on heat-sink can be added to the SSOP-16 package, or alternatively, additional board metal
(copper) area can be utilized as heat-sink.
An effective way to reduce the junction temperature for the SSOP-16 package (and other plastic packages) is to
use the copper board area to conduct heat. With no enhancement the major heat flow path in this package is
from the die through the metal lead frame (inside the package) and onto the surrounding copper through the
interconnecting leads. Since high frequency performance requires limited metal near the device pins the best
way to use board copper to remove heat is through the bottom of the package. A gap filler with high thermal
conductivity can be used to conduct heat from the bottom of the package to copper on the circuit board. Vias to a
ground or power plane on the back side of the circuit board will provide additional heat dissipation. A combination
of front side copper and vias to the back side can be combined as well.
Follow these steps to determine the Maximum power dissipation for the LMH6738:
1. Calculate the quiescent (no-load) power: PAMP = ICC* (VS) VS = V+-V−
2. Calculate the RMS power dissipated in the output stage:
–
PD (rms) = rms ((VS - VOUT)*IOUT) where VOUT and IOUT are the voltage and current across the external
load and VS is the total supply current
3. Calculate the total RMS power: PT = PAMP+PD
The maximum power that the LMH6738, package can dissipate at a given temperature can be derived with the
following equation (See Figure 28):
PMAX = (150º – TAMB)/ θJA, where TAMB = Ambient temperature (°C) and θJA = Thermal resistance, from junction
to ambient, for a given package (°C/W). For the SSOP package θJA is 120°C/W.
ESD PROTECTION
The LMH6738 is protected against electrostatic discharge (ESD) on all pins. The LMH6738 will survive 2000V
Human Body model and 200V Machine model events.
Under closed loop operation the ESD diodes have no effect on circuit performance. There are occasions,
however, when the ESD diodes will be evident. If the LMH6738 is driven by a large signal while the device is
powered down the ESD diodes will conduct.
The current that flows through the ESD diodes will either exit the chip through the supply pins or will flow through
the device, hence it is possible to power up a chip with a large signal applied to the input pins. Shorting the
power pins to each other will prevent the chip from being powered up through the input.
Copyright © 2004–2013, Texas Instruments Incorporated
Submit Documentation Feedback
13
Product Folder Links: LMH6738
LMH6738
SNOSAC1E –APRIL 2004–REVISED MARCH 2013
www.ti.com
REVISION HISTORY
Changes from Revision D (March 2013) to Revision E
Page
•
Changed layout of National Data Sheet to TI format .......................................................................................................... 13
14
Submit Documentation Feedback
Copyright © 2004–2013, Texas Instruments Incorporated
Product Folder Links: LMH6738
PACKAGE OPTION ADDENDUM
www.ti.com
10-Dec-2020
PACKAGING INFORMATION
Orderable Device
Status Package Type Package Pins Package
Eco Plan
Lead finish/
Ball material
MSL Peak Temp
Op Temp (°C)
Device Marking
Samples
Drawing
Qty
(1)
(2)
(3)
(4/5)
(6)
LMH6738MQ/NOPB
LMH6738MQX/NOPB
ACTIVE
SSOP
SSOP
DBQ
16
16
95
RoHS & Green
SN
Level-1-260C-UNLIM
Level-1-260C-UNLIM
-40 to 85
-40 to 85
LH67
38MQ
ACTIVE
DBQ
2500 RoHS & Green
SN
LH67
38MQ
(1) The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may
reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based
flame retardants must also meet the <=1000ppm threshold requirement.
(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
(6)
Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two
lines if the finish value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Addendum-Page 1
PACKAGE OPTION ADDENDUM
www.ti.com
10-Dec-2020
Addendum-Page 2
PACKAGE MATERIALS INFORMATION
www.ti.com
9-Apr-2022
TAPE AND REEL INFORMATION
*All dimensions are nominal
Device
Package Package Pins
Type Drawing
SPQ
Reel
Reel
A0
B0
K0
P1
W
Pin1
Diameter Width (mm) (mm) (mm) (mm) (mm) Quadrant
(mm) W1 (mm)
LMH6738MQX/NOPB
SSOP
DBQ
16
2500
330.0
12.4
6.5
5.4
2.0
8.0
12.0
Q1
Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com
9-Apr-2022
*All dimensions are nominal
Device
Package Type Package Drawing Pins
SSOP DBQ 16
SPQ
Length (mm) Width (mm) Height (mm)
356.0 356.0 35.0
LMH6738MQX/NOPB
2500
Pack Materials-Page 2
PACKAGE MATERIALS INFORMATION
www.ti.com
9-Apr-2022
TUBE
*All dimensions are nominal
Device
Package Name Package Type
DBQ SSOP
Pins
SPQ
L (mm)
W (mm)
T (µm)
B (mm)
LMH6738MQ/NOPB
16
95
495
8
4064
3.05
Pack Materials-Page 3
PACKAGE OUTLINE
DBQ0016A
SSOP - 1.75 mm max height
SCALE 2.800
SHRINK SMALL-OUTLINE PACKAGE
C
SEATING PLANE
.228-.244 TYP
[5.80-6.19]
.004 [0.1] C
A
PIN 1 ID AREA
14X .0250
[0.635]
16
1
2X
.189-.197
[4.81-5.00]
NOTE 3
.175
[4.45]
8
9
16X .008-.012
[0.21-0.30]
B
.150-.157
[3.81-3.98]
NOTE 4
.069 MAX
[1.75]
.007 [0.17]
C A
B
.005-.010 TYP
[0.13-0.25]
SEE DETAIL A
.010
[0.25]
GAGE PLANE
.004-.010
[0.11-0.25]
0 - 8
.016-.035
[0.41-0.88]
DETAIL A
TYPICAL
(.041 )
[1.04]
4214846/A 03/2014
NOTES:
1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches.
Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
exceed .006 inch, per side.
4. This dimension does not include interlead flash.
5. Reference JEDEC registration MO-137, variation AB.
www.ti.com
EXAMPLE BOARD LAYOUT
DBQ0016A
SSOP - 1.75 mm max height
SHRINK SMALL-OUTLINE PACKAGE
16X (.063)
[1.6]
SEE
DETAILS
SYMM
1
16
16X (.016 )
[0.41]
14X (.0250 )
[0.635]
8
9
(.213)
[5.4]
LAND PATTERN EXAMPLE
SCALE:8X
SOLDER MASK
OPENING
SOLDER MASK
OPENING
METAL
METAL
.002 MAX
[0.05]
ALL AROUND
.002 MIN
[0.05]
ALL AROUND
SOLDER MASK
DEFINED
NON SOLDER MASK
DEFINED
SOLDER MASK DETAILS
4214846/A 03/2014
NOTES: (continued)
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
www.ti.com
EXAMPLE STENCIL DESIGN
DBQ0016A
SSOP - 1.75 mm max height
SHRINK SMALL-OUTLINE PACKAGE
16X (.063)
[1.6]
SYMM
1
16
16X (.016 )
[0.41]
SYMM
14X (.0250 )
[0.635]
9
8
(.213)
[5.4]
SOLDER PASTE EXAMPLE
BASED ON .005 INCH [0.127 MM] THICK STENCIL
SCALE:8X
4214846/A 03/2014
NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
9. Board assembly site may have different recommendations for stencil design.
www.ti.com
IMPORTANT NOTICE AND DISCLAIMER
TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE
DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS”
AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY
IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD
PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate
TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable
standards, and any other safety, security, regulatory or other requirements.
These resources are subject to change without notice. TI grants you permission to use these resources only for development of an
application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license
is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you
will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these
resources.
TI’s products are provided subject to TI’s Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with
such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for
TI products.
TI objects to and rejects any additional or different terms you may have proposed. IMPORTANT NOTICE
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2022, Texas Instruments Incorporated
相关型号:
©2020 ICPDF网 联系我们和版权申明