OPA211SKGD1 [TI]
1.1 nV/âHz Noise, Low Power, Precision Operational Amplifier; 1.1纳伏/ A ???? Hz的噪声,低功耗,精密运算放大器型号: | OPA211SKGD1 |
厂家: | TEXAS INSTRUMENTS |
描述: | 1.1 nV/âHz Noise, Low Power, Precision Operational Amplifier |
文件: | 总26页 (文件大小:672K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
OPA211-HT
www.ti.com
SBOS481B –JULY 2009–REVISED APRIL 2012
1.1 nV/√Hz Noise, Low Power, Precision Operational Amplifier
Check for Samples: OPA211-HT
1
FEATURES
SUPPORTS EXTREME TEMPERATURE
APPLICATIONS
2
•
•
Low Voltage Noise: 1.1 nV/√Hz at 1 kHz
•
•
•
•
Controlled Baseline
One Assembly/Test Site
One Fabrication Site
Input Voltage Noise:
80 nVPP (0.1 Hz to 10 Hz)
•
•
•
•
•
•
THD+N: –136dB (G = 1, f = 1 kHz)
Offset Voltage: 125 μV (max)
Offset Voltage Drift: 0.35 μV/°C (typ)
Low Supply Current: 3.6 mA/Ch (typ)
Unity-Gain Stable
Available in Extreme (–55°C/210°C)
Temperature Range(1)
•
•
•
•
Extended Product Life Cycle
Extended Product-Change Notification
Product Traceability
Gain Bandwidth Product:
80 MHz (G = 100)
45 MHz (G = 1)
Texas Instruments high temperature products
utilize highly optimized silicon (die) solutions
with design and process enhancements to
maximize performance over extended
temperatures.
•
•
•
Slew Rate: 27 V/μs
16-Bit Settling: 700 ns
Wide Supply Range:
±2.25 V to ±18 V, 4.5 V to 36 V
HKJ PACKAGE
(TOP VIEW)
•
•
Rail-to-rail output
Output current: 30 mA
NC
-IN
+IN
V-
NC
V+
1
2
3
4
8
7
6
5
APPLICATIONS
OUT
NC
•
•
•
•
•
•
•
•
•
•
•
•
•
PLL Loop Filter
Low-Noise, Low-Power Signal Processing
16-Bit ADC Drivers
NC denotes no internal connection
HKQ PACKAGE
(TOP VIEW)
DAC Output Amplifiers
Active Filters
Low-Noise Instrumentation Amplifiers
Ultrasound Amplifiers
1
8
5
NC
-IN
+IN
V-
NC
V+
Professional Audio Preamplifiers
Low-Noise Frequency Synthesizers
Infrared Detector Amplifiers
Hydrophone Amplifiers
Geophone Amplifiers
OUT
NC
4
HKQ as formed or HKJ mounted dead bug
MedicaL
(1) Custom temperature ranges available
DESCRIPTION
The OPA211 series of precision operational amplifiers achieves very low 1.1 nV/√Hz noise density with a supply
current of only 3.6 mA. This series also offers rail-to-rail output swing, which maximizes dynamic range.
The extremely low voltage and low current noise, high speed, and wide output swing of the OPA211 series make
these devices an excellent choice as a loop filter amplifier in PLL applications.
1
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
2
All trademarks are the property of their respective owners.
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of the Texas
Instruments standard warranty. Production processing does not
necessarily include testing of all parameters.
Copyright © 2009–2012, Texas Instruments Incorporated
OPA211-HT
SBOS481B –JULY 2009–REVISED APRIL 2012
www.ti.com
In precision data acquisition applications, the OPA211 series of op amps provides 700-ns settling time to 16-bit
accuracy throughout 10-V output swings. This ac performance, combined with only 125-μV of offset and 0.35-
μV/°C of drift over temperature, makes the OPA211 ideal for driving high-precision 16-bit analog-to-digital
converters (ADCs) or buffering the output of high-resolution digital-to-analog converters (DACs).
The OPA211 series is specified over a wide dual-power supply range of ±2.25 V to ±18 V, or for single-supply
operation from 4.5 V to 36 V.
This series of op amps is specified from TA = –55°C to 210°C.
INPUT VOLTAGE NOISE DENSITY vs FREQUENCY
100
10
1
0.1
1
10
100
1k
10k
100k
Frequency (Hz)
Table 1. ORDERING INFORMATION(1)
TA
PACKAGE
HKJ
ORDERABLE PART NUMBER
OPA211SHKJ
TOP-SIDE MARKING
OPA211SHKJ
OPA211SHKQ
NA
–55°C to 210°C
HKQ
OPA211SHKQ
KGD
OPA211SKGD1
(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI
Web site at www.ti.com.
This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with
appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more
susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.
2
Submit Documentation Feedback
Copyright © 2009–2012, Texas Instruments Incorporated
Product Folder Link(s): OPA211-HT
OPA211-HT
www.ti.com
SBOS481B –JULY 2009–REVISED APRIL 2012
BARE DIE INFORMATION
BACKSIDE
POTENTIAL
BOND PAD
METALLIZATION COMPOSITION
DIE THICKNESS
15 mils.
BACKSIDE FINISH
Silicon with backgrind
V-
Al-Si-Cu (0.5%)
Origin
a
c
b
d
Copyright © 2009–2012, Texas Instruments Incorporated
Submit Documentation Feedback
3
Product Folder Link(s): OPA211-HT
OPA211-HT
SBOS481B –JULY 2009–REVISED APRIL 2012
www.ti.com
Table 2. BOND PAD COORDINATES
DESCRIPTION
PAD NUMBER
a
b
c
d
-IN
+IN
NC
V-
1
2
3
4
5
6
7
34.4000
34.4000
461.850
692.650
920.400
920.400
388.050
792.000
33.000
33.000
54.600
33.000
720.150
792.000
109.400
109.400
536.850
767.650
995.400
995.400
463.050
867.000
108.000
108.000
129.600
108.000
795.150
795.150
OUT
V+
NC
900 mm
|
|
38 mm
|
38 mm
4
Submit Documentation Feedback
Copyright © 2009–2012, Texas Instruments Incorporated
Product Folder Link(s): OPA211-HT
OPA211-HT
www.ti.com
SBOS481B –JULY 2009–REVISED APRIL 2012
ABSOLUTE MAXIMUM RATINGS(1)
Over operating free-air temperature range (unless otherwise noted).
VALUE
UNIT
V
VS = (V=) – (V-)
Supply Voltage
40
(V–) – 0.5 to (V+) + 0.5
±10
VIN
IIN
Input Voltage
V
Input Current (Any pin except power-supply pins)
Output Short-Circuit(2)
Operating Temperature
Storage Temperature
mA
Continuous
–55 to 210
–65 to 210
200
TA
°C
°C
°C
V
TSTG
TJ
Junction Temperature
Human Body Model (HBM)
3000
ESD Ratings
Charged Device Model
(CDM)
1000
V
(1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may
degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond
those specified is not supported.
(2) Short-circuit to VS/2 (ground in symmetrical dual supply setups), one amplifier per package.
THERMAL CHARACTERISTICS FOR HKJ OR HKQ PACKAGE
over operating free-air temperature range (unless otherwise noted)
PARAMETER
to ceramic side of case
MIN
TYP
MAX
5.7
UNIT
θJC
Junction-to-case thermal resistance
°C/W
to top of case lid (metal side of case)
13.7
Copyright © 2009–2012, Texas Instruments Incorporated
Submit Documentation Feedback
5
Product Folder Link(s): OPA211-HT
OPA211-HT
SBOS481B –JULY 2009–REVISED APRIL 2012
www.ti.com
ELECTRICAL CHARACTERISTICS: VS = ±2.25 V to ±18 V
BOLDFACE limits apply over the specified temperature range, TA = –55°C to 210°C.
At TA = 25°C, RL = 10 kΩ connected to midsupply, VCM = VOUT = midsupply, unless otherwise noted.
PARAMETER
CONDITIONS
MIN
TYP
MAX
UNIT
OFFSET VOLTAGE
Input Offset Voltage
Drift
VOS
dVOS/dT
PSRR
VS = ±15V
±30
0.35
0.1
±125
1.5
1
μV
μV/°C
μV/V
μV/V
vs Power Supply
VS = ±2.25V to ±18V
Over Temperature
3
INPUT BIAS CURRENT
Input Bias Current
Over Temperature
Offset Current
IB
VCM = 0V
VCM = 0V
±60
±25
±175
±200
±100
±150
nA
nA
nA
nA
IOS
Over Temperature
NOISE
Input Voltage Noise
Input Voltage Noise Density
en
f = 0.1Hz to 10Hz
f = 10Hz
80
2
nVPP
nV/√Hz
nV/√Hz
nV/√Hz
pA/√Hz
pA/√Hz
f = 100Hz
f = 1kHz
1.4
1.1
3.2
1.7
Input Current Noise Density
In
f = 10Hz
f = 1kHz
INPUT VOLTAGE RANGE
Common-Mode Voltage Range
VCM
V
S ≥ ±5V
(V–) + 1.8
(V–) + 2
114
(V+) – 1.4
(V+) – 1.4
V
V
VS < ±5V
Common-Mode Rejection Ratio
CMRR
V
S ≥ ±5V, (V–) + 2V ≤ VCM ≤ (V+) – 2V
120
120
dB
dB
VS < ±5V, (V–) + 2V ≤ VCM ≤ (V+) – 2V
110
INPUT IMPEDANCE
Differential
20k || 8
109 || 2
Ω || pF
Ω || pF
Common-Mode
OPEN-LOOP GAIN
Open-Loop Voltage Gain
AOL
AOL
AOL
AOL
(V–) + 0.2V ≤ VO ≤ (V+) – 0.2V,
RL = 10kΩ
114
110
110
103
130
dB
dB
dB
dB
(V–) + 0.6V ≤ VO ≤ (V+) – 0.6V,
RL = 600Ω
114
Over Temperature
(V–) + 0.6V ≤ VO ≤ (V+) – 0.6V,
IO ≤ 15mA
(V–) + 0.6V ≤ VO ≤ (V+)–0.6V,
15mA < IO ≤ 30mA
FREQUENCY RESPONSE
Gain-Bandwidth Product
GBW
G = 100
G = 1
80
45
MHz
MHz
V/μs
ns
Slew Rate
SR
tS
27
Settling Time, 0.01%
0.0015% (16-bit)
VS = ±15V, G = –1, 10V Step, CL = 100pF
VS = ±15V, G = –1, 10V Step, CL = 100pF
G = –10
400
700
500
ns
Overload Recovery Time
Total Harmonic Distortion + Noise
ns
THD+N
G = 1, f = 1kHz,
VO = 3VRMS, RL = 600Ω
0.000015
–136
%
dB
6
Submit Documentation Feedback
Copyright © 2009–2012, Texas Instruments Incorporated
Product Folder Link(s): OPA211-HT
OPA211-HT
www.ti.com
SBOS481B –JULY 2009–REVISED APRIL 2012
ELECTRICAL CHARACTERISTICS: VS = ±2.25 V to ±18 V (continued)
BOLDFACE limits apply over the specified temperature range, TA = –55°C to 210°C.
At TA = 25°C, RL = 10 kΩ connected to midsupply, VCM = VOUT = midsupply, unless otherwise noted.
PARAMETER
CONDITIONS
MIN
TYP
MAX
UNIT
OUTPUT
Voltage Output
VOUT
RL = 10kΩ, AOL ≥ 114dB
RL = 600Ω, AOL ≥ 110dB
IO < 15mA, AOL ≥ 110dB
(V–) + 0.2
(V–) + 0.6
(V–) + 0.6
(V+) – 0.2
(V+) – 0.6
(V+) – 0.6
V
V
V
Short-Circuit Current
Capacitive Load Drive
ISC
CLOAD
ZO
+30/–45
mA
pF
Ω
See Typical Characteristics
5
Open-Loop Output Impedance
SHUTDOWN
f = 1MHz
Shutdown Pin Input Voltage(1)
Device disabled (shutdown)
Device enabled
(V+) – 0.35
V
V
(V+) – 3
Shutdown Pin Leakage Current
Turn-On Time(2)
1
2
3
1
μA
μs
μs
μA
Turn-Off Time(2)
Shutdown Current
POWER SUPPLY
Specified Voltage
Shutdown (disabled)
20
VS
IQ
±2.25
±18
4.5
6
V
Quiescent Current
(per channel)
IOUT = 0A
3.6
mA
mA
Over Temperature
TEMPERATURE RANGE
Specified Range
TA
TA
–40
–55
125
150
°C
°C
Operating Range
(1) When disabled, the output assumes a high-impedance state.
(2) See Typical Characteristic curves, Figure 39 through Figure 41.
Copyright © 2009–2012, Texas Instruments Incorporated
Submit Documentation Feedback
7
Product Folder Link(s): OPA211-HT
OPA211-HT
SBOS481B –JULY 2009–REVISED APRIL 2012
www.ti.com
TYPICAL CHARACTERISTICS
At TA = 25°C, VS = ±18 V, and RL = 10 kΩ, unless otherwise noted.
INPUT VOLTAGE NOISE DENSITY
vs FREQUENCY
INPUT CURRENT NOISE DENSITY
vs FREQUENCY
100
10
1
100
10
1
0.1
1
10
100
1k
10k
100k
0.1
1
10
100
1k
10k
100k
Frequency (Hz)
Frequency (Hz)
Figure 1.
Figure 2.
THD+N RATIO vs FREQUENCY
THD+N RATIO vs OUTPUT VOLTAGE AMPLITUDE
0.001
-100
-120
-140
0.1
-60
VS = ±15V
RL = 600W
0.01
-80
G = 11
VOUT = 3VRMS
G = 11
0.001
0.0001
-100
-120
-140
-160
0.0001
G = 1
VOUT = 3VRMS
G = -1
VOUT = 3VRMS
G = 1
VS = ±15V
RL = 600W
1kHz Signal
0.00001
G = -1
0.000001
0.00001
0.01
0.1
1
10
100
10
100
1k
10k 20k
Output Voltage Amplitude (VRMS
)
Frequency (Hz)
Figure 3.
Figure 4.
0.1-Hz TO 10-Hz NOISE
Time (1s/div)
Figure 5.
8
Submit Documentation Feedback
Copyright © 2009–2012, Texas Instruments Incorporated
Product Folder Link(s): OPA211-HT
OPA211-HT
www.ti.com
SBOS481B –JULY 2009–REVISED APRIL 2012
TYPICAL CHARACTERISTICS (continued)
At TA = 25°C, VS = ±18 V, and RL = 10 kΩ, unless otherwise noted.
POWER-SUPPLY REJECTION RATIO
vs FREQUENCY (Referred to Input)
COMMON-MODE REJECTION RATIO
vs FREQUENCY
160
140
120
100
80
140
120
100
-PSRR
80
+PSRR
60
60
40
40
20
0
20
0
1
10
100
1k
10k 100k
1M
10M 100M
10k
100k
1M
10M
100M
Frequency (Hz)
Frequency (Hz)
Figure 7.
Figure 6.
OPEN-LOOP OUTPUT IMPEDANCE
vs FREQUENCY
GAIN AND PHASE vs FREQUENCY
10k
1k
140
120
100
80
180
135
90
45
0
Phase
100
60
10
1
40
Gain
20
0
0.1
-20
10
100
1k
10k
100k
1M
10M
100M
100
1k
10k
100k
1M
10M
100M
Frequency (Hz)
Frequency (Hz)
Figure 9.
Figure 8.
OPEN-LOOP GAIN vs TEMPERATURE
5
4
3
2
1
0
RL = 10kW
300mV Swing From Rails
200mV Swing From Rails
-1
-2
-3
-4
-5
-75 -50 -25
0
25 50 75 100 125 150 175 200
Temperature (°C)
Figure 10.
Copyright © 2009–2012, Texas Instruments Incorporated
Submit Documentation Feedback
9
Product Folder Link(s): OPA211-HT
OPA211-HT
SBOS481B –JULY 2009–REVISED APRIL 2012
www.ti.com
TYPICAL CHARACTERISTICS (continued)
At TA = 25°C, VS = ±18 V, and RL = 10 kΩ, unless otherwise noted.
OFFSET VOLTAGE PRODUCTION DISTRIBUTION
OFFSET VOLTAGE DRIFT PRODUCTION DISTRIBUTION
0
0.1 0.2 0.3 0.4 0.5 0.6 0.7 0.8 0.9 1.0 1.1 1.2 1.3 1.4 1.5
Offset Voltage Drift (mV/°C)
Offset Voltage (mV)
Figure 11.
Figure 12.
IB AND IOS CURRENT
vs
TEMPERATURE
OFFSET VOLTAGE vs COMMON-MODE VOLTAGE
200
150
2000
1500
1000
500
100
+IB
50
IOS
0
0
-50
-500
-1000
-1500
-2000
-IB
-100
-150
-200
-50
-25
0
25
50
75
100
125
150
(V-)+1.0 (V-)+1.5 (V-)+2.0
(V+)-1.5 (V+)-1.0 (V+)-0.5
Ambient Temperature (°C)
VCM (V)
Figure 13.
Figure 14.
VOS WARMUP
INPUT OFFSET CURRENT vs SUPPLY VOLTAGE
12
10
8
100
80
20 Typical Units Shown
5 Typical Units Shown
60
6
40
4
20
2
0
0
-2
-4
-6
-8
-10
-12
-20
-40
-60
-80
-100
0
10
20
30
40
50
60
2.25
4
6
8
10
12
14
16
18
Time (s)
VS (±V)
Figure 15.
Figure 16.
10
Submit Documentation Feedback
Copyright © 2009–2012, Texas Instruments Incorporated
Product Folder Link(s): OPA211-HT
OPA211-HT
www.ti.com
SBOS481B –JULY 2009–REVISED APRIL 2012
TYPICAL CHARACTERISTICS (continued)
At TA = 25°C, VS = ±18 V, and RL = 10 kΩ, unless otherwise noted.
INPUT OFFSET CURRENT vs COMMON-MODE VOLTAGE
INPUT BIAS CURRENT vs SUPPLY VOLTAGE
100
150
100
50
VS = 36V
3 Typical Units Shown
75
50
3 Typical Units Shown
Unit 1
Unit 2
25
0
0
Unit 3
-25
-50
-75
-100
-50
-100
-150
Common-Mode Range
-IB
+IB
1
5
10
15
20
25
30
35
2.25
4
6
8
10
VS (±V)
12
14
16
18
VCM (V)
Figure 17.
Figure 18.
INPUT BIAS CURRENT vs COMMON-MODE VOLTAGE
QUIESCENT CURRENT vs TEMPERATURE
6
5
4
3
2
1
0
150
-IB
VS = 36V
3 Typical Units Shown
+IB
100
50
Unit 1
Unit 2
0
-50
-100
-150
Unit 3
Common-Mode Range
-75 -50 -25
0
25 50 75 100 125 150 175 200
1
5
10
15
20
25
30
35
Temperature (°C)
VCM (V)
Figure 19.
Figure 20.
QUIESCENT CURRENT vs
SUPPLY VOLTAGE
NORMALIZED QUIESCENT CURRENT
vs TIME
0.05
0
4.0
3.5
3.0
2.5
2.0
1.5
1.0
0.5
0
-0.05
-0.10
-0.15
-0.20
-0.25
-0.30
Average of 10 Typical Units
0
60 120 180 240 300 360 420 480 540 600
Time (s)
0
4
8
12
16
20
24
28
32
36
VS (V)
Figure 21.
Figure 22.
Copyright © 2009–2012, Texas Instruments Incorporated
Submit Documentation Feedback
11
Product Folder Link(s): OPA211-HT
OPA211-HT
SBOS481B –JULY 2009–REVISED APRIL 2012
www.ti.com
TYPICAL CHARACTERISTICS (continued)
At TA = 25°C, VS = ±18 V, and RL = 10 kΩ, unless otherwise noted.
SHORT-CIRCUIT CURRENT
vs TEMPERATURE
SMALL-SIGNAL STEP RESPONSE
(100 mV)
60
50
40
G = -1
CL = 10pF
30
Sourcing
CF
20
10
5.6pF
RI
RF
0
604W
604W
-10
-20
-30
+18V
OPA211
-18V
CL
-40
Sinking
-50
-60
Time (0.1ms/div)
-75 -50 -25
0
25 50 75 100 125 150 175 200
Temperature (°C)
Figure 23.
Figure 24.
SMALL-SIGNAL STEP RESPONSE
(100 mV)
SMALL-SIGNAL STEP RESPONSE
(100 mV)
G = +1
RL = 600W
G = -1
CL = 100pF
CL = 10pF
CF
5.6pF
+18V
OPA211
-18V
RI
RF
604W
604W
+18V
OPA211
-18V
RL
CL
CL
Time (0.1ms/div)
Time (0.1ms/div)
Figure 25.
Figure 26.
SMALL-SIGNAL STEP RESPONSE
(100 mV)
SMALL-SIGNAL OVERSHOOT
vs CAPACITIVE LOAD (100-mV Output Step)
60
50
40
30
20
10
0
G = +1
RL = 600W
G = +1
CL = 100pF
G = -1
+18V
OPA211
-18V
G = 10
RL
CL
Time (0.1ms/div)
0
200
400
600
800
1000 1200 1400
Capacitive Load (pF)
Figure 27.
Figure 28.
12
Submit Documentation Feedback
Copyright © 2009–2012, Texas Instruments Incorporated
Product Folder Link(s): OPA211-HT
OPA211-HT
www.ti.com
SBOS481B –JULY 2009–REVISED APRIL 2012
TYPICAL CHARACTERISTICS (continued)
At TA = 25°C, VS = ±18 V, and RL = 10 kΩ, unless otherwise noted.
LARGE-SIGNAL STEP RESPONSE
LARGE-SIGNAL STEP RESPONSE
G = +1
CL = 100pF
G = -1
CL = 100pF
RL = 600W
RF = 0W
RL = 600W
RF = 100W
Note: See the
Applications Information
section, Input Protection.
Time (0.5ms/div)
Time (0.5ms/div)
Figure 29.
Figure 30.
LARGE-SIGNAL POSITIVE SETTLING TIME
(10 VPP, CL = 100 pF)
LARGE-SIGNAL POSITIVE SETTLING TIME
(10 VPP, CL = 10 pF)
1.0
0.8
0.010
0.008
0.006
0.004
0.002
0
1.0
0.8
0.010
0.008
0.006
0.004
0.002
0
0.6
0.6
0.4
0.4
16-Bit Settling
16-Bit Settling
0.2
0.2
0
0
-0.2
-0.4
-0.6
-0.8
-1.0
-0.002
-0.004
-0.006
-0.008
-0.010
-0.2
-0.4
-0.6
-0.8
-1.0
-0.002
-0.004
-0.006
-0.008
-0.010
(±1/2 LSB = ±0.00075%)
(±1/2 LSB = ±0.00075%)
0
100 200 300 400 500 600 700 800 900 1000
Time (ns)
0
100 200 300 400 500 600 700 800 900 1000
Time (ns)
Figure 31.
Figure 32.
LARGE-SIGNAL NEGATIVE SETTLING TIME
(10 VPP, CL = 100 pF)
LARGE-SIGNAL NEGATIVE SETTLING TIME
(10 VPP, CL = 10 pF)
1.0
0.8
1.0
0.8
0.010
0.010
0.008
0.006
0.004
0.002
0
0.008
0.006
0.004
0.002
0
0.6
0.6
0.4
0.4
16-Bit Settling
16-Bit Settling
0.2
0.2
0
0
-0.2
-0.4
-0.6
-0.8
-1.0
-0.002
-0.004
-0.006
-0.008
-0.010
-0.2
-0.4
-0.6
-0.8
-1.0
-0.002
-0.004
-0.006
-0.008
-0.010
(±1/2 LSB = ±0.00075%)
(±1/2 LSB = ±0.00075%)
0
100 200 300 400 500 600 700 800 900 1000
Time (ns)
0
100 200 300 400 500 600 700 800 900 1000
Time (ns)
Figure 33.
Figure 34.
Copyright © 2009–2012, Texas Instruments Incorporated
Submit Documentation Feedback
13
Product Folder Link(s): OPA211-HT
OPA211-HT
SBOS481B –JULY 2009–REVISED APRIL 2012
www.ti.com
TYPICAL CHARACTERISTICS (continued)
At TA = 25°C, VS = ±18 V, and RL = 10 kΩ, unless otherwise noted.
NEGATIVE OVERLOAD RECOVERY
POSITIVE OVERLOAD RECOVERY
G = -10
G = -10
VIN
10kW
VOUT
1kW
0V
10kW
1kW
VOUT
OPA211
VIN
VOUT
OPA211
VIN
0V
VOUT
VIN
Time (0.5ms/div)
Time (0.5ms/div)
Figure 35.
Figure 36.
OUTPUT VOLTAGE vs OUTPUT CURRENT
NO PHASE REVERSAL
20
15
0°C
Output
+85°C
+125°C
-55°C
10
5
+125°C
0
+150°C
0°C
-5
+18V
OPA211
-10
-15
-20
Output
+85°C
37VPP
-18V
(±18.5V)
0.5ms/div
0
10
20
30
40
50
60
70
IOUT (mA)
Figure 37.
Figure 38.
TURN-OFF TRANSIENT
TURN-ON TRANSIENT
20
15
20
15
Shutdown Signal
10
10
Output Signal
5
5
0
0
Output Signal
-5
-5
-10
-15
-20
-10
-15
-20
Shutdown Signal
VS = ±15V
VS = ±15V
Time (2ms/div)
Time (2ms/div)
Figure 39.
Figure 40.
14
Submit Documentation Feedback
Copyright © 2009–2012, Texas Instruments Incorporated
Product Folder Link(s): OPA211-HT
OPA211-HT
www.ti.com
SBOS481B –JULY 2009–REVISED APRIL 2012
TYPICAL CHARACTERISTICS (continued)
At TA = 25°C, VS = ±18 V, and RL = 10 kΩ, unless otherwise noted.
TURN-ON/TURN-OFF TRANSIENT
20
15
1.6
Shutdown Signal
1.2
10
0.8
5
0.4
0
0
Output
-5
-0.4
-0.8
-1.2
-1.6
-10
-15
-20
VS = ±15V
Time (100ms/div)
Figure 41.
Copyright © 2009–2012, Texas Instruments Incorporated
Submit Documentation Feedback
15
Product Folder Link(s): OPA211-HT
OPA211-HT
SBOS481B –JULY 2009–REVISED APRIL 2012
www.ti.com
APPLICATION INFORMATION
do not require equal positive and negative output
voltage swing. With the OPA211 series, power-supply
voltages do not need to be equal. For example, the
positive supply could be set to 25 V with the negative
supply at –5 V or vice-versa.
The OPA211 is a unity-gain stable, precision op amp
with very low noise. Applications with noisy or high-
impedance power supplies require decoupling
capacitors close to the device pins. In most cases,
0.1-μF capacitors are adequate. Figure 42 shows a
simplified schematic of the OPA211. This die uses a
SiGe bipolar process and contains 180 transistors.
The common-mode voltage must be maintained
within the specified range. In addition, key
parameters are assured over the specified
temperature range, TA = –55°C to 210°C. Parameters
that vary significantly with operating voltage or
temperature are shown in the Typical Characteristics.
OPERATING VOLTAGE
OPA211 series op amps operate from ±2.25-V to
±18-V
supplies
while
maintaining
excellent
performance. The OPA211 series can operate with as
little as 4.5 V between the supplies and with up to 36
V between the supplies. However, some applications
V+
Pre-Output Driver
OUT
IN+
IN-
V-
Figure 42. OPA211 Simplified Schematic
16
Submit Documentation Feedback
Copyright © 2009–2012, Texas Instruments Incorporated
Product Folder Link(s): OPA211-HT
OPA211-HT
www.ti.com
SBOS481B –JULY 2009–REVISED APRIL 2012
INPUT PROTECTION
VOLTAGE NOISE SPECTRAL DENSITY
vs SOURCE RESISTANCE
The input terminals of the OPA211 are protected from
excessive differential voltage with back-to-back
diodes, as shown in Figure 43. In most circuit
applications, the input protection circuitry has no
consequence. However, in low-gain or G = 1 circuits,
fast ramping input signals can forward bias these
diodes because the output of the amplifier cannot
respond rapidly enough to the input ramp. This effect
is illustrated in Figure 30 of the Typical
Characteristics. If the input signal is fast enough to
create this forward bias condition, the input signal
current must be limited to 10mA or less. If the input
signal current is not inherently limited, an input series
resistor can be used to limit the signal input current.
This input series resistor degrades the low-noise
performance of the OPA211, and is discussed in the
Noise Performance section of this data sheet.
Figure 43 shows an example implementing a current-
limiting feedback resistor.
10k
1k
EO
RS
OPA227
OPA211
100
10
1
Resistor Noise
EO2 = en2 + (in RS)2 + 4kTRS
100
1k
10k
100k
1M
Source Resistance, RS (W)
Figure 44. Noise Performance of the OPA211 and
OPA227 in Unity-Gain Buffer Configuration
BASIC NOISE CALCULATIONS
RF
Design of low-noise op amp circuits requires careful
consideration of
a
variety of possible noise
-
contributors: noise from the signal source, noise
generated in the op amp, and noise from the
feedback network resistors. The total noise of the
circuit is the root-sum-square combination of all noise
components.
OPA211
Output
RI
+
Input
The resistive portion of the source impedance
produces thermal noise proportional to the square
root of the resistance. This function is plotted in
Figure 44. The source impedance is usually fixed;
consequently, select the op amp and the feedback
resistors to minimize the respective contributions to
the total noise.
Figure 43. Pulsed Operation
NOISE PERFORMANCE(1)
Figure 44 shows total circuit noise for varying source
impedances with the op amp in unity-gain
Figure 44 depicts total noise for varying source
a
impedances with the op amp in
a unity-gain
configuration (no feedback resistor network, and
therefore no additional noise contributions). Two
different op amps are shown with total circuit noise
calculated. The OPA211 has very low voltage noise,
making it ideal for low source impedances (less than
2 kΩ). A similar precision op amp, the OPA227, has
somewhat higher voltage noise but lower current
noise. It provides excellent noise performance at
moderate source impedance (10 kΩ to 100 kΩ).
Above 100 kΩ, a FET-input op amp such as the
OPA132 (very low current noise) may provide
improved performance. The equation in Figure 44 is
shown for the calculation of the total circuit noise.
Note that en = voltage noise, In = current noise,
RS = source impedance, k = Boltzmann’s constant =
1.38 × 10–23 J/K, and T is temperature in K.
configuration (no feedback resistor network, and
therefore no additional noise contributions). The
operational amplifier itself contributes both a voltage
noise component and a current noise component.
The voltage noise is commonly modeled as a time-
varying component of the offset voltage. The current
noise is modeled as the time-varying component of
the input bias current and reacts with the source
resistance to create a voltage component of noise.
Therefore, the lowest noise op amp for a given
application depends on the source impedance. For
low source impedance, current noise is negligible and
voltage noise generally dominates. For high source
impedance, current noise may dominate.
(1) OPA227 and OPA132 have not been characterized or tested
at 210°C.
Copyright © 2009–2012, Texas Instruments Incorporated
Submit Documentation Feedback
17
Product Folder Link(s): OPA211-HT
OPA211-HT
SBOS481B –JULY 2009–REVISED APRIL 2012
www.ti.com
Figure 45 illustrates both inverting and noninverting
op amp circuit configurations with gain. In circuit
configurations with gain, the feedback network
resistors also contribute noise. The current noise of
the op amp reacts with the feedback resistors to
create additional noise components. The feedback
resistor values can generally be chosen to make
these noise sources negligible. The equations for
total noise are shown for both configurations.
101, thus extending the resolution by 101. Note that
the input signal and load applied to the op amp are
the same as with conventional feedback without R3.
The value of R3 should be kept small to minimize its
effect on the distortion measurements.
Validity of this technique can be verified by
duplicating measurements at high gain and/or high
frequency where the distortion is within the
measurement capability of the test equipment.
Measurements for this data sheet were made with an
Audio Precision System Two distortion/noise
analyzer, which greatly simplifies such repetitive
measurements. The measurement technique can,
however, be performed with manual distortion
measurement instruments.
TOTAL HARMONIC DISTORTION
MEASUREMENTS
OPA211 series op amps have excellent distortion
characteristics. THD + Noise is below 0.0001%
(G = 1, VO = 3 VRMS) throughout the audio frequency
range, 20 Hz to 20 kHz, with a 600-Ω load.
SHUTDOWN
The distortion produced by OPA211 series op amps
is below the measurement limit of many commercially
available distortion analyzers. However, a special test
circuit illustrated in Figure 46 can be used to extend
the measurement capabilities.
The shutdown (enable) function of the OPA211 is
referenced to the positive supply voltage of the
operational amplifier. A valid high disables the op
amp. A valid high is defined as (V+) – 0.35 V of the
positive supply applied to the shutdown pin. A valid
low is defined as (V+) – 3 V below the positive supply
pin. For example, with VCC at ±15 V, the device is
enabled at or below 12 V. The device is disabled at
or above 14.65 V. If dual or split power supplies are
used, care should be taken to ensure the valid high
or valid low input signals are properly referred to the
positive supply voltage. This pin must be connected
to a valid high or low voltage or driven, and not left
open-circuit. The enable and disable times are
provided in the Typical Characteristics section (see
Figure 39 through Figure 41). When disabled, the
output assumes a high-impedance state.
Op amp distortion can be considered an internal error
source that can be referred to the input. Figure 46
shows a circuit that causes the op amp distortion to
be 101 times greater than that normally produced by
the op amp. The addition of R3 to the otherwise
standard noninverting amplifier configuration alters
the feedback factor or noise gain of the circuit. The
closed-loop gain is unchanged, but the feedback
available for error correction is reduced by a factor of
18
Submit Documentation Feedback
Copyright © 2009–2012, Texas Instruments Incorporated
Product Folder Link(s): OPA211-HT
OPA211-HT
www.ti.com
SBOS481B –JULY 2009–REVISED APRIL 2012
Noise in Noninverting Gain Configuration
Noise at the output:
R2
2
2
R2
R2
2
EO
R1
=
1 +
en2 + e12 + e22 + (inR2)2 + eS2 + (inRS)2 1 +
R1
R1
EO
R2
R1
Where eS = Ö4kTRS
e1 = Ö4kTR1
´
= thermal noise of RS
1 +
RS
R2
R1
´
= thermal noise of R1
VS
e2 = Ö4kTR2 = thermal noise of R2
Noise in Inverting Gain Configuration
Noise at the output:
R2
2
R2
2
EO
2
=
1 +
en2 + e12 + e22 + (inR2)2 + eS
R1
R1 + RS
EO
RS
R2
Where eS = Ö4kTRS
´
= thermal noise of RS
= thermal noise of R1
R1 + RS
VS
R2
e1 = Ö4kTR1
´
R1 + RS
e2 = Ö4kTR2 = thermal noise of R2
For the OPA211 series op amps at 1kHz, en = 1.1nV/ÖHz and in = 1.7pA/ÖHz.
Figure 45. Noise Calculation in Gain Configurations
R1
R2
SIG. DIST.
GAIN GAIN
R1
R2
1kW
R3
1
101
¥
10W
11W
R3
OPA211
VOUT
11
101 100W 1kW
R2
R1
Signal Gain = 1+
R2
Distortion Gain = 1+
R1 II R3
Generator
Output
Analyzer
Input
Audio Precision
System Two(1)
Load
with PC Controller
Figure 46. Distortion Test Circuit
Copyright © 2009–2012, Texas Instruments Incorporated
Submit Documentation Feedback
19
Product Folder Link(s): OPA211-HT
OPA211-HT
SBOS481B –JULY 2009–REVISED APRIL 2012
www.ti.com
ELECTRICAL OVERSTRESS
An ESD event produces a short duration, high-
voltage pulse that is transformed into
a short
Designers often ask questions about the capability of
an operational amplifier to withstand electrical
overstress. These questions tend to focus on the
device inputs, but may involve the supply voltage pins
or even the output pin. Each of these different pin
functions have electrical stress limits determined by
the voltage breakdown characteristics of the
particular semiconductor fabrication process and
specific circuits connected to the pin. Additionally,
internal electrostatic discharge (ESD) protection is
built into these circuits to protect them from
accidental ESD events both before and during
product assembly.
duration, high-current pulse as it discharges through
a semiconductor device. The ESD protection circuits
are designed to provide a current path around the
operational amplifier core to prevent it from being
damaged. The energy absorbed by the protection
circuitry is then dissipated as heat.
When an ESD voltage develops across two or more
of the amplifier device pins, current flows through one
or more of the steering diodes. Depending on the
path that the current takes, the absorption device
may activate. The absorption device has a trigger, or
threshold voltage, that is above the normal operating
voltage of the OPA211 but below the device
breakdown voltage level. Once this threshold is
exceeded, the absorption device quickly activates
and clamps the voltage across the supply rails to a
safe level.
It is helpful to have a good understanding of this
basic ESD circuitry and its relevance to an electrical
overstress event. Figure 47 illustrates the ESD
circuits contained in the OPA211 (indicated by the
dashed line area). The ESD protection circuitry
involves several current-steering diodes connected
from the input and output pins and routed back to the
internal power-supply lines, where they meet at an
absorption device internal to the operational amplifier.
This protection circuitry is intended to remain inactive
during normal circuit operation.
When the operational amplifier connects into a circuit
such as that illustrated in Figure 47, the ESD
protection components are intended to remain
inactive and not become involved in the application
circuit operation. However, circumstances may arise
where an applied voltage exceeds the operating
voltage range of a given pin. Should this condition
occur, there is a risk that some of the internal ESD
protection circuits may be biased on, and conduct
current. Any such current flow occurs through
steering diode paths and rarely involves the
absorption device.
RF
+VS
+V
OPA211
RI
ESD Current-
Steering Diodes
Out
-In
Op-Amp
Core
+In
Edge-Triggered ESD
Absorption Circuit
RL
ID
(1)
VIN
-V
-VS
(1) VIN = +VS + 500mV.
Figure 47. Equivalent Internal ESD Circuitry and Its Relation to a Typical Circuit Application
20
Submit Documentation Feedback
Copyright © 2009–2012, Texas Instruments Incorporated
Product Folder Link(s): OPA211-HT
OPA211-HT
www.ti.com
SBOS481B –JULY 2009–REVISED APRIL 2012
Figure 47 depicts a specific example where the input
voltage, VIN, exceeds the positive supply voltage
(+VS) by 500 mV or more. Much of what happens in
the circuit depends on the supply characteristics. If VS
can sink the current, one of the upper input steering
diodes conducts and directs current to VS.
Excessively high current levels can flow with
increasingly higher VIN. As a result, the datasheet
specifications recommend that applications limit the
input current to 10 mA.
DFN PACKAGE
The OPA211 is offered in an DFN-8 package (also
known as SON). The DFN package is a QFN
package with lead contacts on only two sides of the
bottom of the package. This leadless package
maximizes board space and enhances thermal and
electrical characteristics through an exposed pad.
DFN packages are physically small, and have a
smaller routing area, improved thermal performance,
and improved electrical parasitics. Additionally, the
absence of external leads eliminates bent-lead
issues.
If the supply is not capable of sinking the current, VIN
may begin sourcing current to the operational
amplifier, and then take over as the source of positive
supply voltage. The danger in this case is that the
voltage can rise to levels that exceed the operational
amplifier absolute maximum ratings. In extreme but
rare cases, the absorption device triggers on while VS
and –VS are applied. If this event happens, a direct
current path is established between the VS and –VS
supplies. The power dissipation of the absorption
device is quickly exceeded, and the extreme internal
heating destroys the operational amplifier.
The DFN package can be easily mounted using
standard printed circuit board (PCB) assembly
techniques. See Application Note QFN/SON PCB
Attachment (SLUA271) and Application Report Quad
Flatpack No-Lead Logic Packages (SCBA017), both
available for download at www.ti.com.
The exposed leadframe die pad on the bottom of
the package must be connected to V–. Soldering
the thermal pad improves heat dissipation and
enables specified device performance.
Another common question involves what happens to
the amplifier if an input signal is applied to the input
while the power supplies VS and/or –VS are at 0 V.
Again, it depends on the supply characteristic while at
0 V, or at a level below the input signal amplitude. If
the supplies appear as high impedance, then the
operational amplifier supply current may be supplied
by the input source via the current steering diodes.
This state is not a normal bias condition; the amplifier
most likely will not operate normally. If the supplies
are low impedance, then the current through the
steering diodes can become quite high. The current
level depends on the ability of the input source to
deliver current, and any resistance in the input path.
DFN LAYOUT GUIDELINES
The exposed leadframe die pad on the DFN package
should be soldered to a thermal pad on the PCB. A
mechanical drawing showing an example layout is
attached at the end of this data sheet. Refinements to
this layout may be necessary based on assembly
process requirements. Mechanical drawings located
at the end of this data sheet list the physical
dimensions for the package and pad. The five holes
in the landing pattern are optional, and are intended
for use with thermal vias that connect the leadframe
die pad to the heatsink area on the PCB.
Soldering the exposed pad significantly improves
board-level reliability during temperature cycling, key
push, package shear, and similar board-level tests.
Even with applications that have low-power
dissipation, the exposed pad must be soldered to the
PCB to provide structural integrity and long-term
reliability.
Copyright © 2009–2012, Texas Instruments Incorporated
Submit Documentation Feedback
21
Product Folder Link(s): OPA211-HT
PACKAGE OPTION ADDENDUM
www.ti.com
29-Aug-2012
PACKAGING INFORMATION
Status (1)
Eco Plan (2)
MSL Peak Temp (3)
Samples
Orderable Device
Package Type Package
Drawing
Pins
Package Qty
Lead/
Ball Finish
(Requires Login)
OPA211SHKJ
OPA211SHKQ
OPA211SKGD1
ACTIVE
ACTIVE
ACTIVE
CFP
CFP
HKJ
HKQ
KGD
8
8
0
1
1
TBD
TBD
TBD
Call TI
AU
N / A for Pkg Type
N / A for Pkg Type
N / A for Pkg Type
XCEPT
400
Call TI
(1) The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability
information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that
lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between
the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight
in homogeneous material)
(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
OTHER QUALIFIED VERSIONS OF OPA211-HT :
Catalog: OPA211
•
Enhanced Product: OPA211-EP
•
Addendum-Page 1
PACKAGE OPTION ADDENDUM
www.ti.com
29-Aug-2012
NOTE: Qualified Version Definitions:
Catalog - TI's standard catalog product
•
•
Enhanced Product - Supports Defense, Aerospace and Medical Applications
Addendum-Page 2
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other
changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should
obtain the latest relevant information before placing orders and should verify that such information is current and complete. All
semiconductor products (also referred to herein as “components”) are sold subject to TI’s terms and conditions of sale supplied at the time
of order acknowledgment.
TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms
and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary
to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily
performed.
TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and
applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide
adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or
other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information
published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or
endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the
third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration
and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered
documentation. Information of third parties may be subject to additional restrictions.
Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service
voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice.
TI is not responsible or liable for any such statements.
Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements
concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support
that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which
anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause
harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use
of any TI components in safety-critical applications.
In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to
help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and
requirements. Nonetheless, such components are subject to these terms.
No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties
have executed a special agreement specifically governing such use.
Only those TI components which TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in
military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components
which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and
regulatory requirements in connection with such use.
TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which
have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such
components to meet such requirements.
Products
Audio
Applications
www.ti.com/audio
amplifier.ti.com
dataconverter.ti.com
www.dlp.com
Automotive and Transportation www.ti.com/automotive
Communications and Telecom www.ti.com/communications
Amplifiers
Data Converters
DLP® Products
DSP
Computers and Peripherals
Consumer Electronics
Energy and Lighting
Industrial
www.ti.com/computers
www.ti.com/consumer-apps
www.ti.com/energy
dsp.ti.com
Clocks and Timers
Interface
www.ti.com/clocks
interface.ti.com
logic.ti.com
www.ti.com/industrial
www.ti.com/medical
www.ti.com/security
Medical
Logic
Security
Power Mgmt
Microcontrollers
RFID
power.ti.com
Space, Avionics and Defense www.ti.com/space-avionics-defense
microcontroller.ti.com
www.ti-rfid.com
Video and Imaging
www.ti.com/video
OMAP Mobile Processors www.ti.com/omap
Wireless Connectivity www.ti.com/wirelessconnectivity
TI E2E Community
e2e.ti.com
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2012, Texas Instruments Incorporated
相关型号:
©2020 ICPDF网 联系我们和版权申明