TSC2046EIRGVTG4 [TI]

SPECIALTY CONSUMER CIRCUIT, PQCC16, 4 X 4 M, 0.80 MM HEIGHT, GREEN, PLASTIC, QFN-16;
TSC2046EIRGVTG4
型号: TSC2046EIRGVTG4
厂家: TEXAS INSTRUMENTS    TEXAS INSTRUMENTS
描述:

SPECIALTY CONSUMER CIRCUIT, PQCC16, 4 X 4 M, 0.80 MM HEIGHT, GREEN, PLASTIC, QFN-16

商用集成电路
文件: 总32页 (文件大小:1100K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
TSC2046E  
SBAS417B − JUNE 2007 − REVISED JANUARY 2008  
Low Voltage I/O  
TOUCH SCREEN CONTROLLER  
FD EATURES  
DESCRIPTION  
Same Pinout as ADS7846  
2.2V to 5.25V Operation  
The TSC2046E is the next-generation version of the  
ADS7846 4-wire touch screen controller, supporting a  
low-voltage I/O interface from 1.5V to 5.25V. The  
TSC2046E is 100% pin-compatible with the existing  
ADS7846, and drops into the same socket. This design  
allows for an easy upgrade of current applications to the  
new version. The TSC2046E also has an on-chip 2.5V  
reference that can be used for the auxiliary input, battery  
monitor, and temperature measurement modes. The  
reference can also be powered down when not used to  
conserve power. The internal reference operates down to  
a supply voltage of 2.7V, while monitoring the battery  
voltage from 0V to 6V.  
D
D
D
D
D
D
D
D
D
1.5V to 5.25V Digital I/O  
Internal 2.5V Reference  
Direct Battery Measurement (0V to 6V)  
On-Chip Temperature Measurement  
Touch-Pressure Measurement  
QSPIand SPI3-Wire Interface  
Auto Power-Down  
Exceeds IEC 61000-4-2 ESD Requirements  
+ 15kV Contact Discharge  
− No External Components Needed  
Available In TSSOP-16, QFN-16, and  
VFBGA-48 Packages  
D
The low-power consumption of < 0.75mW typ at 2.7V  
(reference off), high-speed (up to 125kHz sample rate),  
and on-chip drivers make the TSC2046E an ideal choice  
for battery-operated systems such as personal digital  
assistants (PDAs) with resistive touch screens, pagers,  
cellular phones, and other portable equipment. The  
TSC2046E is available in TSSOP-16, QFN-16, and  
VFBGA-48 packages and is specified over the –40°C to  
+85°C temperature range.  
AD PPLICATIONS  
Personal Digital Assistants  
D
D
D
D
D
Portable Instruments  
Point-of-Sale Terminals  
Pagers  
Touch Screen Monitors  
Cellular Phones  
US Patent No. 6246394  
PENIRQ  
Pen Detect  
+VCC  
X+  
Tem perature  
Sensor  
SAR  
X
IOVDD  
Y+  
DOUT  
TSC2046E  
Y−  
BUSY  
Comparator  
CS  
6Channel  
MUX  
Serial  
Data  
CDAC  
In/Out  
DCLK  
DIN  
Battery  
Monitor  
V
BAT  
AUX  
Internal 2.5V Reference  
VRE F  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments  
semiconductor products and disclaimers thereto appears at the end of this data sheet.  
SPI and QSPI are trademarks of Motorola Inc.  
Microwire is a trademark of National Semiconductor Corporation.  
All other trademarks are the property of their respective owners.  
ꢀꢁ ꢂ ꢃꢄ ꢅ ꢆꢇ ꢂꢈ ꢃ ꢉꢆꢉ ꢊꢋ ꢌꢍ ꢎ ꢏꢐ ꢑꢊꢍꢋ ꢊꢒ ꢓꢔ ꢎ ꢎ ꢕꢋꢑ ꢐꢒ ꢍꢌ ꢖꢔꢗ ꢘꢊꢓ ꢐꢑꢊ ꢍꢋ ꢙꢐ ꢑꢕꢚ ꢀꢎ ꢍꢙꢔ ꢓꢑꢒ  
ꢓ ꢍꢋ ꢌꢍꢎ ꢏ ꢑꢍ ꢒ ꢖꢕ ꢓ ꢊ ꢌꢊ ꢓ ꢐ ꢑꢊ ꢍꢋꢒ ꢖ ꢕꢎ ꢑꢛꢕ ꢑꢕ ꢎ ꢏꢒ ꢍꢌ ꢆꢕꢜ ꢐꢒ ꢇꢋꢒ ꢑꢎ ꢔꢏ ꢕꢋꢑ ꢒ ꢒꢑ ꢐꢋꢙ ꢐꢎ ꢙ ꢝ ꢐꢎ ꢎ ꢐ ꢋꢑꢞꢚ  
ꢀꢎ ꢍ ꢙꢔꢓ ꢑ ꢊꢍ ꢋ ꢖꢎ ꢍ ꢓ ꢕ ꢒ ꢒ ꢊꢋ ꢟ ꢙꢍ ꢕ ꢒ ꢋꢍꢑ ꢋꢕ ꢓꢕ ꢒꢒ ꢐꢎ ꢊꢘ ꢞ ꢊꢋꢓ ꢘꢔꢙ ꢕ ꢑꢕ ꢒꢑꢊ ꢋꢟ ꢍꢌ ꢐꢘ ꢘ ꢖꢐ ꢎ ꢐꢏ ꢕꢑꢕ ꢎ ꢒꢚ  
Copyright 2007−2008, Texas Instruments Incorporated  
www.ti.com  
ꢆꢠ ꢅ ꢡꢢꢣ ꢤ ꢥ  
www.ti.com  
SBAS417B − JUNE 2007 − REVISED JANUARY 2008  
(1)  
ELECTROSTATIC DISCHARGE SENSITIVITY  
ABSOLUTE MAXIMUM RATINGS  
+V  
and IOVDD to GND . . . . . . . . . . . . . . . . . . . . . −0.3V to +6V  
CC  
This integrated circuit can be damaged by ESD. Texas  
Instruments recommends that all integrated circuits be  
Analog Inputs to GND . . . . . . . . . . . . . . . . . −0.3V to +V  
CC  
+ 0.3V  
Digital Inputs to GND . . . . . . . . . . . . . . . . . −0.3V to IOVDD + 0.3V  
Power Dissipation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 250mW  
Maximum Junction Temperature . . . . . . . . . . . . . . . . . . . . . . +150°C  
Operating Temperature Range . . . . . . . . . . . . . . . . −40°C to +85°C  
Storage Temperature Range . . . . . . . . . . . . . . . . . −65°C to +150°C  
Lead Temperature (soldering, 10s) . . . . . . . . . . . . . . . . . . . . . +300°C  
handledwith appropriate precautions. Failure to observe  
proper handling and installation procedures can cause damage.  
ESD damage can range from subtle performance degradation to  
complete device failure. Precision integrated circuits may be more  
susceptible to damage because very small parametric changes could  
cause the device not to meet its published specifications.  
(2)  
IEC Contact Discharge (X+, X−, Y+, Y−)  
. . . . . . . . . . . . . . . 15kV  
(1)  
Stresses above these ratings may cause permanent damage.  
Exposure to absolute maximum conditions for extended periods  
may degrade device reliability. These are stress ratings only, and  
functional operation of the device at these or any other conditions  
beyond those specified is not implied.  
(2)  
Test method based on IEC standard 61000−4−2. Contact Texas  
Instruments for test details.  
(1)  
PACKAGE/ORDERING INFORMATION  
NOMINAL  
PENIRQ  
PULLUP  
RESISTOR  
VALUES  
MAXIMUM  
INTEGRAL  
LINEARITY  
ERROR  
SPECIFIED  
PACKAGE-  
LEAD  
PACKAGE  
DESIGNATOR  
PACKAGE  
MARKING  
ORDERING  
NUMBER  
TRANSPORT  
MEDIA, QUANTITY  
TEMPERATURE  
RANGE  
(LSB)  
PRODUCT  
TSC2046EIPW  
Rails, 100  
TSSOP-16  
PW  
−40°C to +85°C  
TSC2046EI  
TSC2046EIPWR  
Tape and Reel, 2500  
4x4, 0.8mm  
Thin  
QFN-16  
TSC2046EIRGVT  
TSC2046EIRGVR  
Tape and Reel, 250  
Tape and Reel, 2500  
TSC2046E  
50kΩ  
2
RGV  
ZQC  
−40°C to +85°C  
−40°C to +85°C  
TSC2046E  
BC2046E  
4x4  
VFBGA-48  
TSC2046EIZQCR  
Tape and Reel, 2500  
(1)  
For the most current package and ordering information, see the Package Option Addendum located at the end of this data sheet, or see the TI web  
site at www.ti.com.  
2
ꢆꢠ ꢅꢡ ꢢꢣ ꢤ ꢥ  
www.ti.com  
SBAS417B − JUNE 2007 − REVISED JANUARY 2008  
ELECTRICAL CHARACTERISTICS: V = +2.7V to +5.5V  
S
At T = −40°C to +85°C, +V  
= +2.7V, V  
= 2.5V internal voltage, f = 125kHz, f  
= 16 f = 2MHz, 12-bit mode, digital  
SAMPLE  
A
CC  
REF  
SAMPLE CLK  
inputs = GND or IOVDD, and +V  
must be IOVDD, unless otherwise noted.  
CC  
TSC2046E  
TYP  
PARAMETER  
CONDITION  
MIN  
MAX  
UNITS  
ANALOG INPUT  
Full-Scale Input Span  
Absolute Input Range  
Positive Input−Negative Input  
Positive Input  
0
V
V
V
REF  
+ 0.2  
−0.2  
−0.2  
+V  
CC  
+0.2  
Negative Input  
V
Capacitance  
25  
pF  
µA  
Leakage Current  
0.1  
SYSTEM PERFORMANCE  
Resolution  
12  
Bits  
Bits  
No Missing Codes  
Integral Linearity Error  
Offset Error  
11  
(1)  
2
6
4
LSB  
LSB  
Gain Error  
External V  
REF  
LSB  
µVrms  
dB  
Noise  
Including Internal V  
70  
70  
REF  
Power-Supply Rejection  
SAMPLING DYNAMICS  
Conversion Time  
12  
CLK Cycles  
Acquisition Time  
3
CLK Cycles  
Throughput Rate  
125  
kHz  
ns  
Multiplexer Settling Time  
Aperture Delay  
500  
30  
ns  
Aperture Jitter  
100  
100  
ps  
Channel-to-Channel Isolation  
V
= 2.5V  
PP  
at 50kHz  
dB  
IN  
SWITCH DRIVERS  
On-Resistance  
Y+, X+  
5
6
mA  
Y−, X−  
(2)  
Drive Current  
Duration 100ms  
50  
REFERENCE OUTPUT  
Internal Reference Voltage  
Internal Reference Drift  
Quiescent Current  
2.45  
1.0  
2.50  
15  
2.55  
V
ppm/°C  
µA  
500  
REFERENCE INPUT  
Range  
+V  
CC  
V
Input Impedance  
SER/DFR = 0, PD1 = 0  
Internal Reference Off  
Internal Reference On  
1
GΩ  
250  
BATTERY MONITOR  
Input Voltage Range  
Input Impedance  
Sampling Battery  
Battery Monitor Off  
Accuracy  
0.5  
6.0  
V
10  
1
kΩ  
GΩ  
%
V
= 0.5V to 5.5V, External V  
REF  
= 2.5V  
−2  
−3  
+2  
+3  
BAT  
V
= 0.5V to 5.5V, Internal Reference  
%
BAT  
TEMPERATURE MEASUREMENT  
Temperature Range  
−40  
+85  
°C  
°C  
°C  
°C  
°C  
(3)  
Resolution  
Differential Method  
1.6  
0.3  
2
(4)  
TEMP0  
(3)  
Accuracy  
Differential Method  
(4)  
TEMP0  
3
(1)  
LSB means Least Significant Bit. With V  
= +2.5V, 1 LSB is 610µV.  
REF  
(2)  
(3)  
(4)  
(5)  
(6)  
(7)  
Assured by design, but not tested. Exceeding 50mA source current may result in device degradation.  
Difference between TEMP0 and TEMP1 measurement, no calibration necessary.  
Temperature drift is −2.1mV/°C.  
TSC2046E operates down to 2.2V.  
IOVDD must be (+V ).  
Combined supply current from +V  
CC  
and IOVDD. Typical values obtained from conversions on AUX input with PD0 = 0.  
CC  
3
ꢆꢠ ꢅ ꢡꢢꢣ ꢤ ꢥ  
www.ti.com  
SBAS417B − JUNE 2007 − REVISED JANUARY 2008  
ELECTRICAL CHARACTERISTICS: V = +2.7V to +5.5V (continued)  
S
At T = −40°C to +85°C, +V  
= +2.7V, V  
= 2.5V internal voltage, f = 125kHz, f  
= 16 f  
SAMPLE  
= 2MHz, 12-bit mode, digital  
A
CC  
REF  
SAMPLE CLK  
inputs = GND or IOVDD, and +V  
must be IOVDD, unless otherwise noted.  
CC  
TSC2046E  
TYP  
PARAMETER  
CONDITION  
MIN  
MAX  
UNITS  
DIGITAL INPUT/OUTPUT  
Logic Family  
CMOS  
5
Capacitance  
All Digital Control Input Pins  
15  
pF  
V
V
V
V
V
| I | +5µA  
IOVDD 0.7  
−0.3  
IOVDD + 0.3  
0.3 IOVDD  
IH  
IH  
| I | +5µA  
IL  
V
IL  
I
= −250µA  
IOVDD 0.8  
V
OH  
OL  
OH  
I
= 250µA  
0.4  
V
OL  
Straight  
Binary  
Data Format  
POWER-SUPPLY REQUIREMENTS  
(5)  
+V  
CC  
Specified Performance  
Operating Range  
2.7  
2.2  
1.5  
3.6  
V
V
5.25  
(6)  
IOVDD  
+V  
V
CC  
(7)  
Quiescent Current  
Internal Reference Off  
Internal Reference On  
280  
780  
220  
650  
µA  
µA  
µA  
µA  
f
= 12.5kHz  
SAMPLE  
Power-Down Mode with  
3
CS = DCLK = DIN = IOVDD  
Power Dissipation  
+V  
CC  
= +2.7V  
1.8  
mW  
TEMPERATURE RANGE  
Specified Performance  
−40  
+85  
°C  
(1)  
LSB means Least Significant Bit. With V  
= +2.5V, 1 LSB is 610µV.  
REF  
(2)  
(3)  
(4)  
(5)  
(6)  
(7)  
Assured by design, but not tested. Exceeding 50mA source current may result in device degradation.  
Difference between TEMP0 and TEMP1 measurement, no calibration necessary.  
Temperature drift is −2.1mV/°C.  
TSC2046E operates down to 2.2V.  
IOVDD must be (+V ).  
Combined supply current from +V  
CC  
and IOVDD. Typical values obtained from conversions on AUX input with PD0 = 0.  
CC  
4
ꢆꢠ ꢅꢡ ꢢꢣ ꢤ ꢥ  
www.ti.com  
SBAS417B − JUNE 2007 − REVISED JANUARY 2008  
PIN CONFIGURATION  
Top View  
TSSOP  
Top View  
VFBGA  
DCLK CS  
DIN BUSY DOUT  
1
2
3
4
5
6
7
+VCC  
X+  
1
2
3
4
5
6
7
8
16 DCLK  
15 CS  
NC  
NC  
A
B
C
D
E
F
NC  
NC  
NC  
NC  
NC  
NC  
NC  
NC  
NC  
NC  
NC  
NC  
NC  
NC  
NC  
NC  
NC  
+VCC  
+VCC  
PENIRQ  
IOVDD  
Y+  
14 DIN  
X
Y
13 BUSY  
12 DOUT  
11 PENIRQ  
10 IOVDD  
TSC2046E  
NC  
NC  
X+  
Y+  
VREF  
AUX  
GND  
VBAT  
AUX  
NC  
NC  
NC  
NC  
NC  
NC  
NC  
NC  
NC  
9
VREF  
G
X−  
YGND GND VBAT  
Top View  
QFN  
1
2
3
4
12 AUX  
11 VBAT  
10 GND  
BUSY  
DIN  
TSC2046E  
CS  
(1)  
(Thermal Pad)  
9
Y
DCLK  
(1)  
The thermal pad is internally connected to the substrate. This pad can be connected to the analog ground or left floating. Keep the thermal  
pad separate from the digital ground, if possible.  
PIN DESCRIPTION  
TSSOP PIN #  
VFBGA PIN #  
QFN PIN #  
NAME  
DESCRIPTION  
1
2
B1 and C1  
5
6
+V  
Power Supply  
CC  
X+  
D1  
E1  
X+ Position Input  
Y+ Position Input  
X− Position Input  
Y− Position Input  
Ground  
3
7
Y+  
X−  
4
G2  
8
5
G3  
9
Y−  
6
G4 and G5  
G6  
10  
11  
12  
13  
14  
15  
16  
GND  
7
V
Battery Monitor Input  
Auxiliary Input to ADC  
Voltage Reference Input/Output  
Digital I/O Power Supply  
Pen Interrupt  
BAT  
AUX  
8
E7  
9
D7  
V
REF  
10  
11  
12  
C7  
IOVDD  
B7  
PENIRQ  
DOUT  
A6  
Serial Data Output. Data are shifted on the falling edge of DCLK. This output is high  
impedance when CS is high.  
13  
14  
15  
A5  
A4  
A3  
1
2
3
BUSY  
DIN  
Busy Output. This output is high impedance when CS is high.  
Serial Data Input. If CS is low, data sre latched on the rising edge of DCLK.  
CS  
Chip Select Input. Controls conversion timing and enables the serial input/output register.  
CS high = power-down mode (ADC only).  
16  
A2  
4
DCLK  
External Clock Input. This clock runs the SAR conversion process and synchronizes serial  
data I/O.  
5
ꢆꢠ ꢅ ꢡꢢꢣ ꢤ ꢥ  
www.ti.com  
SBAS417B − JUNE 2007 − REVISED JANUARY 2008  
TYPICAL CHARACTERISTICS  
At T = +25°C, +V  
CC  
= +2.7V, IOVDD = +1.8V, V  
REF  
= External +2.5V, 12-bit mode, PD0 = 0, f  
SAMPLE  
= 125kHz, and f  
CLK  
= 16 f = 2MHz,  
SAMPLE  
A
unless otherwise noted.  
+V SUPPLY CURRENT vs TEMPERATURE  
IOVDD SUPPLY CURRENT vs TEMPERATURE  
CC  
400  
350  
300  
250  
200  
150  
100  
30  
25  
20  
15  
10  
5
20  
40  
0
20  
40  
60  
80  
100  
20  
40  
0
20  
40  
60  
80  
100  
Temperature (°C)  
Temperature (°C)  
+VCC SUPPLY CURRENT vs +VCC  
POWER−DOWN SUPPLY CURRENT vs TEMPERATURE  
450  
400  
350  
300  
250  
200  
150  
100  
140  
120  
100  
80  
fSAMPLE = 125kHz  
fSAMPLE = 12.5kHz  
60  
40  
2.0  
2.5  
3.0  
3.5  
4.0  
4.5  
5.0  
20  
40  
0
20  
40  
60  
80  
100  
+VCC (V)  
Temperature (°C)  
MAXIMUM SAMPLE RATE vs +VCC  
IOVDD SUPPLY CURRENT vs IOVDD  
1M  
100k  
10k  
1k  
60  
50  
40  
30  
20  
10  
0
+VCC IOVDD  
fSAMPLE = 125kHz  
fSAMPLE = 12.5kHz  
2.0  
2.5  
3.0  
3.5  
4.0  
4.5  
5.0  
1.0  
1.5  
2.0  
2.5  
3.0  
3.5  
4.0  
4.5  
5.0  
+VCC (V)  
IOVDD (V)  
6
ꢆꢠ ꢅꢡ ꢢꢣ ꢤ ꢥ  
www.ti.com  
SBAS417B − JUNE 2007 − REVISED JANUARY 2008  
TYPICAL CHARACTERISTICS (continued)  
At T = +25°C, +V  
unless otherwise noted.  
= +2.7V, IOVDD = +1.8V, V  
= External +2.5V, 12-bit mode, PD0 = 0, f  
SAMPLE  
= 125kHz, and f  
CLK  
= 16 f = 2MHz,  
SAMPLE  
A
CC REF  
CHANGE IN GAIN vs TEMPERATURE  
CHANGE IN OFFSET vs TEMPERATURE  
0.15  
0.10  
0.05  
0
0.6  
0.4  
0.2  
0
0.05  
0.10  
0.15  
0.2  
0.4  
0.6  
20  
40  
0
20  
40  
60  
80  
100  
20  
40  
0
20  
40  
60  
80  
100  
Temperature (°C)  
Temperature (°C)  
REFERENCE CURRENT vs SAMPLE RATE  
REFERENCE CURRENT vs TEMPERATURE  
14  
12  
10  
8
18  
16  
14  
12  
10  
8
6
4
2
0
6
20  
40  
0
20  
40  
60  
80  
100  
0
25  
50  
75  
100  
125  
Temperature (°C)  
Sample Rate (kHz)  
SWITCH ON− RESISTANCE vs +VCC  
SWITCH ON−RESISTANCE vs TEMPERATURE  
(X+, Y+: +VCC to Pin; X , Y : Pin to GND)  
(X+, Y+: +VCC to Pin; X , Y : Pin to GND)  
8
7
6
5
4
3
8
7
6
5
4
3
2
1
Y
Y
X+, Y+  
X
X
X+, Y+  
2.0  
2.5  
3.0  
3.5  
+VCC (V)  
4.0  
4.5  
5.0  
20  
40  
0
20  
40  
60  
80  
100  
Temperature (°C)  
7
ꢆꢠ ꢅ ꢡꢢꢣ ꢤ ꢥ  
www.ti.com  
SBAS417B − JUNE 2007 − REVISED JANUARY 2008  
TYPICAL CHARACTERISTICS (continued)  
At T = +25°C, +V  
unless otherwise noted.  
= +2.7V, IOVDD = +1.8V, V  
= External +2.5V, 12-bit mode, PD0 = 0, f  
SAMPLE  
= 125kHz, and f  
CLK  
= 16 f = 2MHz,  
SAMPLE  
A
CC REF  
INTERNAL VREF vs TEMPERATURE  
MAXIMUM SAMPLING RATE vs RIN  
2.5080  
2.5075  
2.5070  
2.5065  
2.5060  
3.5055  
2.5050  
2.5045  
2.5040  
2.5035  
2.5030  
2.0  
1.8  
1.6  
1.4  
1.2  
1.0  
0.8  
0.6  
0.4  
0.2  
0
INL: RIN = 500  
INL: RIN = 2k  
DNL: RIN = 500  
DNL: RIN = 2k  
20  
40  
60  
80  
100 120 140 160 180 200  
Sampling Rate (kHz)  
Temperature (°C)  
INTERNAL VREF vs +VCC  
INTERNAL V  
vs TURNON TIME  
REF  
2.510  
2.505  
2.500  
2.495  
2.490  
2.485  
2.480  
100  
80  
60  
40  
20  
0
No Cap  
(42µs)  
12-Bit Settling  
1µF Cap  
(124µs)  
12-Bit Settling  
2.5  
3.0  
3.5  
4.0  
+VCC (V)  
4.5  
5.0  
0
200  
400  
600  
800  
1000  
1200  
1400  
Turn-On Time (µs)  
TEMP DIODE VOLTAGE vs TEMPERATURE  
TEMP0 DIODE VOLTAGE vs +VCC  
850  
800  
750  
700  
650  
600  
550  
500  
450  
604  
602  
600  
598  
596  
594  
90.1mV  
TEMP1  
135.1mV  
TEMP0  
2.7  
3.0  
3.3  
+VCC (V)  
Temperature (°C)  
8
ꢆꢠ ꢅꢡ ꢢꢣ ꢤ ꢥ  
www.ti.com  
SBAS417B − JUNE 2007 − REVISED JANUARY 2008  
TYPICAL CHARACTERISTICS (continued)  
At T = +25°C, +V  
CC  
= +2.7V, IOVDD = +1.8V, V  
REF  
= External +2.5V, 12-bit mode, PD0 = 0, f  
SAMPLE  
= 125kHz, and f  
CLK  
= 16 f = 2MHz,  
SAMPLE  
A
unless otherwise noted.  
TEMP1 DIODE VOLTAGE vs +VCC  
720  
718  
716  
714  
712  
710  
2.7  
3.0  
3.3  
+VCC (V)  
The analog input (X-, Y-, and Z-Position coordinates,  
auxiliary input, battery voltage, and chip temperature)  
to the converter is provided via a multiplexer. A unique  
configuration of low on-resistance touch panel driver  
switches allows an unselected ADC input channel to  
provide power and the accompanying pin to provide  
ground for an external device, such as a touch screen.  
By maintaining a differential input to the converter and  
a differential reference architecture, it is possible to  
negate the error from each touch panel driver switch  
on-resistance (if this is a source of error for the  
particular measurement).  
THEORY OF OPERATION  
The TSC2046E is a classic successive approximation  
register (SAR) analog-to-digital converter (ADC). The  
architecture is based on capacitive redistribution, which  
inherently includes a sample-and-hold function. The  
converter is fabricated on a 0.6µm CMOS process.  
The basic operation of the TSC2046E is shown in  
Figure 1. The device features an internal 2.5V reference  
and uses an external clock. Operation is maintained from  
a single supply of 2.7V to 5.25V. The internal reference can  
be overdriven with an external, low-impedance source  
between 1V and +VCC. The value of the reference voltage  
directly sets the input range of the converter.  
+2.7V to +5V  
TSC2046E  
B1 +VCC DCLK A2  
µ
1 F  
to  
+
Serial/Conversion Clock  
Chip Select  
µ
0.1 F  
µ
10 F  
C1  
D1  
E1  
G2  
G3  
G6  
E7  
A3  
A4  
A5  
+VCC  
X+  
CS  
DIN  
(Optional)  
Serial Data In  
Converter Status  
Serial Data Out  
Pen Interrupt  
Y+  
BUSY  
Touch  
Screen  
X
Y
DOUT A6  
B7  
C7  
D7  
PENIRQ  
IOVDD  
VREF  
To Battery  
VBAT  
AUX  
Auxiliary Input  
G4  
G5  
GND  
GND  
Voltage  
Regulator  
NOTE: VFBGA package and pin names shown.  
Figure 1. Basic Operation of the TSC2046E  
9
ꢆꢠ ꢅ ꢡꢢꢣ ꢤ ꢥ  
www.ti.com  
SBAS417B − JUNE 2007 − REVISED JANUARY 2008  
When the converter enters the hold mode, the voltage  
difference between the +IN and –IN inputs (shown in  
Figure 2) is captured on the internal capacitor array. The  
input current into the analog inputs depends on the  
conversion rate of the device. During the sample period, the  
source must charge the internal sampling capacitor (typically  
25pF). After the capacitor is fully charged, there is no further  
input current. The rate of charge transfer from the analog  
source to the converter is a function of conversion rate.  
ANALOG INPUT  
Figure 2 shows a block diagram of the input multiplexer on  
the TSC2046E, the differential input of the ADC, and the  
differential reference of the converter. Table 1 and Table 2  
show the relationship between the A2, A1, A0, and  
SER/DFR control bits and the configuration of the  
TSC2046E. The control bits are provided serially via the DIN  
pin—see the Digital Interface section of this data sheet for  
more details.  
+V  
V
PENIRQ IOVDD  
CC  
REF  
TEMP1  
TEMP0  
Level  
Shifter  
or  
50k  
90kΩ  
Logic  
A2− A0  
SER/DFR  
(Shown 001 )  
(Shown Low)  
B
X+  
X−  
Ref On/Off  
Y+  
+REF  
ADC  
REF  
+IN  
Y
IN  
2.5V  
Reference  
7.5kΩ  
V
BAT  
2.5k  
Battery  
On  
AUX  
GND  
Figure 2. Simplified Diagram of Analog Input  
A2 A1 A0  
V
AUX  
IN  
TEMP  
Y−  
X+  
+IN  
+IN  
Y+ Y-POSITION X-POSITION Z -POSITION Z -POSITION X-DRIVERS Y-DRIVERS  
1 2  
BAT  
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
+IN (TEMP0)  
Off  
Off  
Measure  
Off  
On  
+IN  
Off  
Off  
Measure  
X−, On  
X−, On  
On  
Y+, On  
Y+, On  
Off  
+IN  
Measure  
+IN  
Measure  
+IN  
Off  
Off  
+IN (TEMP1)  
Off  
Off  
Table 1. Input Configuration (DIN), Single-Ended Reference Mode (SER/DFR high)  
A2  
A1  
A0  
1
+REF  
Y+  
−REF  
Y−  
Y−  
X+  
+IN  
+IN  
Y+  
Y-POSITION  
X-POSITION  
Z -POSITION  
1
Z -POSITION  
2
DRIVERS  
Y+, Y−  
Y+, X−  
Y+, X−  
X+, X−  
0
0
1
1
0
1
0
0
Measure  
1
Y+  
X−  
Measure  
0
Y+  
X−  
+IN  
Measure  
1
X+  
X−  
+IN  
Measure  
Table 2. Input Configuration (DIN), Differential Reference Mode (SER/DFR low)  
10  
ꢆꢠ ꢅꢡ ꢢꢣ ꢤ ꢥ  
www.ti.com  
SBAS417B − JUNE 2007 − REVISED JANUARY 2008  
There is also a critical item regarding the reference when  
making measurements while the switch drivers are ON. For  
this discussion, it is useful to consider the basic operation of  
the TSC2046E (see Figure 1). This particular application  
shows the device being used to digitize a resistive touch  
screen. A measurement of the current Y-Position of the  
pointing device is made by connecting the X+ input to the  
ADC, turning on the Y+ and Y– drivers, and digitizing the  
voltage on X+ (Figure 4 shows a block diagram). For this  
measurement, the resistance in the X+ lead does not affect  
the conversion (it does affect the settling time, but the  
resistance is usually small enough that this is not a concern).  
However, because the resistance between Y+ and Y– is  
fairly low, the on-resistance of the Y drivers does make a  
small difference. Under the situation outlined so far, it is not  
possible to achieve a 0V input or a full-scale input regardless  
of where the pointing device is on the touch screen because  
some voltage is lost across the internal switches. In addition,  
the internal switch resistance is unlikely to track the  
resistance of the touch screen, providing an additional  
source of error.  
INTERNAL REFERENCE  
The TSC2046E has an internal 2.5V voltage reference that  
can be turned on or off with the control bit, PD1 (see Table 5  
and Figure 3). Typically, the internal reference voltage is only  
used in the single-ended mode for battery monitoring,  
temperature measurement, and for using the auxiliary input.  
Optimal touch screen performance is achieved when using  
the differential mode. The internal reference voltage of the  
TSC2046E must be commanded to be off to maintain  
compatibility with the ADS7843. Therefore, after power-up,  
a write of PD1 = 0 is required to ensure the reference is off  
(see the Typical Characteristics for power-up time of the  
reference from power-down).  
Reference  
Power−Down  
VREF  
Band  
Buffer  
Gap  
+VCC  
VREF  
Optional  
To  
CDAC  
Y+  
X+  
Figure 3. Simplified Diagram of the Internal  
Reference  
+REF  
+IN  
REFERENCE INPUT  
Converter  
The voltage difference between +REF and –REF (see  
Figure 2) sets the analog input range. The TSC2046E  
operates with a reference in the range of 1V to +VCC. There  
are several critical items concerning the reference input  
and its wide voltage range. As the reference voltage is  
reduced, the analog voltage weight of each digital output  
code (referred to as LSB size) is also reduced. The LSB  
(least significant bit) size is equal to the reference voltage  
divided by 4096 in 12-bit mode. Any offset or gain error  
inherent in the ADC appears to increase, in terms of LSB  
size, as the reference voltage is reduced. For example, if  
the offset of a given converter is 2LSBs with a 2.5V  
reference, it is typically 5LSBs with a 1V reference. In each  
case, the actual offset of the device is the same, 1.22mV.  
With a lower reference voltage, more care must be taken  
to provide a clean layout including adequate bypassing, a  
clean (low-noise, low-ripple) power supply, a low-noise  
reference (if an external reference is used), and a  
low-noise input signal.  
IN  
REF  
Y
GND  
Figure 4. Simplified Diagram of Single-Ended  
Reference (SER/DFR high, Y switches enabled,  
X+ is analog input)  
This situation can be remedied as shown in Figure 5. By  
setting the SER/DFR bit low, the +REF and –REF inputs  
are connected directly to Y+ and Y–, respectively, making  
the analog-to-digital conversion ratiometric. The result of  
the conversion is always a percentage of the external  
resistance, regardless of how it changes in relation to the  
on-resistance of the internal switches. Note that there is an  
important consideration regarding power dissipation when  
using the ratiometric mode of operation (see the Power  
Dissipation section for more details).  
The voltage into the VREF input directly drives the  
capacitor digital-to-analog converter (CDAC) portion of the  
TSC2046E. Therefore, the input current is very low  
(typically < 13µA).  
11  
ꢆꢠ ꢅ ꢡꢢꢣ ꢤ ꢥ  
www.ti.com  
SBAS417B − JUNE 2007 − REVISED JANUARY 2008  
+VCC  
TSC2046E data rate. Once the required number of  
conversions have been made, the processor commands  
the TSC2046E to go into its power-down state on the last  
measurement. This process is required for X-Position,  
Y-Position, and Z-Position measurements. Option 3 is to  
operate in the 15 Clock-per-Conversion mode, which  
overlaps the analog-to-digital conversions and maintains  
the touch screen drivers on until commanded to stop by the  
processor (see Figure 13).  
Y+  
X+  
+REF  
+IN  
Converter  
TEMPERATURE MEASUREMENT  
IN  
REF  
Y
In some applications, such as battery recharging, a  
measurement of ambient temperature is required. The  
temperature measurement technique used in the  
TSC2046E relies on the characteristics of  
a
GND  
semiconductor junction operating at a fixed current level.  
The forward diode voltage (VBE) has a well-defined  
characteristic versus temperature. The ambient  
temperature can be predicted in applications by knowing  
the +25°C value of the VBEvoltage and then monitoring the  
delta of that voltage as the temperature changes. The  
TSC2046E offers two modes of operation. The first mode  
requires calibration at a known temperature, but only  
Figure 5. Simplified Diagram of Differential  
Reference (SER/DFR low, Y switches enabled,  
X+ is analog input)  
As a final note about the differential reference mode, it  
must be used with +VCCas the source of the +REF voltage  
and cannot be used with VREF. It is possible to use a  
high-precision reference on VREF and single-ended  
reference mode for measurements that do not need to be  
ratiometric. In some cases, it is possible to power the  
converter directly from a precision reference. Most  
references can provide enough power for the TSC2046E,  
but might not be able to supply enough current for the  
external load (such as a resistive touch screen).  
requires  
a single reading to predict the ambient  
temperature. A diode is used (turned on) during this  
measurement cycle. The voltage across the diode is  
connected through the MUX for digitizing the forward bias  
voltage by the ADC with an address of A2 = 0, A1 = 0, and  
A0 = 0 (see Table 1 and Figure 6 for details). This voltage  
is typically 600mV at +25°C with a 20µA current through  
the diode. The absolute value of this diode voltage can  
vary by a few millivolts. However, the temperature  
TOUCH SCREEN SETTLING  
coefficient (T ) of this voltage is very consistent at  
C
–2.1mV/°C. During the final test of the end product, the  
diode voltage would be stored at a known room  
temperature, in memory, for calibration purposes by the  
user. The result is an equivalent temperature  
measurement resolution of 0.3°C/LSB (in 12-bit mode).  
In some applications, external capacitors may be required  
across the touch screen for filtering noise picked up by the  
touch screen (for example, noise generated by the LCD  
panel or backlight circuitry). These capacitors provide a  
low-pass filter to reduce the noise, but cause a settling time  
requirement when the panel is touched that typically  
shows up as a gain error. There are several methods for  
minimizing or eliminating this issue. The problem is that  
the input and/or reference has not settled to the final  
steady-state value prior to the ADC sampling the input(s)  
and providing the digital output. Additionally, the reference  
voltage may still be changing during the measurement  
cycle. Option 1 is to stop or slow down the TSC2046E  
DCLK for the required touch screen settling time. This  
option allows the input and reference to have stable values  
for the Acquire period (3 clock cycles of the TSC2046E;  
see Figure 9). This option works for both the single-ended  
and the differential modes. Option 2 is to operate the  
TSC2046E in the differential mode only for the touch  
screen measurements and command the TSC2046E to  
remain on (touch screen drivers ON) and not go into  
power-down (PD0 = 1). Several conversions are made,  
depending on the settling time required and the  
+VCC  
TEMP0  
TEM P1  
MUX  
ADC  
Figure 6. Functional Block Diagram of  
Temperature Measurement  
12  
ꢆꢠ ꢅꢡ ꢢꢣ ꢤ ꢥ  
www.ti.com  
SBAS417B − JUNE 2007 − REVISED JANUARY 2008  
The second mode of operation does not require a test  
temperature calibration, but uses a two-measurement  
method to eliminate the need for absolute temperature  
calibration and for achieving 2°C accuracy. This mode  
requires a second conversion with an address of A2 = 1,  
A1 = 1, and A0 = 1, with a 91 times larger current. The voltage  
difference between the first and second conversion using 91  
times the bias current is represented by Equation (1):  
BATTERY MEASUREMENT  
An added feature of the TSC2046E is the ability to monitor  
the battery voltage on the other side of the voltage regulator  
(dc/dc converter), as shown in Figure 7. The battery voltage  
can vary from 0V to 6V, while maintaining the voltage to the  
TSC2046E at 2.7V, 3.3V, etc. The input voltage (VBAT) is  
divided down by four so that a 5.5V battery voltage is  
represented as 1.375V to the ADC. This design simplifies the  
multiplexer and control logic. In order to minimize the power  
consumption, the divider is only on during the sampling  
period when A2 = 0, A1 = 1, and A0 = 0 (see Table 1 for the  
relationship between the control bits and configuration of the  
TSC2046E).  
kT  
q
DV +  
@ In(N)  
(1)  
where:  
N is the current ratio = 91.  
k = Boltzmann’s constant = 1.3807 × 10−23 J/K  
(joules/kelvins).  
q = the electron charge = 1.6022 × 10–19 C (coulombs).  
2.7V  
DC/DC  
Converter  
Battery  
T = the temperature in kelvins (K).  
+
0.5V  
to  
5.5V  
This method can provide improved absolute temperature  
measurement, but at a lower resolution of 1.6°C/LSB. The  
resulting equation that solves for T is:  
+V  
CC  
q @ DV  
T +  
k @ In(N)  
(2)  
0.125V to 1.375V  
V
BAT  
ADC  
where:  
7.5k  
2.5k  
V = VBE(TEMP1) – VBE(TEMP0) (in mV)  
T = 2.573 V (in K)  
or T = 2.573 ⋅ ∆V – 273 (in °C)  
NOTE: The bias current for each diode temperature  
measurement is only on for three clock cycles (during the  
acquisition mode) and, therefore, does not add any  
noticeable increase in power, especially if the temperature  
measurement only occurs occasionally.  
Figure 7. Battery Measurement Functional Block  
Diagram  
13  
ꢆꢠ ꢅ ꢡꢢꢣ ꢤ ꢥ  
www.ti.com  
SBAS417B − JUNE 2007 − REVISED JANUARY 2008  
PRESSURE MEASUREMENT  
DIGITAL INTERFACE  
Measuring touch pressure can also be done with the  
TSC2046E. To determine pen or finger touch, the pressure  
of the touch needs to be determined. Generally, it is not  
necessary to have very high performance for this test;  
therefore, the 8-bit resolution mode is recommended  
(however, calculations shown here are in the 12-bit  
resolution mode). There are several different ways of  
performing this measurement. The TSC2046E supports  
two methods. The first method requires knowing the  
X-plate resistance, measurement of the X-Position, and  
two additional cross panel measurements (Z1 and Z2) of  
the touch screen, as shown in Figure 8. Using Equation (3)  
calculates the touch resistance:  
See Figure 9 for the typical operation of the TSC2046E  
digital interface. This diagram assumes that the source of  
the digital signals is a microcontroller or digital signal  
processor with  
a
basic serial interface. Each  
communication between the processor and the converter,  
such as SPI, SSI, or Microwiret synchronous serial  
interface, consists of eight clock cycles. One complete  
conversion can be accomplished with three serial  
communications for a total of 24 clock cycles on the DCLK  
input.  
The first eight clock cycles are used to provide the control  
byte via the DIN pin. When the converter has enough  
information about the following conversion to set the input  
multiplexer and reference inputs appropriately, the  
converter enters the acquisition (sample) mode and, if  
needed, the touch panel drivers are turned on. After three  
more clock cycles, the control byte is complete and the  
converter enters the conversion mode. At this point, the  
input sample-and-hold goes into the hold mode and the  
touch panel drivers turn off (in single-ended mode). The  
next 12 clock cycles accomplish the actual analog-  
to-digital conversion. If the conversion is ratiometric  
(SER/DFR = 0), the drivers are on during the conversion  
and a 13th clock cycle is needed for the last bit of the  
conversion result. Three more clock cycles are needed to  
complete the last byte (DOUT will be low), which are  
ignored by the converter.  
Z2  
Z1  
X−Position  
4096  
ǒ Ǔ  
RTOUCH + RX−Plate  
@
*1  
(3)  
The second method requires knowing both the X-plate  
and Y-plate resistance, measurement of X-Position and  
Y-Position, and Z1. Using Equation (4) also calculates  
the touch resistance:  
RX−Plate @ X−Position  
4096  
Z1  
ǒ Ǔ  
RTOUCH  
+
*1  
4096  
Y−Position  
ǒ1*  
Ǔ
*RY−Plate  
4096  
(4)  
Measure  
Measure  
XPosition  
Z1P o s it io n  
Y+  
X+  
X+  
Y+  
Y+  
X+  
Touch  
Touch  
Touch  
Z2P o s it io n  
XPosition  
Z1Position  
X
Y
Measure  
Z2P o s it io n  
X
Y
Y
X
Figure 8. Pressure Measurement Block Diagrams  
14  
ꢆꢠ ꢅꢡ ꢢꢣ ꢤ ꢥ  
www.ti.com  
SBAS417B − JUNE 2007 − REVISED JANUARY 2008  
mode, the converter reference voltage is always the  
difference between the VREF and GND pins (see Table 1  
and Table 2, and Figure 2 through Figure 5, for further  
information).  
Control Byte  
The control byte (on DIN), as shown in Table 3, provides  
the start conversion, addressing, ADC resolution,  
configuration, and power-down of the TSC2046E.  
Figure 9, Table 3 and Table 4 give detailed information  
regarding the order and description of these control bits  
within the control byte.  
BIT 7  
(MSB)  
BIT 0  
(LSB)  
BIT 6 BIT 5 BIT 4  
A2 A1 A0  
BIT 3  
BIT 2  
BIT 1  
S
MODE SER/DFR PD1  
PD0  
Initiate START—The first bit, the S bit, must always be  
high and initiates the start of the control byte. The  
TSC2046E ignores inputs on the DIN pin until the start bit  
is detected.  
Table 3. Order of the Control Bits in the Control  
Byte  
BIT  
NAME  
DESCRIPTION  
Addressing—The next three bits (A2, A1, and A0) select  
the active input channel(s) of the input multiplexer (see  
Table 1, Table 2, and Figure 2), touch screen drivers, and  
the reference inputs.  
7
S
Start bit. Control byte starts with first high bit on DIN.  
A new control byte can start every 15th clock cycle  
in 12-bit conversion mode or every 11th clock cycle  
in 8-bit conversion mode (see Figure 13).  
6-4  
A2-A0  
MODE  
Channel Select bits. Along with the SER/DFR bit,  
these bits control the setting of the multiplexer input,  
touch driver switches, and reference inputs (see  
Table 1 and Figure 13).  
MODE—The mode bit sets the resolution of the ADC. With  
this bit low, the next conversion has 12-bit resolution,  
whereas with this bit high, the next conversion has 8-bit  
resolution.  
3
2
12-Bit/8-Bit Conversion Select bit. This bit controls  
the number of bits for the next conversion: 12-bits  
(low) or 8-bits (high).  
SER/DFR—The SER/DFR bit controls the reference  
mode, either single-ended (high) or differential (low). The  
differential mode is also referred to as the ratiometric  
conversion mode and is preferred for X-Position,  
Y-Position, and Pressure-Touch measurements for  
optimum performance. The reference is derived from the  
voltage at the switch drivers, which is almost the same as  
the voltage to the touch screen. In this case, a reference  
voltage is not needed as the reference voltage to the ADC  
is the voltage across the touch screen. In the single-ended  
SER/DFR Single-Ended/Differential Reference Select bit. Along  
with bits A2-A0, this bit controls the setting of the  
multiplexer input, touch driver switches, and  
reference inputs (see Table 1 and Table 2).  
1-0  
PD1-PD0 Power-Down Mode Select bits. Refer to Table 5 for  
details.  
Table 4. Descriptions of the Control Bits within  
the Control Byte  
CS  
tACQ  
DCLK  
DIN  
1
8
1
8
1
8
SER/  
DFR  
S
A2 A1 A0 MODE  
PD1 PD0  
Acquire  
(START)  
Idle  
Conversion  
Idle  
BUSY  
DOUT  
11 10  
(MSB)  
9
8
7
6
5
4
3
2
1
0
Zero Filled...  
(LSB)  
Drivers 1 and 2(1)  
(SER/DFR High)  
Off  
Off  
On  
Off  
Drivers 1 and 2(1, 2)  
(SER/DFR Low)  
On  
Off  
NOTES: (1) For YPosition, Driver 1 is on X+ is selected, and Driver 2 is off. For XPosition, Driver 1 is off, Y+ is selected, and Driver 2 is on. Y will turn on  
when powerdown mode is entered and PD0 = 0.  
(2) Drivers will remain on if PD0 = 1 (no power down) until selected input channel, reference mode, or powerdown mode is changed, or CS is high.  
Figure 9. Conversion Timing, 24 Clocks-per-Conversion, 8-Bit Bus Interface.  
No DCLK delay required with dedicated serial port  
15  
ꢆꢠ ꢅ ꢡꢢꢣ ꢤ ꢥ  
www.ti.com  
SBAS417B − JUNE 2007 − REVISED JANUARY 2008  
If X-Position, Y-Position, and Pressure-Touch are  
measured in the single-ended mode, an external reference  
voltage is needed. The TSC2046E must also be powered  
from the external reference. Caution should be observed  
when using the single-ended mode such that the input  
voltage to the ADC does not exceed the internal reference  
voltage, especially if the supply voltage is greater than  
2.7V.  
IOVDD  
+VCC  
Level  
Shifter  
PENIRQ  
+VCC  
or  
90kΩ  
50k  
TEMP0  
TEMP1  
Y+  
High except  
when TEMP0,  
TEMP1 activated.  
NOTE: The differential mode can only be used for  
TEMP  
DIODE  
X-Position,  
Y-Position,  
and  
Pressure-Touch  
X+  
measurements. All other measurements require the  
single-ended mode.  
PD0 and PD1Table 5 describes the power-down and  
the internal reference voltage configurations. The internal  
reference voltage can be turned on or off independently of  
the ADC. This feature can allow extra time for the internal  
reference voltage to settle to the final value prior to making  
a conversion. Make sure to also allow this extra wake-up  
time if the internal reference is powered down. The ADC  
requires no wake-up time and can be instantaneously  
used. Also note that the status of the internal reference  
power-down is latched into the part (internally) with BUSY  
going high. In order to turn the reference off, an additional  
write to the TSC2046E is required after the channel has  
been converted.  
Y−  
On  
Y+ or X+ drivers on,  
or TEMP0, TEMP1  
measurements activated.  
Figure 10. PENIRQ Functional Block Diagram  
The −90 version of the TSC2046E uses a nominal 90kΩ  
pullup resistor that allows the total resistance between the  
X+ and Y− terminals to be as high as 30kΩ. Note that the  
higher pullup resistance causes a slower response time of  
the PENIRQ to a screen touch, so user software should  
take this into account.  
PD1 PD0 PENIRQ DESCRIPTION  
0
0
Enabled Power-Down Between Conversions. When  
each conversion is finished, the converter  
enters a low-power mode. At the start of the  
next conversion, the device instantly powers up  
to full power. There is no need for additional  
delays to ensure full operation, and the very first  
conversion is valid. The Y− switch is on when in  
power-down.  
The PENIRQ output goes low due to the current path through  
the touch screen to ground, initiating an interrupt to the  
processor. During the measurement cycle for X-, Y-, and  
Z-Position, the X+ input is disconnected from the PENIRQ  
internal pull-up resistor. This disconnection is done to  
eliminate any leakage current from the internal pull-up  
resistor through the touch screen, thus causing no errors.  
0
1
1
1
0
1
Disabled Reference is off and ADC is on.  
Enabled Reference is on and ADC is off.  
Furthermore, the PENIRQ output is disabled and low during  
the measurement cycle for X-, Y-, and Z-Position. The  
PENIRQ output is disabled and high during the  
measurement cycle for battery monitor, auxiliary input, and  
chip temperature. If the last control byte written to the  
TSC2046E contains PD0 = 1, the pen-interrupt output  
function is disabled and is not able to detect when the screen  
is touched. In order to re-enable the pen-interrupt output  
function under these circumstances, a control byte needs to  
be written to the TSC2046E with PD0 = 0. If the last control  
byte written to the TSC2046E contains PD0 = 0, the  
pen-interrupt output function is enabled at the end of the  
conversion. The end of the conversion occurs on the falling  
edge of DCLK after bit 1 of the converted data is clocked out  
of the TSC2046E.  
Disabled Device is always powered. Reference is on and  
ADC is on.  
Table 5. Power-Down and Internal Reference  
Selection  
PENIRQ OUTPUT  
The pen-interrupt output function is shown in Figure 10.  
While in power-down mode with PD0 = 0, the Y-driver is on  
and connects the Y-plane of the touch screen to GND. The  
PENIRQ output is connected to the X+ input through two  
transmission gates. When the screen is touched, the X+  
input is pulled to ground through the touch screen.  
In most of the TSC2046E models, the internal pullup resistor  
value is nominally 50k, but this value may vary between  
36kand 67kgiven process and temperature variations.  
In order to assure a logic low of 0.35 S (+VCC) is presented  
to the PENIRQ circuitry, the total resistance between the X+  
and Y− terminals must be less than 21k.  
It is recommended that the processor mask the interrupt that  
PENIRQ is associated with whenever the processor sends  
a control byte to the TSC2046E. This masking prevents false  
triggering of interrupts when the PENIRQ output is disabled  
in the cases discussed in this section.  
16  
ꢆꢠ ꢅꢡ ꢢꢣ ꢤ ꢥ  
www.ti.com  
SBAS417B − JUNE 2007 − REVISED JANUARY 2008  
16 Clocks-per-Conversion  
Digital Timing  
The control bits for conversion n + 1 can be overlapped  
with conversion n to allow for a conversion every 16 clock  
cycles, as shown in Figure 11. This figure also shows  
possible serial communication occurring with other serial  
peripherals between each byte transfer from the processor  
to the converter. (16 clocks cycles are possible, provided  
that each conversion completes within 1.6ms of starting.  
Otherwise, the signal that is captured on the input  
sample-and-hold may droop enough to affect the  
conversion result.) Note that the TSC2046E is fully  
powered while other serial communications are taking  
place during a conversion.  
Figure 9, Figure 12, and Table 6 provide detailed timing for  
the digital interface of the TSC2046E.  
15 Clocks-per-Conversion  
Figure 13 provides the fastest way to clock the  
TSC2046E. This method does not work with the serial  
interface of most microcontrollers and digital signal  
processors, as they are generally not capable of providing  
15 clock cycles per serial transfer. However, this method  
can be used with field-programmable gate arrays (FPGAs)  
or application- specific integrated circuits (ASICs). Note  
that this effectively increases the maximum conversion  
rate of the converter beyond the values given in the  
specification tables, which assume 16 clock cycles per  
conversion.  
CS  
DCLK  
1
8
1
8
1
8
1
DIN  
S
S
Control Bits  
Control Bits  
BUSY  
DOUT  
11 10  
9
8
7
6
5
4
3
2
1
0
11 10 9  
Figure 11. Conversion Timing, 16 Clocks-per-Conversion, 8-Bit Bus Interface.  
No DCLK delay required with dedicated serial port  
CS  
tCL  
tCSH  
tCSS  
tCH  
tBD  
tBD  
tDO  
DCLK  
DIN  
tDH  
tDS  
PD0  
tBDV  
tBTR  
BUSY  
DOUT  
tDV  
tTR  
11  
10  
Figure 12. Detailed Timing Diagram  
17  
ꢆꢠ ꢅ ꢡꢢꢣ ꢤ ꢥ  
www.ti.com  
SBAS417B − JUNE 2007 − REVISED JANUARY 2008  
+V  
CC  
S 2.7V, +V  
S IOVDD S 1.5V, C  
= 50pF  
MAX  
CC  
LOAD  
MIN  
1.5  
100  
50  
TYP  
SYMBOL  
t
DESCRIPTION  
UNITS  
Acquisition Time  
µs  
ACQ  
t
DIN Valid Prior to DCLK Rising  
DIN Hold After DCLK High  
DCLK Falling to DOUT Valid  
CS Falling to DOUT Enabled  
CS Rising to DOUT Disabled  
CS Falling to First DCLK Rising  
CS Rising to DCLK Ignored  
DCLK High  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
DS  
DH  
DO  
t
t
200  
200  
200  
t
DV  
t
TR  
t
100  
10  
CSS  
CSH  
t
t
200  
200  
CH  
t
DCLK Low  
CL  
BD  
t
DCLK Falling to BUSY Rising/Falling  
CS Falling to BUSY Enabled  
CS Rising to BUSY Disabled  
200  
200  
200  
t
t
BDV  
BTR  
Table 6. Timing Specifications, T = −405 C to +855 C  
A
PowerDown  
CS  
DCLK  
1
15  
1
15  
1
SER/  
DFR  
SER/  
DFR  
M O D E  
M O DE  
DIN  
S
A2 A1 A0  
PD1 PD0  
S
A2 A1 A0  
PD1 PD0  
S A2 A1 A0  
BUSY  
DOUT  
11 10  
9
8
7
6
5
4
3
2
1
0
11 10  
9
8
7
Figure 13. Maximum Conversion Rate, 15 Clocks-per-Conversion  
Data Format  
(1)  
FS = FullScale Voltage = VREF  
1LSB = VREF(1)/4096  
The TSC2046E output data is in Straight Binary format, as  
shown in Figure 14. This figure shows the ideal output  
code for the given input voltage and does not include the  
effects of offset, gain, or noise.  
1LSB  
11...111  
11...110  
11...101  
8-Bit Conversion  
The TSC2046E provides an 8-bit conversion mode that  
can be used when faster throughput is needed and the  
digital result is not as critical. By switching to the 8-bit  
mode, a conversion is complete four clock cycles earlier.  
Not only does this shorten each conversion by four bits  
(25% faster throughput), but each conversion can actually  
occur at a faster clock rate. This faster rate occurs because  
the internal settling time of the TSC2046E is not as  
critical—settling to better than 8 bits is all that is needed.  
The clock rate can be as much as 50% faster. The faster  
clock rate and fewer clock cycles combine to provide a 2x  
increase in conversion rate.  
00...010  
00...001  
00...000  
FS 1LSB  
0V  
Input Voltage(2) (V)  
NOTES:  
− −  
( REF); see Figure 2.  
(1) Reference voltage at converter: +REF  
(2) Input voltage at converter, after multiplexer: +IN ( IN); see  
Figure 2.  
Figure 14. Ideal Input Voltages and Output Codes  
18  
ꢆꢠ ꢅꢡ ꢢꢣ ꢤ ꢥ  
www.ti.com  
SBAS417B − JUNE 2007 − REVISED JANUARY 2008  
Another important consideration for power dissipation is  
the reference mode of the converter. In the single-ended  
reference mode, the touch panel drivers are ON only when  
the analog input voltage is being acquired (see Figure 9  
and Table 1). The external device (for example, a resistive  
touch screen), therefore, is only powered during the  
acquisition period. In the differential reference mode, the  
external device must be powered throughout the  
acquisition and conversion periods (see Figure 9). If the  
conversion rate is high, it could substantially increase  
power dissipation.  
POWER DISSIPATION  
There are two major power modes for the TSC2046E:  
full-power (PD0 = 1) and auto power-down (PD0 = 0).  
When  
operating  
at  
full  
speed  
and  
16  
clocks-per-conversion (see Figure 11), the TSC2046E  
spends most of the time acquiring or converting. There is  
little time for auto power-down, assuming that this mode is  
active. Therefore, the difference between full-power mode  
and auto power-down is negligible. If the conversion rate  
is decreased by slowing the frequency of the DCLK input,  
the two modes remain approximately equal. However, if  
the DCLK frequency is kept at the maximum rate during a  
conversion but conversions are done less often, the  
difference between the two modes is dramatic.  
CS also puts the TSC2046E into power-down mode.  
When CS goes high, the TSC2046E immediately goes into  
power-down mode and does not complete the current  
conversion. The internal reference, however, does not turn  
off with CS going high. To turn the reference off, an  
additional write is required before CS goes high (PD1 = 0).  
Figure 15 shows the difference between reducing the  
DCLK frequency (scaling DCLK to match the conversion  
rate) or maintaining DCLK at the highest frequency and  
reducing the number of conversions per second. In the  
latter case, the converter spends an increasing  
percentage of time in power-down mode (assuming the  
auto power-down mode is active).  
When the TSC2046E first powers up, the device draws  
about 20µA of current until a control byte is written to it with  
PD0 = 0 to put it into power-down mode. This current draw  
can be avoided if the TSC2046E is powered up with CS =  
0 and DCLK = IOVDD.  
1000  
f
= 16 f  
SAMPLE  
CLK  
100  
10  
1
fCLK = 2MHz  
Supply Current from  
+VC C and IOVDD  
TA = 25¡C  
+VCC = 2.7V  
IOVDD = 1.8V  
1k  
10k  
100k  
1M  
fSAMPLE (Hz)  
Figure 15. Supply Current versus Directly Scaling  
the Frequency of DCLK with Sample Rate or  
Maintaining DCLK at the Maximum Possible  
Frequency  
19  
ꢆꢠ ꢅ ꢡꢢꢣ ꢤ ꢥ  
www.ti.com  
SBAS417B − JUNE 2007 − REVISED JANUARY 2008  
The TSC2046E architecture offers no inherent rejection of  
noise or voltage variation in regards to using an external  
reference input. This is of particular concern when the  
reference input is tied to the power supply. Any noise and  
ripple from the supply appears directly in the digital results.  
Whereas high-frequency noise can be filtered out, voltage  
variation bacause of line frequency (50Hz or 60Hz) can be  
difficult to remove.  
LAYOUT  
The following layout suggestions provide the most  
optimum performance from the TSC2046E. Many portable  
applications, however, have conflicting requirements  
concerning power, cost, size, and weight. In general, most  
portable devices have fairly clean power and grounds  
because most of the internal components are very low  
power. This situation means less bypassing for the  
converter power and less concern regarding grounding.  
Still, each situation is unique and the following  
suggestions should be reviewed carefully.  
The GND pin must be connected to a clean ground point.  
In many cases, this is the analog ground. Avoid  
connections which are too near the grounding point of a  
microcontroller or digital signal processor. If needed, run  
a ground trace directly from the converter to the  
power-supply entry or battery connection point. The ideal  
layout includes an analog ground plane dedicated to the  
converter and associated analog circuitry.  
For optimum performance, care should be taken with the  
physical layout of the TSC2046E circuitry. The basic SAR  
architecture is sensitive to glitches or sudden changes on  
the power supply, reference, ground connections, and  
digital inputs that occur just prior to latching the output of  
the analog comparator. Therefore, during any single  
conversion for an n-bit SAR converter, there are n windows  
in which large external transient voltages can easily affect  
the conversion result. Such glitches can originate from  
switching power supplies, nearby digital logic, and  
high-power devices. The degree of error in the digital  
output depends on the reference voltage, layout, and the  
exact timing of the external event. The error can change if  
the external event changes in time with respect to the  
DCLK input.  
In the specific case of use with a resistive touch screen,  
care should be taken with the connection between the  
converter and the touch screen. Although resistive touch  
screens have fairly low resistance, the interconnection  
should be as short and robust as possible. Longer  
connections are a source of error, much like the  
on-resistance of the internal switches. Likewise, loose  
connections can be a source of error when the contact  
resistance changes with flexing or vibrations.  
As indicated previously, noise can be a major source of  
error in touch screen applications (such as in applications  
that require a backlit LCD panel). This EMI noise can be  
coupled through the LCD panel to the touch screen and  
cause flickering of the converted data. Several things can  
be done to reduce this error; for instance, using a touch  
screen with a bottom-side metal layer connected to ground  
to shunt the majority of noise to ground. Additionally,  
filtering capacitors from Y+, Y–, X+, and X− pins to ground  
can also help. Caution should be observed under these  
circumstances for settling time of the touch screen,  
especially operating in the single-ended mode and at high  
data rates.  
Because of the SAR architecture sensitvity, power to the  
TSC2046E should be clean and well bypassed. A 0.1µF  
ceramic bypass capacitor should be placed as close to the  
device as possible. A 1µF to 10µF capacitor may also be  
needed if the impedance of the connection between +VCC  
or IOVDD and the power supplies is high. Low-leakage  
capacitors should be used to minimize power dissipation  
through the bypass capacitors when the TSC2046E is in  
power-down mode.  
A bypass capacitor is generally not needed on the VREF  
pin because the internal reference is buffered by an  
internal op amp. If an external reference voltage originates  
from an op amp, make sure that it can drive any bypass  
capacitor that is used without oscillation.  
20  
ꢆꢠ ꢅꢡ ꢢꢣ ꢤ ꢥ  
www.ti.com  
SBAS417B − JUNE 2007 − REVISED JANUARY 2008  
Revision History  
DATE  
REV  
PAGE  
SECTION  
Electrical Characteristics  
Temperature Measurement Fixed typos in Equations (1) and (2).  
Pin Configuration Added note to QFN package.  
DESCRIPTION  
3, 4  
13  
5
Fixed typos in conditions header and in Note (6).  
1/08  
8/07  
B
A
:
NOTE Page numbers for previous revisions may differ from page numbers in the current version.  
21  
PACKAGE OPTION ADDENDUM  
www.ti.com  
11-Apr-2013  
PACKAGING INFORMATION  
Orderable Device  
TSC2046EIPW  
Status Package Type Package Pins Package  
Eco Plan Lead/Ball Finish  
MSL Peak Temp  
Op Temp (°C)  
-40 to 85  
-40 to 85  
-40 to 85  
-40 to 85  
-40 to 85  
-40 to 85  
-40 to 85  
Top-Side Markings  
Samples  
Drawing  
Qty  
(1)  
(2)  
(3)  
(4)  
ACTIVE  
TSSOP  
TSSOP  
VQFN  
VQFN  
VQFN  
VQFN  
PW  
16  
16  
16  
16  
16  
16  
48  
90  
Green (RoHS  
& no Sb/Br)  
CU NIPDAU  
CU NIPDAU  
CU NIPDAU  
CU NIPDAU  
CU NIPDAU  
CU NIPDAU  
SNAGCU  
Level-2-260C-1 YEAR  
Level-2-260C-1 YEAR  
Level-2-260C-1 YEAR  
Level-2-260C-1 YEAR  
Level-2-260C-1 YEAR  
Level-2-260C-1 YEAR  
Level-3-260C-168 HR  
TSC  
2046EI  
TSC2046EIPWR  
TSC2046EIRGVR  
TSC2046EIRGVRG4  
TSC2046EIRGVT  
TSC2046EIRGVTG4  
TSC2046EIZQCR  
ACTIVE  
ACTIVE  
ACTIVE  
ACTIVE  
ACTIVE  
ACTIVE  
PW  
2000  
2500  
2500  
250  
Green (RoHS  
& no Sb/Br)  
TSC  
2046EI  
RGV  
RGV  
RGV  
RGV  
ZQC  
Green (RoHS  
& no Sb/Br)  
TSC  
2046E  
Green (RoHS  
& no Sb/Br)  
TSC  
2046E  
Green (RoHS  
& no Sb/Br)  
TSC  
2046E  
250  
Green (RoHS  
& no Sb/Br)  
TSC  
2046E  
BGA  
2500  
Pb-Free  
(RoHS)  
BC2046E  
MICROSTAR  
JUNIOR  
TSC2046EIZQCT  
ACTIVE  
BGA  
MICROSTAR  
JUNIOR  
ZQC  
48  
250  
Pb-Free  
(RoHS)  
SNAGCU  
Level-3-260C-168 HR  
-40 to 85  
BC2046E  
(1) The marketing status values are defined as follows:  
ACTIVE: Product device recommended for new designs.  
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.  
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.  
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.  
OBSOLETE: TI has discontinued the production of the device.  
(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability  
information and additional product content details.  
TBD: The Pb-Free/Green conversion plan has not been defined.  
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that  
lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.  
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between  
the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.  
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight  
in homogeneous material)  
(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.  
Addendum-Page 1  
PACKAGE OPTION ADDENDUM  
www.ti.com  
11-Apr-2013  
(4)  
Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a  
continuation of the previous line and the two combined represent the entire Top-Side Marking for that device.  
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information  
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and  
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.  
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.  
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.  
OTHER QUALIFIED VERSIONS OF TSC2046E :  
Automotive: TSC2046E-Q1  
NOTE: Qualified Version Definitions:  
Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects  
Addendum-Page 2  
PACKAGE MATERIALS INFORMATION  
www.ti.com  
24-Apr-2013  
TAPE AND REEL INFORMATION  
*All dimensions are nominal  
Device  
Package Package Pins  
Type Drawing  
SPQ  
Reel  
Reel  
A0  
B0  
K0  
P1  
W
Pin1  
Diameter Width (mm) (mm) (mm) (mm) (mm) Quadrant  
(mm) W1 (mm)  
TSC2046EIPWR  
TSC2046EIRGVR  
TSC2046EIRGVT  
TSC2046EIZQCR  
TSSOP  
VQFN  
VQFN  
PW  
16  
16  
16  
48  
2000  
2500  
250  
330.0  
330.0  
180.0  
330.0  
12.4  
12.4  
12.4  
12.4  
6.9  
4.3  
4.3  
4.3  
5.6  
4.3  
4.3  
4.3  
1.6  
1.5  
1.5  
1.5  
8.0  
8.0  
8.0  
8.0  
12.0  
12.0  
12.0  
12.0  
Q1  
Q2  
Q2  
Q1  
RGV  
RGV  
ZQC  
BGA MI  
CROSTA  
R JUNI  
OR  
2500  
TSC2046EIZQCT  
BGA MI  
CROSTA  
R JUNI  
OR  
ZQC  
48  
250  
180.0  
12.4  
4.3  
4.3  
1.5  
8.0  
12.0  
Q1  
Pack Materials-Page 1  
PACKAGE MATERIALS INFORMATION  
www.ti.com  
24-Apr-2013  
*All dimensions are nominal  
Device  
Package Type Package Drawing Pins  
SPQ  
Length (mm) Width (mm) Height (mm)  
TSC2046EIPWR  
TSC2046EIRGVR  
TSC2046EIRGVT  
TSC2046EIZQCR  
TSSOP  
VQFN  
VQFN  
PW  
16  
16  
16  
48  
2000  
2500  
250  
367.0  
338.1  
210.0  
338.1  
367.0  
338.1  
185.0  
338.1  
35.0  
20.6  
35.0  
20.6  
RGV  
RGV  
ZQC  
BGA MICROSTAR  
JUNIOR  
2500  
TSC2046EIZQCT  
BGA MICROSTAR  
JUNIOR  
ZQC  
48  
250  
210.0  
185.0  
35.0  
Pack Materials-Page 2  
IMPORTANT NOTICE  
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other  
changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest  
issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and  
complete. All semiconductor products (also referred to herein as “components”) are sold subject to TI’s terms and conditions of sale  
supplied at the time of order acknowledgment.  
TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms  
and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary  
to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily  
performed.  
TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and  
applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide  
adequate design and operating safeguards.  
TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or  
other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information  
published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or  
endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the  
third party, or a license from TI under the patents or other intellectual property of TI.  
Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration  
and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered  
documentation. Information of third parties may be subject to additional restrictions.  
Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service  
voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice.  
TI is not responsible or liable for any such statements.  
Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements  
concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support  
that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which  
anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause  
harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use  
of any TI components in safety-critical applications.  
In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to  
help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and  
requirements. Nonetheless, such components are subject to these terms.  
No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties  
have executed a special agreement specifically governing such use.  
Only those TI components which TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in  
military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components  
which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and  
regulatory requirements in connection with such use.  
TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of  
non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.  
Products  
Applications  
Audio  
www.ti.com/audio  
amplifier.ti.com  
dataconverter.ti.com  
www.dlp.com  
Automotive and Transportation www.ti.com/automotive  
Communications and Telecom www.ti.com/communications  
Amplifiers  
Data Converters  
DLP® Products  
DSP  
Computers and Peripherals  
Consumer Electronics  
Energy and Lighting  
Industrial  
www.ti.com/computers  
www.ti.com/consumer-apps  
www.ti.com/energy  
dsp.ti.com  
Clocks and Timers  
Interface  
www.ti.com/clocks  
interface.ti.com  
logic.ti.com  
www.ti.com/industrial  
www.ti.com/medical  
Medical  
Logic  
Security  
www.ti.com/security  
Power Mgmt  
Microcontrollers  
RFID  
power.ti.com  
Space, Avionics and Defense  
Video and Imaging  
www.ti.com/space-avionics-defense  
www.ti.com/video  
microcontroller.ti.com  
www.ti-rfid.com  
www.ti.com/omap  
OMAP Applications Processors  
Wireless Connectivity  
TI E2E Community  
e2e.ti.com  
www.ti.com/wirelessconnectivity  
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265  
Copyright © 2013, Texas Instruments Incorporated  

相关型号:

TSC2046EIZQCR

Low Voltage I/O TOUCH SCREEN CONTROLLER
BB

TSC2046EIZQCT

Low Voltage I/O TOUCH SCREEN CONTROLLER
BB

TSC2046EQPWRQ1

LOW-VOLTAGE I/O TOUCH SCREEN CONTROLLER
TI

TSC2046E_07

Low Voltage I/O TOUCH SCREEN CONTROLLER
BB

TSC2046IGQCR

Low Voltage I/O TOUCH SCREEN CONTROLLER
BB

TSC2046IGQCR

SPECIALTY CONSUMER CIRCUIT, PBGA48, 4 X 4 MM, PLASTIC, VFBGA-48
TI

TSC2046IGQCR-90

Low Voltage I/O TOUCH SCREEN CONTROLLER
BB

TSC2046IPW

Low Voltage I/O TOUCH SCREEN CONTROLLER
BB

TSC2046IPW

具有低压数字 I/O 的 4 线触摸屏控制器 | PW | 16 | -40 to 85
TI

TSC2046IPWG4

具有低压数字 I/O 的 4 线触摸屏控制器 | PW | 16 | -40 to 85
TI

TSC2046IPWR

Low Voltage I/O TOUCH SCREEN CONTROLLER
BB

TSC2046IPWR

具有低压数字 I/O 的 4 线触摸屏控制器 | PW | 16 | -40 to 85
TI