UCC3588PW [TI]
5-BIT PROGRAMMABLE OUTPUT BICMOS POWER SUPPLY CONTROLLER;型号: | UCC3588PW |
厂家: | TEXAS INSTRUMENTS |
描述: | 5-BIT PROGRAMMABLE OUTPUT BICMOS POWER SUPPLY CONTROLLER 信息通信管理 开关 光电二极管 输出元件 |
文件: | 总11页 (文件大小:182K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
UCC3588
PRELIMINARY
5-Bit Programmable Output BiCMOS Power Supply Controller
FEATURES
DESCRIPTION
• 5-Bit Digital-to-Analog Converter
(DAC) supports Intel Pentium II
The UCC3588 synchronous step-down (Buck) regulator provides accurate
high efficiency power conversion. Using few external components, the
UCC1588 converts 5V to an adjustable output ranging from 3.5VDC to
2.1VDC in 100mV steps and 2.05VDC to 1.3VDC in 50mV steps with 1%
DC system accuracy. A high level of integration and novel design allow this
16-pin controller to provide a complete control solution for today’s
demanding microcontroller power requirements. Typical applications
include on board or VRM based power conversion for Intel Pentium II
microprocessors, as well as other processors from a variety of
manufacturers. High efficiency is obtained through the use of synchronous
rectification.
• Microprocessor VID Codes
• Compatible with 5V or 12V Systems
• 1% Output Voltage Accuracy
Guaranteed
• Drives 2 N-Channel MOSFETs
• Programmable Frequency to 800kHz
• Power Good OV / UV / OVP Voltage
Monitor
The softstart function provides a controlled ramp up of the system output
voltage. Overcurrent circuitry detects a hard (or soft) short on the system
output voltage and invokes a timed softstart/shutdown cycle to reduce the
PWM controller on time to 5%.
• Undervoltage Lockout and Softstart
Functions
• Short Circuit Protection
• Low Impedance MOSFET Drivers
• Chip Disable
The oscillator frequency is externally programmed with RT and operates
over a range of 50kHz to 800kHz. The gate drivers are low impedance to-
tem pole output stages capable of driving large external MOSFETs. Cross
conduction is eliminated by fixed delay times between turn off and turn on
of the external high side and synchronous MOSFETs. The chip includes
undervoltage lockout circuitry which assures the correct logic states at the
outputs during power up and power down.
(continued)
APPLICATION DIAGRAM
12V IN
5V IN
+
C15
150µF
C16
10µF
R1
10K
R4
3Ω
UCC3588
Q1
IRL3103
VCC
DRVHI
15
11
4
13
L1
R6
0.003Ω
+
+
+
+
1.6µH
DRVLO 14
C8-C12 1500µF
PWRGOOD
D0
VOUT
C1-C4
1500µF
C1 C2 C3 C4
R5
3Ω
D0
D1
D2
D3
D4
ISNS
2
Q2
IRL3103
D1
VSENSE
VFB
5
1
10
9
D2
6
+
+
+
+
+
+
C6
220pF
R3
200k
D3
COMP
C14
150µF
7
C8
C9
C10
C11
C12
D4
C7 22pF
8
D1 D2
SS/ENBL
GND
3
12
RT
16
R7
15k
R8
20k
C5
33nF
R2
47k
C13
1nF
RTN
RTN
UDG-98158
SLUS311 - JULY 1999
UCC3588
CONNECTION DIAGRAMS
ABSOLUTE MAXIMUM RATINGS
Supply Voltage VCC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15V
Gate Drive Current, 50% Duty Cycle. . . . . . . . . . . . . . . . . . 1A
Input Voltage, VSENSE, VFB, SS, COMMAND, COMP. . . . . 5V
Input Voltage, D0, D1, D2, D3, D4 . . . . . . . . . . . . . . . . . . . 6V
Input Current, RT, COMP . . . . . . . . . . . . . . . . . . . . . . . . . 5mA
DIP-16, SOIC-16, TSSOP-16 (TOP VIEW)
N, J, D and PW Packages
VSENSE
ISNS
SS/ENBL
D0
1
2
3
4
5
6
7
8
16 RT
Currents are positive into, negative out of the specified termi-
nal. Consult Packaging Section of Databook for thermal limita-
tions and considerations of packages. All voltages are
referenced to GND.
15 VCC
14 DRVLO
13 DRVHI
12 GND
D1
THERMAL DATA
Plastic DIP Package
Thermal Resistance Junction to Leads, θjc . . . . . . . . 45°C/W
Thermal Resistance Junction to Ambient, θja . . . . . . 90°C/W
Ceramic DIP Package
D2
11 PWRGOOD
10 VFB
D3
D4
9
COMP
Thermal Resistance Junction to Leads, θjc . . . . . . . . 28°C/W
Thermal Resistance Junction to Ambient, θja . . . . . 120°C/W
Standard Surface Mount Package
Thermal Resistance Junction to Leads, θjc . . . . . . . . 35°C/W
Thermal Resistance Junction to Ambient, θja . . . . . 120°C/W
SOIC-20 (TOP VIEW)
DW Package
Note: The above numbers for ja and jc are maximums for
the limiting thermal resistance of the package in a standard
mounting configuration. The ja numbers are meant to be
guidelines for the thermal performance of the device and
PC-board system. All of the above numbers assume no ambi-
ent airflow, see the packaging section of Unitrode Product Data
Handbook for more details.
VSENSE
ISNS
SS/ENBL
N/C
1
2
3
4
5
6
7
8
9
20 RT
19 VCC
18 PVCC
17 DRVLO
16 DRVHI
15 PGND
14 GND
D0
DESCRIPTION (cont.)
D1
This device is available in 16- pin surface mount, plastic
and ceramic DIP, TSSOP packages, and 20 pin surface
mount. The UCC3588 is specified for operation from 0°C
to +70°C.
D2
N/C
13 PWRGOOD
12 VFB
D3
D4 10
11 COMP
ELECTRICAL CHARACTERISTICS: Unless otherwise stated, these specifications hold for TA = 0°C to 70°C. TA = TJ.
CC = 12V, RT = 49k.
PARAMETER MAX UNITS
V
TEST CONDITIONS
MIN
TYP
Supply Current Section
Supply Current, On
VCC = 12V, VRT = 2V
4.5
5.5
mA
UVLO Section
VCC UVLO Turn-On Threshold
UVLO Threshold Hysteresis
Voltage Error Amplifier Section
Input Bias Current
10.05 10.50 10.85
V
350
450
550
mV
V
CM = 2.0V
–0.025 –0.050 µA
Open Loop Gain
(Note 5)
77
3.6
0.2
dB
V
Output Voltage High
ICOMP = –500µA
3.5
Output Voltage Low
ICOMP = +500µA
0.5
V
Output Source Current
Output Sink Current
VVFB = 2V, VCOMMAND = VCOMP = 2.5V
VVFB = 3V, VCOMMAND = VCOMP = 2.5V
–400 –500
10
µA
mA
5
2
UCC3588
ELECTRICAL CHARACTERISTICS: Unless otherwise stated, these specifications hold for TA = 0°C to 70°C. TA = TJ.
CC = 12V, RT = 49k.
PARAMETER
V
TEST CONDITIONS
MIN
TYP
MAX UNITS
Oscillator/PWM Section
Initial Accuracy
0°C <TA < 70°C
250
270
1.85
0.65
100
0
290
kHz
V
Ramp Amplitude (p–p)
Ramp Valley Voltage
V
PWM Max Duty Cycle
COMP = 3V (Note 5)
COMP = 0. 3V (Note 5)
COMP = 1.5V (Note 5)
COMP = 1.5V (Note 5)
%
PWM Min Duty Cycle
%
PWM Delay to Outputs (High to Low)
PWM Delay to Outputs (Low to High)
Transient Window Comparator Section
Detection Range High (Duty Cycle = 0)
Detection Range Low (Duty Cycle = 1)
Propagation Delay (VSENSE to Outputs)
Soft Start/ Shutdown Section
SS Charge Current (Normal Start Up)
150
150
ns
ns
% Over VCOMMAND, (Note 1)
% Under VCOMMAND, (Note 1)
3
%
%
–3
150
200
–12
nS
Measured on SS
Measured on SS
–6
µA
µA
SS Charge Current (Short Circuit Fault
Condition)
–60
–100 –120
SS Discharge Current (During Timeout
Sequence)
Measured on SS
1
2.5
5
µA
Shutdown Threshold
Restart Threshold
Measured on SS
Measured on SS
Measured on SS
4.1
0.4
3.5
4.2
0.5
3.7
4.3
0.6
3.9
V
V
V
Soft Start Complete Threshold (Normal
Start-Up)
DAC / Reference Section
COMMAND Voltage Accuracy
10.8V < VCC < 13.2V, measured on COMP,
0°C < TA < +70°C, (Note 2)
–1.0
1.0
%
D0–D4 Voltage High
D0–D4 Voltage Threshold
D0–D4 Voltage Input Bias Current
Overvoltage Comparator Section
Trip Point
5.5
2.5
–80
6
6.5
3.5
V
V
3.0
V(D4,...,D0) < 0.5V
–100
µA
% Over VCOMMAND, (Note 1)
8
12
35
%
Hysteresis
10
20
20
mV
Undervoltage Comparator Section
Trip Point
% Under VCOMMAND, (Note 1)
–8.0
10
–12.0
35
%
Hysteresis
mV
PWRGOOD Signal Section
Output Impedance
VCC = 12V, IPWRGOOD = 1mA
% Over VCOMMAND, (Note 1)
OV, OVP, UV Combined
470
Ω
Overvoltage Protection Section
Trip Point
15
–8
17.5
20
20
35
%
mV
µA
Hysteresis
VSENSE Input Bias Current
–12
–16
3
UCC3588
ELECTRICAL CHARACTERISTICS: Unless otherwise stated, these specifications hold for TA = 0°C to 70°C. TA = TJ.
CC = 12V, RT = 49k.
PARAMETER
V
TEST CONDITIONS
MIN
TYP
MAX UNITS
Gate Drivers (DRVHI, DRVLO) Section
Output High Voltage
IGATE = 100mA, VCC = 12V
10.8
11.5
0.5
V
Output Low Voltage
IGATE =– 100mA, VCC = 12V
(Note 3)
0.8
V
Driver Non-overlap Time
(DRVHI– to DRVLO+)
90
50
120
150
ns
Driver Non-overlap Time
(DRVLO– to DRVHI+)
(Note 3)
80
120
ns
Driver Rise Time
Driver Fall Time
3nF Capacitive Load
3nF Capacitive Load
80
80
100
100
ns
ns
Current Limit Section
Start of Quick Charge to Shutdown
Threshold
VISNS = VSENSE + 75mV, CSS = 10nF, (Note 4)
(Note 5)
50
µs
Current Limit Threshold Voltage
ISNS Input Bias Current
VTHRESHOLD = VISNS – VVSENSE
40
–8
54
70
mV
–12
–16
µA
Note 1: This percentage is measured with respect to the ideal command voltage programmed by the VID (D0,....,D4) pins and ap-
plies to all DAC codes from 1.3 to 3.5V.
Note 2: Reference and error amplifier offset trimmed while the voltage amp is set in unity gain mode.
Note 3: Deadtime delay is measured from the 50% point of DRVHI falling to the 50% point of DRVLO rising, and vice-verse.
Note 4: This time is dependent on the value of CSS
.
Note 5: Guaranteed by design. Not 100% tested in production.
BLOCK DIAGRAM
COMP
9
VOLTAGE
PWM
COMP.
AMPLIFIER
VFB 10
–
+
S
R
Q
TURN
ON
DELAY
COMMAND
OVP
14 DRVLO
D4
D3
D2
D1
D0
8
7
6
5
4
SHUTDOWN
OV/UV
DAC
ANTI CROSS-
CONDUCTION
TURN
ON
DELAY
SHUTDOWN
13 DRVHI
COMMAND
SHUTDOWN
DUTY=1
–3%
TO
VREF
SS/ENBL
3
SOFTSTART
VSENSE
DUTY=0
VBIAS
OVER-
CURRENT
COMMAND
+3%
OSC
CURRENT
LIMIT
V
CC
BLOCK
+
+
–
+
UVLO
15 VCC
10.5V
–
VREF
12 GND
2
1
11
16
ISNS
VSENSE
PWRGOOD
RT
UDG-98152
4
UCC3588
PIN DESCRIPTION
on resistance of the open-drain switch is no higher than
470Ω. This output should be pulled up to a logic level
voltage and should be programmed to sink 1mA or less.
COMP: (Voltage Amplifier Output) The system voltage
compensation network is applied between COMP and
VFB.
D0, D1, D2, D3, D4: These are the digital input control
codes for the DAC. The DAC is comprised of two ranges
set by D4, with D0 representing the least significant bit
(LSB) and D3, the most significant bit (MSB). A bit is set
low by being connected the pin to GND; a bit is set high
by floating the pin. Each control pin is pulled up to ap-
proximately 6V by an internal pull-up. If one of the low
voltage codes is commanded on the DAC inputs, the out-
puts will be disabled. The outputs will also be disabled for
all 1’s, the NO CPU command.
RT: (Oscillator Charging Current) This pin is a low im-
pedance voltage source set at ~1.25V. A resistor from
RT to GND is used to program the internal PWM oscilla-
tor frequency. The equation for RT follows:
(1)
1
f • 67.2pF
RT
=
−800
(
)
SS/ENBL: (Soft Start/Shut Down) A low leakage capaci-
tor connected between SS and GND will provide a
softstart function for the converter. The voltage on this
capacitor will slowly charge on start-up via an internal
current source (10µA typ.) and ultimately clamp at ap-
proximately 3.7V. The output of the voltage error ampli-
fier (COMP) tracks this voltage thereby limiting the
controller duty ratio. If a short circuit is detected, the
clamp is released and the cap on SS charges with a
100µA (typ) current source. If the SS voltage exceeds
4.2V, the converter shuts down, and the 100µA current
source is switched off. The SS cap will then be dis-
charged with a 2.5µA (typ) current sink. When the volt-
age on SS falls below 0.5V, a new SS cycle is started.
The equation for softstart time follows:
DRVHI: (PWM Output, MOSFET Driver) This output pro-
vides a low Impedance totem pole driver. Use a series
resistor between this pin and the gate of the external
MOSFET to prevent excessive overshoot. Minimize cir-
cuit trace length to prevent DRVHI from ringing below
GND. DRVHI is disabled during UVLO conditions.
DRVHI has a typical output impedance of 5Ω for a VCC
voltage of 12V.
DRVLO: (synchronous rectifier output, MOSFET driver)
This output provides a low Impedance totem pole driver
to drive the low-side synchronous external MOSFET.
Use a series resistor between this pin and the gate of the
external MOSFET to prevent excessive overshoot. Mini-
mize circuit trace length to prevent DRVLO from ringing
below GND. DRVLO is disabled during UVLO conditions.
DRVLO has a typical output impedance of 5Ω for a VCC
voltage of 12V.
CSS
(2)
TSS =3.7
.
10 µA
Shutdown is accomplished by pulling SS/SD below 0.5V.
GND: (Ground) All voltages measured with respect to
ground. Vcc should be bypassed directly to GND with a
0.1µF or larger ceramic capacitor. The timing capacitor
discharge current also returns to this pin, so the lead
from the oscillator timing to GND should be as short and
direct as possible.
VCC: (Positive Supply Voltage) This pin is normally con-
nected to a 12V ±10% system voltage. The UCC1588 will
commence normal operation when the voltage on VCC
exceeds 10.5V (typ). Bypass VCC directly to GND with a
0.1µF (minimum) ceramic capacitor to supply current
spikes required to charge external MOSFET gate capaci-
tances.
ISNS: (Current Limit Sense Input) A resistance con-
nected between this sense connection and Vsense sets
up the current limit threshold (54mV typical voltage
threshold).
VFB: (Voltage Amplifier Inverting Input) This is normally
connected to a compensation network and to the power
converter output through a divider network.
PWRGOOD: This pin is an open drain output which is
driven low to reset the microprocessor when VSNS rises
above or falls below its nominal value by 8.5%(typ). The
VSENSE: (Direct Output Voltage Connection) This pin is
a direct kelvin connection to the output voltage used for
over voltage, under voltage, and current sensing.
5
UCC3588
APPLICATION DIAGRAM
12V IN
5V IN
+
C15
150µF
C16
10µF
R1
10K
R4
3Ω
UCC3588
VCC
Q1
IRL3103
DRVHI
15
11
4
13
L1
R6
0.003Ω
+
+
+
+
1.6µH
DRVLO 14
C8-C12 1500µF
PWRGOOD
D0
VOUT
C1-C4
1500µF
C1 C2 C3 C4
R5
3Ω
D0
D1
D2
D3
D4
ISNS
2
Q2
IRL3103
D1
VSENSE
VFB
5
1
10
9
D2
6
+
+
+
+
+
+
C6
220pF
R3
200k
D3
COMP
C14
150µF
7
C8
C9
C10
C11
C12
D4
C7 22pF
8
D1 D2
SS/ENBL
GND
3
12
RT
16
R7
15k
R8
20k
C5
33nF
R2
47k
C13
1nF
RTN
RTN
UDG-98158
APPLICATION INFORMATION
Figure 1 shows a synchronous regulator using the 2) To properly approximate the full load duty cycle oper-
UCC3588. It accepts +5V and +12V as input, and deliv- ating range, assumptions are made regarding the
ers a regulated DC output voltage. The value of the out- MOSFETs’ RdsON, and the output inductor’s DC resis-
put voltage is programmable via a 5-bit DAC code to a tance. Q1 and Q2 are IRF3103s, each with an RdsON of
value between 1.3V and 3.5V. The example given here is
for a 12A regulator, running from a 10% tolerance
source, and operating at 300kHz.
0.014Ω. The output inductor is allowed to dissipate one
watt under full load, giving a DC resistance of 6.9mΩ,
and R6 is 3mΩ. The resulting duty cycle at the operating
extremes is then:
The design of the power stage is straightforward buck
regulator design. Assuming an output noise requirement
of 50mV, and an output ripple current of 20% of full load,
the value of the output inductor should be calculated at
the highest input voltage and lowest output voltage that
the regulator is likely to see. This insures that the ripple
current will decrease as the input voltage and output volt-
(4)
VOUT lo +IOUT • R6 +Rds
+R
(
)
ON
(
)
δmin
=
VIN hi
(
)
(
)
1.8 + 12• 0.024
=
=0.379
5.5
age differential decreases. The minimum duty cycle, δmin
should also be calculated under this condition.
,
(5)
VOUT hi +IOUT • R6 +Rds
+R
(
)
ON
(
)
δmax
=
VIN lo
(
)
1) The current sense resistor is chosen to allow current
limit to occur at 1.4 times the full load current.
(
)
3.5 + 12• 0.024
=
=0.842
4.5
VTRIP
1.4• I
50mV
16.8A
(3)
R6 =
=
=3mΩ
(
)
OUT
3) The value of the output inductor is chosen at the worst
case ripple current point.
6
UCC3588
APPLICATION INFORMATION (cont.)
(6) And the Turn OFF losses are estimated as
PT OFF Q1= 12V
• ID pk • tf • FS =0.56W
V
−VOUT lo • δminTS
( )
(
)
(
)
IN hi
L =
(11)
∆ IOUT
5.5 −1.8 • 0.379 • 3.333 µ
(
)
(
)
( )
IN hi
(
)
The total loss in Q1is the sum of the three components,
or about 2.1 watts.
=
=1.9 µH
2.4
The gate drive losses in Q2 will be the same as in Q1,
but the turn OFF losses will be associated with the re-
verse recovery of the body diode, instead of the turn OFF
of the channel. This is due to the UCC3588’s delay built
into the switching of the upper and lower MOSFET’s
drive. For example, when Q1 is turned OFF, the turn ON
of Q2 is delayed for about 100ns, insuring that the circuit
has time to commutate and that current has begun to
flow in the body diode of Q2. When Q2 is turned OFF,
current is diverted from the channel of Q2 into the body
diode of Q2, resulting in virtually no power dissipation.
When Q1 is turned ON 100ns later however, the circuit is
forced to commutate again. This time causing reverse re-
covery loss in the body diode of Q2 as its polarity is re-
versed. The loss in the diode is expressed as:
Four turns of #16 on a micrometals T51-52C core has an
inductance of 1.9µH, has a DC resistance of 6.6mΩ, and
will dissipate about 1W under full load conditions. With
an output inductor value of 1.9µH, the ripple current will
be 1750mA under the low-input-high-output condition.
4) To meet the output noise voltage requirement, the out-
put capacitor(s) must be chosen so that the ripple volt-
age induced across the ESR of the capacitors by the
output ripple current is less than 50mv.
50mV
(7)
ESR <
= 42mΩ
∆ IOUT
Additionally, to meet output load transient response re-
quirements, the capacitors’ ESL and ESR must be low
enough to avoid excessive voltage transient spikes. (See
Application Note U-157 for a discussion of how to deter-
mine the amount and type of load capacitance.) For this
example, four Sanyo MV-GX 1500µf, 6.3V capacitors will
be used. The ESR of each capacitor is approximately
44mΩ so the parallel combination of four results in an
equivalent ESR of 11mΩ.
PRRQ2= 1 • QRR • VIN(hi) • FS =0.26W
(12)
2
Where QRR, the reverse recovery of the body diode, is
310nC.
100ns before the turn ON of Q2, and 100ns after the turn
OFF of Q2, current flows through Q2’s intrinsic body di-
ode. The power dissipation during this interval is:
5) Q1 and Q2 are chosen to be IRF3103 N-Channel
MOSFETs. Each MOSFET has an RdsON of approxi-
mately 0.014Ω, a gate charge requirement of 50nC, and
a turn OFF time of approximately 54ns.
PCOMQ2DIODE
=
(13)
200ns
IOUT • VDIODE
•
=12• 1 .4• 0.06 =1W
3.33 µs
To calculate the losses in the upper MOSFET, Q1, first
calculate the RMS current it will be conducting.
During the ON period of Q2, current flows through the
RdsON of the device. Where the highest RMS current in
Q1 was at the low-input-and-high-output condition, the
highest RMS current in Q2 is found when the input is at
its highest, and the output is at its lowest. The equation
for the RMS current in Q2 is:
2
(8)
∆ IOUT
2
I Q1
=
δ IOUT
+
(
)
RMS
12
Notice that with a higher output voltage, the duty cycle in-
creases, and therefore so does the RMS current. Any
heat sink design should take into account the worst case
power dissipation the device will experience.
(14)
I Q2
(
=
)
RMS
2
∆ IOUT
200ns
2
1−δmin
−
• IOUT
• Rds
+
=8.7A
3.33 µs
12
With the highest programmable output voltage of 3.5
volts and the lowest possible input voltage of 4.5V, the
RMS current Q1 will conduct is 10.5 amps, and the con-
duction loss is
2
(15)
PCONQ2=I Q2
=1.06W
ON
(
)
RMS
The worst case loss in Q2 comes to about 2.4 watts.
2
(9)
PCON Q1= I
• RdsON =1.5W
(
)
Q1
RMS
6) Repeating the preceding procedure for various input
and output voltage combinations yields a table of operat-
ing conditions.
Next, the gate drive losses are found.
PGATE Q1=QG • VIN hi • FS =0.08W
(10)
(
)
7
UCC3588
APPLICATION INFORMATION (cont.)
Table 1. Regulator Operating Conditions
VIN=
VIN = 4.5V
VIN = 5.5V
20
10
4.5
5.0
5.5
V
OUT=3.5
0
Pd Q1
Pd Q2
Pd L
Pd Total
Average Input
Duty Cycle
2.2
1.5
0.95
5.1
10.50
0.84
2.1
1.6
0.95
5.2
9.5
0.76
2
1.8
0.95
5.4
8.70
0.69
-10
-20
-30
-40
-50
-60
V
OUT=1.8
Pd Q1
Pd Q2
1.5
2.3
1.4
2.4
1.4
2.5
0.1
1
10
100
1000
Pd L
0.95
5.2
6.00
0.46
0.95
5.3
5.40
0.42
0.95
5.4
4.96
0.38
FREQUENCY (kHz)
Pd Total
Average Input
Duty Cycle
180
90
7) Assuming the converter’s input current is DC, the re-
maining switching current drawn by Q1 must come from
the input capacitors. The next step then, is to find the
worst case RMS current the capacitors will experience.
(Equation 16). Where IIN(avg) is the average input cur-
rent.
0
-90
-180
Repeating the above calculation over the operating range
of the regulator (see Table 2.) reveals that the worst case
capacitor ripple current is found at low input, and at low
output voltage. A Sanyo MV-GX, 1500µF, 6.3V capacitor
is rated to handle 1.25 amps at 105°C. Derating the de-
0.1
1
10
100
1000
FREQUENCY (kHz)
Figure 1. Modulator Frequency Response
Table 2. Regulator Operating Conditions
sign to 70°C allows the use of four capacitors, each one
experiencing one fourth of the total ripple current.
VIN=
4.5
4.4
5.0
5.5
8) The voltage feedback loop is next. The gain and fre-
quency response of the PWM and LC filter is shown in
Equation 17.
V
V
OUT= 3.5
Total Input Cap RMS Current
5.2
0.29
5.3
5.6
0.34
5.4
Total Input Cap Power Dissipation 0.21
To compensate the loop with as high a bandwidth as
practical, additional gain is added to the loop with the
voltage error amplifier.
Total Power Dissipation
Power Train Efficiency
5.1
0.89
0.88
0.87
OUT=1.8
Total Input Cap RMS Current
Total Input Cap Power Dissipation 0.39
Total Power Dissipation
Power Train Efficiency
6
5.9
0.39
5.3
5.8
0.37
5.4
5.2
0.81
0.8
0.8
2
(16)
2
∆ IOUT
2
( )
+ 1−δ • I
I
= δ
I
(
−IIN avg
+
)
(IN avg )
CAPRMS
OUT
12
VIN
1+ 2πf • RESR • COUT
1− 4π 2 • f 2 • LCOUT + R6 +R +R
(17)
( )
KPWM f =
=
VRAMP
L
• C
+
OUT
(
) (
)
ESR
RLOAD
8
UCC3588
APPLICATION INFORMATION (cont.)
t SS
(20)
CSS =10 µ •
C2
3.7V
Where tSS is the desired soft start time.
R2
C3
C1
R
F
To insure that soft start is long enough so that the con-
verter does not enter current limit during startup, the
minimum value of soft start may be determined by:
R
I
V
–
+
IN
V
COUT • ICH
VIN
OUT
(21)
V
CSS
≥
•
REF
VRAMP
VLIM
−IOUT
Figure 3. Voltage error amplifier configuration.
RSENSE
Where COUT is the output capacitance, Ich is the soft
start charging current (10µA typ), VLIM is the current limit
trip voltage (54mV typ), IOUT is the load current, VIN is
the 5V supply, and VRAMP is the internal oscillator ramp
voltage (1.85V typ). For this example, CSS must be
greater than 35nF, and the resulting soft start time will be
13ms.
The equation for the gain of the voltage amplifier in this
configuration is:
KEA
=
(18)
1+ s C1Rf • 1+ s C3 R +R2
( ( )) ( ( (
)))
I
2
(
)
R s C1C2Rf + s C1+C2 • 1+ s C3R2
(
) ( (
))
I
For good transient response, select the RF-C1 zero at
5kHz. Add additional phase margin by placing the RI-C3
zero also at 5kHz. To roll off the gain at high frequency,
selece the R2-C3 pole to be at 10kHz, and the final C2-
RF pole at 40kHz. Results are RI=20k, RF=200k,
R2=15k, C1=220pF, C2=20pF, C3=1000pF. The Gain-
Phase plots of the voltage error amplifier and the overall
loop are plotted below.
11) The output of the regulator is adjustable by program-
ming the following codes into the D0 - D4 pins according
to the table below. To program a logic zero, ground the
pin. To program a logic 1, then leave the pin floating. Do
not tie the pin to an external voltage source.
12) A series resistor should be placed in series with the
gate of each MOSFET to prevent excessive ringing due
to parasitic effects. A value of 3Ω to 5Ω is usually suffi-
cient in most cases. Additionally, to prevent pins 13 and
14 from ringing more than 0.5V below ground, a clamp
schottky rectifier placed as close as possible to the IC is
also recommended.
9) The value of RT is given by:
(19)
1
RT =
−800 = 48k Ω
FS • 67.2pF
10) The value of the soft start capacitor is given by:
Error Amp
180
VIN = 4.5V
VIN = 5.5V
Error Amp
VIN = 4.5V
VIN = 5.5V
60
40
20
0
160
140
120
100
80
60
40
-20
-40
20
0
0.1
1
10
100
1000
0.1
1
10
100
1000
FREQUENCY (kHz)
FREQUENCY (kHz)
Figure 4. Error amplifier and loop frequency
response.
Figure 5. Error amplifier and loop frequency
response.
9
UCC3588
APPLICATION INFORMATION (cont.)
Table 3.
VID Codes and Resulting Regulator Output Voltage
D4
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
D3
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
1
D2
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
D1
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
D0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
VOUT
1.3
1.35
1.4
1.45
1.5
1.55
1.6
1.65
1.7
1.75
1.8
1.85
1.9
1.95
2
2.05
No
outputs
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
0
0
0
0
0
0
0
0
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
2.1
2.2
2.3
2.4
2.5
2.6
2.7
2.8
2.9
3
3.1
3.2
3.3
3.4
3.5
UNITRODE CORPORATION
7 CONTINENTAL BLVD. • MERRIMACK, NH 03054
TEL. (603) 424-2410 • FAX (603) 424-3460
10
IMPORTANT NOTICE
Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue
any product or service without notice, and advise customers to obtain the latest version of relevant information
to verify, before placing orders, that information being relied on is current and complete. All products are sold
subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those
pertaining to warranty, patent infringement, and limitation of liability.
TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in
accordance with TI’s standard warranty. Testing and other quality control techniques are utilized to the extent
TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily
performed, except those mandated by government requirements.
CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF
DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE (“CRITICAL
APPLICATIONS”). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR
WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER
CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO
BE FULLY AT THE CUSTOMER’S RISK.
In order to minimize risks associated with the customer’s applications, adequate design and operating
safeguards must be provided by the customer to minimize inherent or procedural hazards.
TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent
that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other
intellectual property right of TI covering or relating to any combination, machine, or process in which such
semiconductor products or services might be or are used. TI’s publication of information regarding any third
party’s products or services does not constitute TI’s approval, warranty or endorsement thereof.
Copyright 1999, Texas Instruments Incorporated
相关型号:
UCC3626DWTR
3-phase sensored trapezoidal BLDC controller for -40°C to +70°C applications 28-SOIC 0 to 70
TI
©2020 ICPDF网 联系我们和版权申明