W3H128M72E2-533NBC [WEDC]
DDR DRAM, 128MX72, 0.5ns, CMOS, PBGA208, 16 X 22 MM, 1 MM PITCH, PLASTIC, BGA-208;型号: | W3H128M72E2-533NBC |
厂家: | WHITE ELECTRONIC DESIGNS CORPORATION |
描述: | DDR DRAM, 128MX72, 0.5ns, CMOS, PBGA208, 16 X 22 MM, 1 MM PITCH, PLASTIC, BGA-208 动态存储器 双倍数据速率 |
文件: | 总32页 (文件大小:988K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
W3H128M72E-XSBX
White Electronic Designs
128M x 72 DDR2 SDRAM 208 PBGA Multi-Chip Package
FEATURES
Data rate = 667, 533, 400
CK/CK# Termination options available
• 0 ohm, 20 ohm
Package:
• 208 Plastic Ball Grid Array (PBGA), 16 x 22mm
• 1.0mm pitch
Posted CAS additive latency: 0, 1, 2, 3 or 4
Write latency = Read latency - 1* tCK
Core Supply Voltage = 1.8V ± 0.1V
Commercial, Industrial and Military Temperature
Ranges
I/O Supply Voltage = 1.8V ± 0.1V - (SSTL_18
compatible)
Organized as 128M x 72
Differential data strobe (DQS, DQS#) per byte
Internal, pipelined, double data rate architecture
4-bit prefetch architecture
Weight: W3H128M72E-XSBX - 4 grams max
BENEFITS
56% space savings vs. FBGA
DLL for alignment of DQ and DQS transitions with
clock signal
Reduced part count
50% I/O reduction vs FBGA
Eight internal banks for concurrent operation
(Per DDR2 SDRAM Die)
Reduced trace lengths for lower parasitic
capacitance
Programmable Burst lengths: 4 or 8
Auto Refresh and Self Refresh Modes
On Die Termination (ODT)
Suitable for hi-reliability applications
Thinner "NB" version of part is under development.
Only difference in the part will be the thickness is
3.97mm (0.156) max, a reduction of .68mm (.027)
Adjustable data – output drive strength
Programmable CAS latency: 4, 5 or 6
* This product is subject to change without notice.
FIGURE 1 – DENSITY COMPARISONS
S
A
V
I
N
G
S
CSP Approach (mm)
W3H128M72E-XSBX
11.5
11.5
11.5
11.5
11.5
22
White Electronic Designs
84
FBGA
84
84
84
84
FBGA
14.0
W3H128M72E-XSBX
FBGA
FBGA
FBGA
16
Area
5 x 161mm2 = 805mm2
5 x 84 balls = 420 balls
352mm2
56%
50%
I/O
Count
208 Balls
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
September 2009
Rev. 6
1
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
W3H128M72E-XSBX
White Electronic Designs
FIGURE 2 – FUNCTIONAL BLOCK DIAGRAM
CS#
WE#
RAS#
CAS#
CKE
CS# WE# RAS# CAS# CKE
ODT
A0-13
BA0-2
ODT
A0-13
BA0-2
DQ0
DQ0
CK0
CK0#
CK
¥
¥
¥
¥
¥
¥
¥
¥
¥
¥
¥
CK#
LDM0
LDM
U0
UDM0
UDM
LDQS0
LDQS0#
UDQS0
UDQS0#
LDQS
LDQS#
UDQS
UDQS#
¥
DQ15
DQ15
CS# WE# RAS# CAS# CKE
ODT
A0-13
BA0-2
CK
DQ0
¥
¥
¥
DQ16
¥
¥
¥
CK1
CK1#
CK#
LDM1
LDM
U1
¥
¥
¥
¥
¥
¥
UDM1
UDM
LDQS1
LDQS1#
UDQS1
UDQS1#
LDQS
LDQS#
UDQS
UDQS#
DQ15
DQ31
CS# WE# RAS# CAS# CKE
ODT
A0-13
DQ0
¥
¥
¥
¥
¥
DQ32
¥
¥
¥
¥
¥
BA0-2
CK2
CK2#
CK
CK#
U2
LDM2
LDM
UDM2
UDM
LDQS2
LDQS2#
UDQS2
UDQS2#
LDQS
LDQS#
UDQS
UDQS#
¥
¥
DQ15
DQ47
CS# WE# RAS# CAS# CKE
ODT
A0-13
DQ0
¥
¥
¥
¥
¥
DQ48
¥
¥
¥
¥
¥
BA0-2
CK3
CK3#
CK
CK#
LDM3
LDM
U3
UDM3
UDM
LDQS3
LDQS3#
UDQS3
UDQS3#
LDQS
LDQS#
UDQS
UDQS#
¥
¥
DQ15
DQ63
CS# WE# RAS# CAS# CKE
ODT
A0-13
DQ0
¥
¥
¥
¥
DQ64
¥
¥
¥
¥
¥
BA0-2
CK4
CK4#
CK
CK#
LDM4
LDM
U4
VCC
UDM
¥
LDQS4
LDQS4#
UDQS4
UDQS4#
LDQS
LDQS#
UDQS
UDQS#
¥
DQ7
¥
DQ71
Note: USQS4 and UDQS4# require a 10KΩ pull up resistor.
UDM4 is internally tied to VCC.
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
September 2009
Rev. 6
2
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
W3H128M72E-XSBX
White Electronic Designs
FIGURE 3 - PIN CONFIGURATION
TOP VIEW
1
2
3
4
5
6
7
8
9 10 11
VCC
VSS
VCC
VCC
VSS
VCC
VCC
VSS
VCC
VSS
A
B
C
D
E
F
VCC
VSS
NC
NC
NC
NC
NC
NC
NC
VSS
VCC
VSS
DQ35
DQ52
LDM3
DQ38
UDM3
VCC
NC
NC
NC
NC
NC
NC
DQ34
DQ53
CK3
DQ37
CK3#
CK2#
VSS
DQ51
DQ36
LDM2
DQ54
DQ44
A6
NC
NC
NC
NC
DQ50
CK2
DQ32
DQ33
DQ49
DQ60
DQ41
A10
NC
BA2
DQ59
DNU
DNU
VSS
VCC
VSS
VREF
VSS
VCC
VSS
ODT
DQ39 LDQS2 LDQS3 DQ48
DQ43
DQ55
DQ63
DQ58
DQ56
DQ42 LDQS2# LDQS3#
DQ57 UDM2
DQ40
DQ61
DQ45
G
H
J
DQ46
A9
DQ62
VCC
UDQS2# DQ47 UDQS2 UDQS3 UDQS3#
VCC
VSS
A3
A12
A1
A13
BA1
VCC
VSS
VSS
A0
A11
VCC
VSS
VCC
K
L
VCC
A2
A4
A8
VCC
VCC
BA0
A5
A7
VCC
UDQS1# UDQS1
UDQS0
DQ8
DQ10
DQ15
DQ24
DQ26
UDQS0#
DQ31
DQ23
DQ7
DQ18
RAS#
CS#
DQ30
UDM0
DQ27
DQ14
DQ25
DQ11
DQ9
DQ28
DQ17
DQ1
DQ12
DQ22
LDM0
DQ4
DQ19
DQ68
VSS
UDM1
DQ6
LDM1
DQ20
DQ3
M
N
P
R
T
DQ13
DQ29
LDQS1# LDQS0#
DQ0
CK0
VSS
DQ16 LDQS1 LDQS0
LDQS4# UDQS4 UDQS4#
CK0#
CK1#
VSS
DQ5
CK1
CK4#
VSS
DQ21
DQ2
CK4
VCC
LDQS4
CAS#
DQ66
VSS
DQ71
DQ64
DQ69
Vcc
CKE
DQ70
LDM4
VCC
WE#
DQ65
DQ67
VSS
VSS
U
V
W
VCC
VSS
VCC
VCC
VCC
VCC
VSS
Note: UDQS4 and UDQS4# require a 10KΩ pull up resistor.
UDM4 is internally tied to Vcc
Balls F6 and E6 are reserved for A14 and A15 on future densities.
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
September 2009
Rev. 6
3
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
W3H128M72E-XSBX
White Electronic Designs
TABLE 1 – BALL DESCRIPTIONS
Symbol
Type
Description
On-Die termination: ODT (registered HIGH) enables termination resistance internal to the DDR2 SDRAM. When
enabled, ODT is only applied to each of the following balls: DQ0–DQ71, LDM, UDM, LDQS, LDQS#, UDQS, and
UDQS#. The ODT input will be ignored if disabled via the LOAD MODE command.
ODT
Input
Clock: CK and CK# are differential clock inputs. All address and control input signals are sampled on the crossing
of the positive edge of CK and negative edge of CK#. Output data (DQs and DQS/DQS#) is referenced to the
crossings of CK and CK#.
CK, CK#
Input
Input
Clock enable: CKE (registered HIGH) activates and CKE (registered LOW) deactivates clocking circuitry on the
DDR2 SDRAM. The specific circuitry that is enabled/disabled is dependent on the DDR2 SDRAM configuration
and operating mode. CKE LOW provides PRECHARGE power-down mode and SELF-REFRESH action (all banks
idle), or ACTIVE power-down (row active in any bank). CKE is synchronous for power-down entry, Power-down
exit, output disable, and for self refresh entry. CKE is asynchronous for self refresh exit. Input buffers (excluding
CKE, and ODT) are disabled during power-down. Input buffers (excluding CKE) are disabled during self refresh.
CKE is an SSTL_18 input but will detect a LVCMO SLOW level once VCC is applied during first power-up. After
VREF has become stable during the power on and initialization sequence, it must be maintained for proper
operation of the CKE receiver. For proper SELF-REFRESH operation, VREF must be maintained.
CKE
CS#
Chip select: CS# enables (registered LOW) and disables (registered HIGH) the command decoder. All commands
are masked when CS# is registered HIGH.
Input
Input
RAS#, CAS#,
WE#
Command inputs: RAS#, CAS#, WE# (along with CS#) define the command being entered.
Input data mask: DM is an input mask signal for write data. Input data is masked when DM is concurrently sampled
HIGH during a WRITE access. DM is sampled on both edges of DQS. Although DM balls are input-only, the DM
loading is designed to match that of DQ and DQS balls. LDM is DM for lower byte DQ0–DQ7 and UDM is DM for
upper byte DQ8–DQ15, of each of U0-U4
LDM, UDM
BA0–BA2
Input
Input
Bank address inputs: BA0–BA2 define to which bank an ACTIVE, READ, WRITE, or PRECHARGE command is
being applied. BA0–BA2 define which mode register including MR, EMR, EMR(2), and EMR(3) is loaded during the
LOAD MODE command.
Continued on next page
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
September 2009
Rev. 6
4
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
W3H128M72E-XSBX
White Electronic Designs
TABLE – 1 BALL DESCRIPTIONS (continued)
Address inputs: Provide the row address for ACTIVE commands, and the column address and auto precharge bit
(A10) for READ/WRITE commands, to select one location out of the memory array in the respective bank. A10
sampled during a PRECHARGE command determines whether the PRECHARGE applies to one bank (A10 LOW,
bank selected by BA2–BA0) or all banks (A10 HIGH) The address inputs also provide the op-code during a LOAD
MODE command.
A0-A13
Input
DQ0-71
I/O
I/O
Data input/output: Bidirectional data bus
Data strobe for upper byte: Output with read data, input with write data for source synchronous operation. Edge-
aligned with read data, center-aligned with write data. UDQS# is only used when differential data strobe mode is
enabled via the LOAD MODE command.
UDQS, UDQS#
Data strobe for lower byte: Output with read data, input with write data for source synchronous operation. Edge-
aligned with read data, center-aligned with write data. LDQS# is only used when differential data strobe mode is
enabled via the LOAD MODE command.
LDQS, LDQS#
I/O
VCC
VREF
VSS
Supply
Power Supply: I/O + core, VCCQ is common to VCC
SSTL_18 reference voltage.
Supply
Supply
Ground
NC
-
-
No connect: These balls should be left unconnected.
Future use; address bits A14 and A15 are reserved for future densities.
DNU
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
September 2009
Rev. 6
5
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
W3H128M72E-XSBX
White Electronic Designs
DESCRIPTION
The 8Gb DDR2 SDRAM is a high-speed CMOS, dynamic
random-access memory containing five 2Gb 2, 147, 483,
648 bits chips. Each of the five chips in the MCP are
internally configured as 8-bank DRAM. The block diagram
of the device is shown in Figure 2. Ball assignments and
are shown in Figure 3.
An auto precharge function may be enabled to provide a
self-timed row precharge that is initiated at the end of the
burst access.
As with standard DDR SDRAMs, the pipelined, multibank
architecture of DDR2 SDRAMs allows for concurrent
operation, thereby providing high, effective bandwidth by
hiding row precharge and activation time.
The 8Gb DDR2 SDRAM uses a double-data-rate
architecture to achieve high-speed operation. The
double data rate architecture is essentially a 4n-prefetch
architecture, with an interface designed to transfer two data
words per clock cycle at the I/O balls.Asingle read or write
access for the 8Gb DDR2 SDRAM effectively consists of
a single 4n-bit-wide, one-clock-cycle data transfer at the
internal DRAM core and four corresponding n-bit-wide,
one-half-clock-cycle data transfers at the I/O balls.
Aself refresh mode is provided, along with a power-saving
power-down mode.
All inputs are compatible with the JEDEC standard for
SSTL_18. All full drive-strength outputs are SSTL_18-
compatible.
GENERAL NOTES
•
The functionality and the timing specifications
discussed in this data sheet are for the DLL-
enabled mode of operation.
A bidirectional data strobe (DQS, DQS#) is transmitted
externally, along with data, for use in data capture at the
receiver. DQS is a strobe transmitted by the DDR2 SDRAM
during READs and by the memory controller during
WRITEs. DQS is edge-aligned with data for READs and
center-aligned with data for WRITEs. There are strobes,
one for the lower byte (LDQS, LDQS#) and one for the
upper byte (UDQS, UDQS#).
•
Throughout the data sheet, the various figures and
text refer to DQs as “DQ.” The DQ term is to be
interpreted as any and all DQ collectively, unless
specifically stated otherwise. Additionally, each chip
is divided into 2 bytes, the lower byte and upper
byte. For the lower byte (DQ0–DQ7), DM refers to
LDM and DQS refers to LDQS. For the upper byte
(DQ8–DQ15), DM refers to UDM and DQS refers to
UDQS. Note that the there is no upper byte for U4
and therefore no UDM4.
The 8Gb DDR2 SDRAM operates from a differential clock
(CK and CK#); the crossing of CK going HIGH and CK#
going LOW will be referred to as the positive edge of CK.
Commands (address and control signals) are registered
at every positive edge of CK. Input data is registered on
both edges of DQS, and output data is referenced to both
edges of DQS, as well as to both edges of CK.
•
•
Complete functionality is described throughout
the document and any page or diagram may have
been simplified to convey a topic and may not be
inclusive of all requirements.
Read and write accesses to the DDR2 SDRAM are burst
oriented; accesses start at a selected location and continue
for a programmed number of locations in a programmed
sequence. Accesses begin with the registration of an
ACTIVE command, which is then followed by a READ or
WRITE command. The address bits registered coincident
with the ACTIVE command are used to select the bank
and row to be accessed. The address bits registered
coincident with the READ or WRITE command are used
to select the bank and the starting column location for the
burst access.
Any specific requirement takes precedence over a
general statement.
INITIALIZATION
DDR2 SDRAMs must be powered up and initialized
in a predefined manner. Operational procedures other
than those specified may result in undefined operation.
The following sequence is required for power up and
initialization and is shown in Figure 4 on page 7.
The DDR2 SDRAM provides for programmable read
or write burst lengths of four or eight locations. DDR2
SDRAM supports interrupting a burst read of eight with
another read, or a burst write of eight with another write.
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
September 2009
Rev. 6
6
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
W3H128M72E-XSBX
White Electronic Designs
FIGURE 4 – POWER-UP AND INITIALIZATION
Notes appear on page 8
VCC
V
CC
Q
1
tVTD1
V
TT
V
REF
Tk0
Tl0
Tm0
Tg0
Th0
Ti0
Tj0
Te0
Tf0
Tc0
Td0
Tb0
T0
Ta0
t
CK
CK#
CK
t
t
CL
CL
See
note
3
SSTL_18
LVCMOS
LOW LEVEL8
8
CKE LOW LEVEL
ODT
COMMAND
REF
LM
LM
VALID3
2
LM
LM
LM
PRE
PRE
LM
LM
REF
NOP
DM7
9
ADDRESS
CODE
CODE
CODE
A10 = 1
CODE
CODE
CODE
CODE
A10 = 1
VALID
High-Z
High-Z
7
DQS
DQ7
High-Z
RTT
t
t
t
t
t
t
t
t
t
MRD
T = 200μs (MIN)
Power-up:
CC and stable
clock (CK, CK#)
t
MRD
t
T = 400ns
(MIN)
RPA
MRD
MRD
MRD
MRD
EMR with
DLL ENABLE5
RPA
RFC
RFC
MRD
Seenote4
V
EMR(2)
EMR(3)
MR w/o
EMR with
DLL RESET OCD Default
EMR with
10
11
OCD Exit
Normal
Operation
3
200 cycles of CK
MR with
DLL RESET
Indicates a break in
time scale
DON’T CARE
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
September 2009
Rev. 6
7
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
W3H128M72E-XSBX
White Electronic Designs
NOTES:
ENABLE command provide LOW to BA1, BA2 and A0; provide HIGH to BA0. Bits
E7, E8 and E9 can be set to "0" or "1;" Micron recommends setting them to "0".
10. Issue a LOAD MODE command for DLL RESET. 200 cycles of clock input is
required to lock the DLL. (To issue a DLL RESET, provide HIGH to A8 and provide
LOW to BA2 = BA1 = BA0 = 0.) CKE must be HIGH the entire time. .
11. Issue PRECHARGE ALL command.
1. Applying power; if CKE is maintained below 0.2 x VCCQ, outputs remain disabled.
To guarantee RTT (ODT resistance) is off, VREF must be valid and a low level must
be applied to the ODT ball (all other inputs may be undefined, I/Os and outputs
must be less than VCCQ during voltage ramp time to avoid DDR2 SDRAM device
latch-up). At least one of the following two sets of conditions (A or B) must be
met to obtain a stable supply state (stable supply defined as VCC, VCCQ,VREF, and
12. Issue two or more REFRESH commands.
V
TT are between their minimum and maximum values as stated in DC Operating
13. Issue a LOAD MODE command with LOW to A8 to initialize device operation (i.e.,
to program operating parameters without resetting the DLL). To access the mode
registers, BA0 = 0, BA1 = 0, BA2 = 0.
14. Issue a LOAD MODE command to the EMR to enable OCD default by setting bits
E7, E8, and E9 to “1,” and then setting all other desired parameters. To access the
extended mode register, BA2 = 0, BA1 = 0, BA0 = 1.
Conditions table):
A. (single power source) The VCC voltage ramp from 300mV to VCC (MIN) must
take no longer than 200ms; during the VCC voltage ramp, |VCC - VCCQ| ≤ 0.3V.
Once supply voltage ramping is complete (when VCCQ crosses VCC (MIN), DC
Operating Conditions table specifications apply.
•
•
•
V
V
V
CC, VCCQ are driven from a single power converter output
TT is limited to 0.95V MAX
REF tracks VCCQ/2; VREF must be within ±0.3V with respect to VCCQ/2 during
15. Issue a LOAD MODE command to the EMR to enable OCD exit by setting bits E7,
E8, and E9 to “0,” and then setting all other desired parameters. To access the
extended mode registers, BA2 = 0, BA1 = 0, BA0 = 1.
supply ramp time.
VCCQ ≥ VREF at all times
16. The DDR2 SDRAM is now initialized and ready for normal operation 200 clock
cycles after the DLL RESET at Tf0.
•
B. (multiple power sources) VCC ≥ VCCQ must be maintained during supply voltage
ramping, for both AC and DC levels, until supply voltage ramping completes
(VCCQ crosses VCC [MIN]). Once supply voltage ramping is complete, DC
Operating Conditions table specifications apply.
• Apply VCC before or at the same time as VCCQ; VCC voltage ramp time must
be ≤ 200ms from when VCC ramps from 300mV to VCC (MIN)
• Apply VCCQ before or at the same time as VTT; the VCCQ voltage ramp time
from when VCC (MIN) is achieved to when VCCQ (MIN) is achieved must be ≤
500ms; while VCC is ramping, current can be supplied from VCC through the
device to VCCQ
•
VREF must track VCCQ/2, VREF must be within ±0.3V with respect to VCCQ/2
during supply ramp time; VCCQ ≥ VREF must be met at all times
• Apply VTT; The VTT voltage ramp time from when VCCQ (MIN) is achieved to
when VTT (MIN) is achieved must be no greater than 500ms
2. CKE uses LVCMOS input levels prior to state T0 to ensure DQs are High-Z during
device power-up prior to VREF. being stable. After state T0, Cke is required to have
SSTL_18 input levels. Once CKE transitions to a high level, it must stay HIGH for
the duration on the initialization sequence.
3. PRE = PRECHARGE command, LM = LOAD MODE command, MR = Mode
Register, EMR = extended mode register, EMR2 = extended mode register 2,
EMR3 = extended mode register 3, REF = REFRESH command, ACT = ACTIVE
command, A10 = PRECHARGE ALL, CODE = desired value for mode registers
(blank addresses are required to be decoded), VALID - any valid command/
address, RA = row address, bank address.
4. DM represents UDM & LDM, DQS represents, UDQS, UDQS#, LDQS, LDQS#,
RDQS, RDQS#, DQ represents DQ0-71.
5. For a minimum of 200μs after stable power and clock (CK, CK#), apply NOP or
DESELECT commands, then take CKE HIGH.
6. Wait a minimum of 400ns, then issue a PRECHARGE ALL command.
7. Issue a LOAD MODE command to the EMR(2). (To issue an EMR(3) command,
provide LOW to BA2 and BA0, and provide HIGH to BA1.) Set register E7 to "0" or
"1;" all others must be "0".
8. Issue LOAD MODE command to the EMR(3). (to issue and EMR(3) command,
provide HIGH to BA0 = 1, BA1 = 1, and BA2 = 0.) Set all registers to "0".
9. Issue a LOAD MODE command to the EMR to enable DLL. To issue a CLL
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
September 2009
Rev. 6
8
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
W3H128M72E-XSBX
White Electronic Designs
FIGURE 5 – MODE REGISTER (MR) DEFINITION
MODE REGISTER (MR)
BA2 BA1 BA0 A14 A13 A12 A11 A10 A9 A8 A7 A6 A5 A4 A3 A2 A1 A0
Address Bus
The mode register is used to define the specific mode of
operation of the DDR2 SDRAM. This definition includes
the selection of a burst length, burst type, CL, operating
mode, DLLRESET, write recovery, and power-down mode,
as shown in Figure 5. Contents of the mode register can be
altered by re-executing the LOAD MODE (LM) command.
If the user chooses to modify only a subset of the MR
variables, all variables (M0–M14) must be programmed
when the command is issued.
17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
Mode Register (Mx)
0
0
PD
MR
WR
DLL TM CAS# Latency BT Burst Length
Mode
Normal
Test
M7
0
M2 M1 M0
Burst Length
Reserved
Reserved
4
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
1
PD mode
Fast Exit
(Normal)
Slow Exit
M12
0
The mode register is programmed via the LM command
(bits BA2–BA0 = 0, 0, 0) and other bits (M12–M0) will
retain the stored information until it is programmed again
or the device loses power (except for bit M8, which is
self-clearing). Reprogramming the mode register will
not alter the contents of the memory array, provided it is
performed correctly.
DLL Reset
No
M8
0
8
1
Reserved
Reserved
Reserved
Reserved
1
Yes
(Low Power)
WRITE RECOVERY
M11 M10 M9
Reserved
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
2
Burst Type
Sequential
Interleaved
M3
0
3
4
1
The LM command can only be issued (or reissued) when all
banks are in the precharged state (idle state) and no bursts
are in progress. The controller must wait the specified
time tMRD before initiating any subsequent operations
such as an ACTIVE command. Violating either of these
requirements will result in unspecified operation.
5
6
CAS Latency (CL)
M6 M5 M4
Reserved
Reserved
Reserved
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
Reserved
Reserved
Mode Register Definition
Mode Register (MR)
M17 M16 M15
3
0
1
0
1
0
0
0
0
0
0
1
1
4
Extended Mode Register (EMR)
5
6
BURST LENGTH
Extended Mode Register (EMR2)
Extended Mode Register (EMR3)
Burst length is defined by bits M0–M3, as shown in Figure
5. Read and write accesses to the DDR2 SDRAM are
burst-oriented, with the burst length being programmable
to either four or eight. The burst length dete rmines
the maximum number of column locations that can be
accessed for a given READ or WRITE command.
Reserved
Note: Not all listed CL options are supported in any individual speed grades.
BURST TYPE
Accesses within a given burst may be programmed to be
either sequential or interleaved. The burst type is selected
via bit M3, as shown in Figure 5. The ordering of accesses
within a burst is determined by the burst length, the burst
type, and the starting column address, as shown in Table
2. DDR2 SDRAM supports 4-bit burst mode and 8-bit burst
mode only. For 8-bit burst mode, full interleave address
ordering is supported; however, sequential address
ordering is nibble-based.
When a READ or WRITE command is issued, a block of
columns equal to the burst length is effectively selected.
All accesses for that burst take place within this block,
meaning that the burst will wrap within the block if a
boundary is reached. The block is uniquely selected by
A2–Ai when BL = 4 and by A3–Ai when BL = 8 (where
Ai is the most significant column address bit for a given
configuration). The remaining (least significant) address
bit(s) is (are) used to select the starting location within the
block. The programmed burst length applies to both READ
and WRITE bursts.
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
September 2009
Rev. 6
9
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
W3H128M72E-XSBX
White Electronic Designs
DLL RESET
TABLE 2 – BURST DEFINITION
DLL RESET is defined by bit M8, as shown in Figure 5.
Programming bit M8 to “1” will activate the DLL RESET
function. Bit M8 is self-clearing, meaning it returns back
to a value of “0” after the DLL RESET function has been
issued.
Order of Accesses Within a Burst
Type = Sequential Type = Interleaved
Burst
Length
Starting Column
Address
A1
0
A0
0
0-1-2-3
1-2-3-0
2-3-0-1
3-0-1-2
0-1-2-3
1-0-3-2
2-3-0-1
3-2-1-0
Anytime the DLLRESET function is used, 200 clock cycles
must occur before a READ command can be issued to
allow time for the internal clock to be synchronized with the
external clock. Failing to wait for synchronization to occur
may result in a violation of the tAC or tDQSCK parameters.
4
0
1
1
0
1
1
A2
0
A1
0
A0
0
0-1-2-3-4-5-6-7
1-2-3-0-5-6-7-4
2-3-0-1-6-7-4-5
3-0-1-2-7-4-5-6
4-5-6-7-0-1-2-3
5-6-7-4-1-2-3-0
6-7-4-5-2-3-0-1
7-4-5-6-3-0-1-2
0-1-2-3-4-5-6-7
1-0-3-2-5-4-7-6
2-3-0-1-6-7-4-5
3-2-1-0-7-6-5-4
4-5-6-7-0-1-2-3
5-4-7-6-1-0-3-2
6-7-4-5-2-3-0-1
7-6-5-4-3-2-1-0
WRITE RECOVERY
0
0
1
Write recovery (WR) time is defined by bits M9–M11, as
shown in Figure 5. The WR register is used by the DDR2
SDRAM during WRITE with auto precharge operation.
During WRITE with auto precharge operation, the DDR2
SDRAM delays the internal auto precharge operation by
WR clocks (programmed in bits M9–M11) from the last
data burst.
0
1
0
8
0
1
1
1
0
0
1
0
1
1
1
0
1
1
1
NOTES:
WR values of 2, 3, 4, 5, or 6 clocks may be used for
programming bits M9–M11. The user is required to
program the value of WR, which is calculated by dividing
tWR (in ns) by tCK (in ns) and rounding up a non integer
value to the next integer; WR [cycles] = tWR [ns] / tCK [ns].
Reserved states should not be used as unknown operation
or incompatibility with future versions may result.
1. For a burst length of two, A1-Ai select two-data-element block; A0 selects the
starting column within the block.
2. For a burst length of four, A2-Ai select four-data-element block; A0-1 select the
starting column within the block.
3. For a burst length of eight, A3-Ai select eight-data-element block; A0-2 select the
starting column within the block.
4. Whenever a boundary of the block is reached within a given sequence above, the
following access wraps within the block.
POWER-DOWN MODE
Active power-down (PD) mode is defined by bit M12,
as shown in Figure 5. PD mode allows the user to
determine the active power-down mode, which determines
performance versus power savings. PD mode bit M12 does
not apply to precharge PD mode.
When bit M12 = 0, standard active PD mode or “fast-exit”
active PD mode is enabled. The tXARD parameter is used
for fast-exit active PD exit timing. The DLL is expected to
be enabled and running during this mode.
OPERATING MODE
The normal operating mode is selected by issuing a
command with bit M7 set to “0,” and all other bits set to
the desired values, as shown in Figure 5. When bit M7 is
“1,” no other bits of the mode register are programmed.
Programming bit M7 to “1” places the DDR2 SDRAM into a
test mode that is only used by the manufacturer and should
not be used. No operation or functionality is guaranteed
if M7 bit is ‘1.’
When bit M12 = 1, a lower-power active PD mode or “slow-
exit” active PD mode is enabled. The tXARD parameter is
used for slow-exit active PD exit timing. The DLL can be
enabled, but “frozen” during active PD mode since the exit-
to-READ command timing is relaxed. The power difference
expected between PD normal and PD low-power mode is
defined in the ICC table.
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
September 2009
Rev. 6
10
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
W3H128M72E-XSBX
White Electronic Designs
CAS LATENCY (CL)
The CAS latency (CL) is defined by bits M4–M6, as shown
in Figure 5. CL is the delay, in clock cycles, between the
registration of a READ command and the availability of the
first bit of output data. The CLcan be set to 4, 5 or 6 clocks,
depending on the speed grade option being used.
DDR2 SDRAM also supports a feature called posted
CAS additive latency (AL). This feature allows the READ
command to be issued prior to tRCD (MIN) by delaying the
internal command to the DDR2 SDRAM by AL clocks.
An example of CL = 4 is shown in Figure 6; assume AL =
0. If a READ command is registered at clock edge n, and
the CL is m clocks, the data will be available nominally
coincident with clock edge n+m (this assumes AL = 0).
DDR2 SDRAM does not support any half-clock latencies.
Reserved states should not be used as unknown operation
or incompatibility with future versions may result.
FIGURE 6 – CAS LATENCY (CL)
T0
T1
T2
T3
T4
T5
T6
CK#
CK
READ
NOP
NOP
NOP
NOP
NOP
NOP
COMMAND
DQS, DQS#
D
OUT
D
OUT
D
OUT
DOUT
n + 3
DQ
n
n + 1
n + 2
CL = 4 (AL = 0)
Burst length = 4
Posted CAS# additive latency (AL) = 0
t
t t
AC, DQSCK, and DQSQ
TRANSITIONING DATA
DON’T CARE
Shown with nominal
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
September 2009
Rev. 6
11
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
W3H128M72E-XSBX
White Electronic Designs
EXTENDED MODE REGISTER (EMR)
The extended mode register controls functions beyond
those controlled by the mode register; these additional
functions are DLL enable/disable, output drive strength,
on die termination (ODT) (RTT), postedAL, off-chip driver
impedance calibration (OCD), DQS# enable/disable,
RDQS/RDQS# enable/disable, and output disable/enable.
These functions are controlled via the bits shown in
Figure 7. The EMR is programmed via the LOAD MODE
(LM) command and will retain the stored information
until it is programmed again or the device loses power.
Reprogramming the EMR will not alter the contents of the
memory array, provided it is performed correctly.
The EMR must be loaded when all banks are idle and
no bursts are in progress, and the controller must wait
the specified time tMRD before initiating any subsequent
operation. Violating either of these requirements could
result in unspecified operation.
FIGURE 7 – EXTENDED MODE REGISTER DEFINITION
BA2 BA1 BA0 A14 A13 A12 A11 A10 A9 A8 A7 A6 A5 A4 A3
A2 A1 A0
Address Bus
Extended Mode
Register (Ex)
17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
MRS
RTT
RTT
0
0
out
OCD Program
Posted CAS#
ODS DLL
RDQS DQS#
Outputs
Enabled
Disabled
E0
0
DLL Ena ble
Enable (Normal)
E12
0
Rtt (nominal)
RTT disabled
75Ω
E6 E2
1
1
0
0
1
1
0
1
0
1
Disable (Test/Debug)
Output Drive Strength
RDQ S Ena ble
150 Ω
E11
0
E1
0
No
50Ω
Full strength (18 Ω target)
1
Yes
1
Reduced strength (40 Ω target)
E10
0
DQ S# Ena ble
Posted CA S# A dditive Laten cy (AL)
E5 E4 E3
Enable
Disable
0
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
1
1
2
3
E9 E8 E7
OCD Operation
1
0
0
0
1
1
0
0
1
0
1
0
1
0
0
1
OCD not supported
Reserved
4
Reserved
Reserved
Reserved
Reserved
Reserved
1
OCD default state
Mo de Regi ster Set
Mode register set (MRS)
E17 E16 E15
0
1
0
1
0
0
0
0
0
0
1
1
Extended mode register (EMRS)
Extended mode register (EMRS2)
Extended mode register (EMRS3)
Note: 1. During initialization, all three bits must be set to "1" for OCD default state,
then must be set to "0" before initialization is finished, as detailed in the
initialization procedure.
2.. E14 (A14) is not used on this device.
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
September 2009
Rev. 6
12
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
W3H128M72E-XSBX
White Electronic Designs
DLL ENABLE/DISABLE
OUTPUT ENABLE/DISABLE
The DLL may be enabled or disabled by programming bit
E0 during the LM command, as shown in Figure 7. The
DLL must be enabled for normal operation. DLL enable is
required during power-up initialization and upon returning
to normal operation after having disabled the DLL for the
purpose of debugging or evaluation. Enabling the DLL
should always be followed by resetting the DLL using an
LM command.
The OUTPUT ENABLE function is defined by bit E12, as
shown in Figure 7. When enabled (E12 = 0), all outputs
(DQs, DQS, DQS#, RDQS, RDQS#) function normally.
When disabled (E12 = 1), all DDR2 SDRAM outputs (DQs,
DQS, DQS#, RDQS, RDQS#) are disabled, thus removing
output buffer current. The output disable feature is intended
to be used during ICC characterization of read current.
ON-DIE TERMINATION (ODT)
The DLL is automatically disabled when entering SELF
REFRESH operation and is automatically re-enabled and
reset upon exit of SELF REFRESH operation.
ODT effective resistance, RTT (EFF), is defined by bits
E2 and E6 of the EMR, as shown in Figure 7. The ODT
feature is designed to improve signal integrity of the
memory channel by allowing the DDR2 SDRAM controller
to independently turn on/off ODT for any or all devices.
RTT effective resistance values of 50Ω ,75Ω, and 150Ω
are selectable and apply to each DQ, DQS/DQS#, RDQS/
RDQS#, UDQS/UDQS#, LDQS/LDQS#, DM, and UDM/
LDM signals. Bits (E6, E2) determine what ODT resistance
is enabled by turning on/off “sw1,” “sw2,” or “sw3.” The
ODT effective resistance value is elected by enabling
switch “sw1,” which enables all R1 values that are 150Ω
each, enabling an effective resistance of 75Ω (RTT2(EFF)
= R2/2). Similarly, if “sw2” is enabled, all R2 values that
are 300Ω each, enable an effective ODT resistance of
150Ω (RTT2(EFF) = R2/2). Switch “sw3” enables R1 values
of 100Ω enabling effective resistance of 50Ω Reserved
states should not be used, as unknown operation or
incompatibility with future versions may result.
Any time the DLLis enabled (and subsequently reset), 200
clock cycles must occur before a READ command can be
issued, to allow time for the internal clock to synchronize
with the external clock. Failing to wait for synchronization
to occur may result in a violation of the tAC or tDQSCK
parameters.
OUTPUT DRIVE STRENGTH
The output drive strength is defined by bit E1, as shown
in Figure 7. The normal drive strength for all outputs are
specified to be SSTL_18. Programming bit E1 = 0 selects
normal (full strength) drive strength for all outputs. Selecting
a reduced drive strength option (E1 = 1) will reduce all
outputs to approximately 60 percent of the SSTL_18 drive
strength. This option is intended for the support of lighter
load and/or point-to-point environments.
The ODT control ball is used to determine when RTT(EFF)
is turned on and off, assuming ODT has been enabled via
bits E2 and E6 of the EMR. The ODT feature and ODT
input ball are only used during active, active power-down
(both fast-exit and slow-exit modes), and precharge power-
down modes of operation. ODT must be turned off prior to
entering self refresh. During power-up and initialization of
the DDR2 SDRAM, ODT should be disabled until issuing
the EMR command to enable the ODT feature, at which
point the ODT ball will determine the RTT(EFF) value.
Any time the EMR enables the ODT function, ODT may
not be driven HIGH until eight clocks after the EMR has
been enabled. See “ODT Timing” section for ODT timing
diagrams.
DQS# ENABLE/DISABLE
The DQS# ball is enabled by bit E10. When E10 = 0,
DQS# is the complement of the differential data strobe pair
DQS/DQS#. When disabled (E10 = 1), DQS is used in a
single ended mode and the DQS# ball is disabled. When
disabled, DQS# should be left floating. This function is also
used to enable/disable RDQS#. If RDQS is enabled (E11
= 1) and DQS# is enabled (E10 = 0), then both DQS# and
RDQS# will be enabled.
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
September 2009
Rev. 6
13
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
W3H128M72E-XSBX
White Electronic Designs
POSTED CAS ADDITIVE LATENCY (AL)
Posted CAS additive latency (AL) is supported to make
the command and data bus efficient for sustainable
bandwidths in DDR2 SDRAM. Bits E3–E5 define the value
of AL, as shown in Figure 7. Bits E3–E5 allow the user
to program the DDR2 SDRAM with an inverse AL of 0, 1,
2, 3, or 4 clocks. Reserved states should not be used as
unknown operation or incompatibility with future versions
may result.
In this operation, the DDR2 SDRAM allows a READ or
WRITE command to be issued prior to tRCD (MIN) with the
requirement thatAL ≤ tRCD (MIN). Atypical application using
this feature would set AL = tRCD (MIN) - 1x tCK. The READ
or WRITE command is held for the time of the AL before
it is issued internally to the DDR2 SDRAM device. RL is
controlled by the sum of AL and CL; RL = AL+CL. Write
latency (WL) is equal to RL minus one clock; WL = AL +
CL - 1 x tCK
.
FIGURE 8 – EXTENDED MODE REGISTER 2 (EMR2) DEFINITION
BA2 BA1 BA0 A14 A13 A12 A11 A10 A9 A8 A7 A6 A5 A4 A3
A2 A1 A0
Address Bus
Extended Mode
Register (Ex)
17 16 15 14 13 12 11 10
MRS
9
8
7
6
5
4
3
2
1
0
RTT
RTT
ODS DLL
0
0
out
OCD Program
Posted CAS#
RDQS DQS#
Mode Register Definition
M17 M16 M15
High Temperature Self Refresh rate enable
E7
0
Mode register (MR)
0
1
0
1
0
0
0
0
0
0
1
1
Commercial temperature default
Extended mode register (EMR)
Extended mode register (EMR2)
Extended mode register (EMR3)
Industrial temperature option;
use if T C exceeds 85° C
1
Note: 1. E14 (A14)-E8(A8) and E6 (A6) - E0 (A0) are reserved for future use and
must be programmed to "0." A14 is not used in this device.
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
September 2009
Rev. 6
14
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
W3H128M72E-XSBX
White Electronic Designs
FIGURE 9 – EXTENDED MODE REGISTER 3 (EMR3) DEFINITION
BA2 BA1 BA0 A14 A13 A12 A11 A10 A9 A8 A7 A6 A5 A4 A3
A2 A1 A0
Address Bus
Extended Mode
Register (Ex)
17 16 15 14 13 12 11 10
EMR3
9
8
7
6
5
4
3
2
1
0
RTT
RTT
ODS DLL
0
0
out
OCD Program
Posted CAS#
RDQS DQS#
Mode Register Definition
M17 M16 M15
Mode register (MR)
0
1
0
1
0
0
0
0
0
0
1
1
Extended mode register (EMR)
Extended mode register (EMR2)
Extended mode register (EMR3)
Note: 1. E14 (A14)-E0 (A0) are reserved for future use and must be programmed to
"0." A14 is not used in this device.
EXTENDED MODE REGISTER 2
not alter the contents of the memory array, provided it is
performed correctly.
The extended mode register 2 (EMR2) controls functions
beyond those controlled by the mode register. Currently
all bits in EMR2 are reserved, as shown in Figure 8. The
EMR2 is programmed via the LM command and will
retain the stored information until it is programmed again
or the device loses power. Reprogramming the EMR will
not alter the contents of the memory array, provided it is
performed correctly.
EMR3 must be loaded when all banks are idle and no
bursts are in progress, and the controller must wait the
specified time tMRD before initiating any subsequent
operation. Violating either of these requirements could
result in unspecified operation.
Bit E7 (A7) must be programmed as"1" to provide a faster
refresh rate on devices if the TCASE exceeds 85°C
COMMAND TRUTH TABLES
The following tables provide a quick reference of DDR2
SDRAM available commands, including CKE power-down
modes, and bank-to-bank commands.
EMR2 must be loaded when all banks are idle and no
bursts are in progress, and the controller must wait the
t
specified time MRD before initiating any subsequent
operation. Violating either of these requirements could
result in unspecified operation.
EXTENDED MODE REGISTER 3
The extended mode register 3 (EMR3) controls functions
beyond those controlled by the mode register. Currently,
all bits in EMR3 are reserved, as shown in Figure 9.
The EMR3 is programmed via the LM command and will
retain the stored information until it is programmed again
or the device loses power. Reprogramming the EMR will
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
September 2009
Rev. 6
15
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
W3H128M72E-XSBX
White Electronic Designs
TABLE 3 – TRUTH TABLE - DDR2 COMMANDS
Notes 1, 5, and 6 apply to all
CKE
BA2
BA1
BA0
A13
A12
A11
Function
CS#
RAS#
CAS#
WE#
A10
A9-A0
Notes
Previous
Cycle
Current
Cycle
H
H
H
H
H
L
L
L
L
L
L
L
L
BA
X
OP Code
2
LOAD MODE
REFRESH
H
X
X
X
X
X
X
L
H
L
L
X
H
L
L
X
H
H
H
X
H
L
X
SELF-REFRESH Entry
L
H
X
X
X
X
7
2
SELF-REFRESH Exit
H
H
H
H
H
H
L
X
X
X
X
L
H
X
X
Single bank precharge
All banks PRECHARGE
Bank activate
L
L
L
L
H
H
L
L
BA
Row Address
Column
Address
Column
Address
H
H
H
H
H
H
H
H
L
L
L
L
H
H
H
L
L
L
L
BA
BA
BA
BA
L
H
L
2, 3
2, 3
2, 3
2, 3
WRITE
Column
Address
Column
Address
WRITE with auto precharge
READ
Column
Address
Column
Address
H
Column
Address
Column
Address
L
L
H
H
L
H
H
H
READ with auto precharge
H
H
X
X
H
X
X
X
X
X
X
X
X
NO OPERATION
H
H
L
X
X
H
X
H
X
X
H
X
H
X
X
H
X
H
Device DESELECT
H
L
L
X
X
X
X
X
X
X
X
4
4
POWER-DOWN entry
H
L
H
POWER-DOWN exit
Note: 1. All DDR2 SDRAM commands are defined by states of CS#, RAS#, CAS#, WE#, and CKE at the rising edge of the clock.
2. Bank addresses (BA) BA0–BA2 determine which bank is to be operated upon. BA during a LM command selects which mode register is programmed.
3. 3. Burst reads or writes at BL = 4 cannot be terminated or interrupted.
4. The power-down mode does not perform any REFRESH operations. The duration of power-down is therefore limited by the refresh requirements outlined in the AC
parametric section.
5. The state of ODT does not affect the states described in this table. The ODT function is not available during self refresh. See “On-Die Termination (ODT)” for details.
6. “X” means “H or L” (but a defined logic level).
7. Self refresh exit is asynchronous.
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
September 2009
Rev. 6
16
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
W3H128M72E-XSBX
White Electronic Designs
DESELECT
The DESELECT function (CS# HIGH) prevents new
commands from being executed by the DDR2 SDRAM.
The DDR2 SDRAM is effectively deselected. Operations
already in progress are not affected.
entered. The same procedure is used to convert other
specification limits from time units to clock cycles. For
example, a tRCD
specification of 20ns with a 266
(MIN)
MHz clock (tCK = 3.75ns) results in 5.3 clocks, rounded
up to 6.
NO OPERATION (NOP)
A subsequent ACTIVE command to a different row in the
same bank can only be issued after the previous active
row has been closed (precharged). The minimum time
interval between successive ACTIVE commands to the
same bank is defined by tRC
The NO OPERATION (NOP) command is used to instruct
the selected DDR2 SDRAM to perform a NOP (CS# is
LOW; RAS#, CAS#, and WE are HIGH). This prevents
unwanted commands from being registered during idle
or wait states. Operations already in progress are not
affected.
A subsequent ACTIVE command to another bank can be
issued while the first bank is being accessed, which results
in a reduction of total row-access overhead. The minimum
time interval between successive ACTIVE commands to
different banks is defined by tRRD
LOAD MODE (LM)
The mode registers are loaded via inputs BA2–BA0, and
A12–A0. BA2–BA0 determine which mode register will
be programmed. See “Mode Register (MR)”. The LM
command can only be issued when all banks are idle, and
a subsequent execute able command cannot be issued
until tMRD is met.
FIGURE 10 – ACTIVE COMMAND
BANK/ROW ACTIVATION
ACTIVE COMMAND
CK#
CK
The ACTIVE command is used to open (or activate) a
row in a particular bank for a subsequent access. The
value on the BA2–BA0 inputs selects the bank, and the
address provided on inputs A12–A0 selects the row.
This row remains active (or open) for accesses until
a PRECHARGE command is issued to that bank. A
PRECHARGE command must be issued before opening
a different row in the same bank.
CKE
CS#
RAS#
CAS#
WE#
ACTIVE OPERATION
Before any READ or WRITE commands can be issued to
a bank within the DDR2 SDRAM, a row in that bank must
be opened (activated), even when additive latency is used.
This is accomplished via the ACTIVE command, which
selects both the bank and the row to be activated.
Row
ADDRESS
BANK ADDRESS
Bank
After a row is opened with anACTIVE command, a READ
or WRITE command may be issued to that row, subject to
the tRCD specification. tRCD (MIN) should be divided by the
clock period and rounded up to the next whole number
to determine the earliest clock edge after the ACTIVE
command on which a READ or WRITE command can be
DON’T CARE
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
September 2009
Rev. 6
17
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
W3H128M72E-XSBX
White Electronic Designs
READ COMMAND
The READ command is used to initiate a burst read access
to an active row. The value on the BA2–BA0 inputs selects
the bank, and the address provided on inputsA0–i (where
i = A9) selects the starting column location. The value on
input A10 determines whether or not auto precharge is
used. If auto precharge is selected, the row being accessed
will be precharged at the end of the READ burst; if auto
precharge is not selected, the row will remain open for
subsequent accesses.
FIGURE 11 – READ COMMAND
READ OPERATION
CK#
CK
READ bursts are initiated with a READ command. The
starting column and bank addresses are provided with the
READ command and auto precharge is either enabled or
disabled for that burst access. If auto precharge is enabled,
the row being accessed is automatically precharged at the
completion of the burst. If auto precharge is disabled, the
row will be left open after the completion of the burst.
CKE
CS#
RAS#
CAS#
During READ bursts, the valid data-out element from the
starting column address will be available READ latency
(RL) clocks later. RL is defined as the sum of AL and CL;
RL = AL + CL. The value for AL and CL are programmable
via the MR and EMR commands, respectively. Each
subsequent data-out element will be valid nominally at
the next positive or negative clock edge (i.e., at the next
crossing of CK and CK#).
WE#
ADDRESS
Col
ENABLE
A10
DQS/DQS# is driven by the DDR2 SDRAM along with
output data. The initial LOW state on DQS and HIGH state
on DQS# is known as the read preamble (tRPRE). The LOW
state on DQS and HIGH state on DQS# coincident with
the last data-out element is known as the read postamble
(tRPST).
AUTO PRECHARGE
BANK ADDRESS
DISABLE
Bank
DON’T CARE
Upon completion of a burst, assuming no other commands
have been initiated, the DQ will go High-Z.
Data from any READ burst may be concatenated with
data from a subsequent READ command to provide a
continuous flow of data. The first data element from the
new burst follows the last element of a completed burst.
The new READ command should be issued x cycles after
the first READ command, where x equals BL / 2 cycles.
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
September 2009
Rev. 6
18
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
W3H128M72E-XSBX
White Electronic Designs
WRITE COMMAND
The WRITE command is used to initiate a burst write
access to an active row. The value on the BA2–BA0 inputs
selects the bank, and the address provided on inputsA0–9
selects the starting column location. The value on input
A10 determines whether or not auto precharge is used.
If auto precharge is selected, the row being accessed
will be precharged at the end of the WRITE burst; if auto
precharge is not selected, the row will remain open for
subsequent accesses.
Data for any WRITE burst may be concatenated with a
subsequent WRITE command to provide continuous flow
of input data. The first data element from the new burst is
applied after the last element of a completed burst. The
new WRITE command should be issued x cycles after the
first WRITE command, where x equals BL/2.
DDR2 SDRAM supports concurrent auto precharge
options, as shown in Table 4.
DDR2 SDRAM does not allow interrupting or truncating
any WRITE burst using BL = 4 operation. Once the BL
= 4 WRITE command is registered, it must be allowed
to complete the entire WRITE burst cycle. However,
a WRITE (with auto precharge disabled) using BL = 8
operation might be interrupted and truncated ONLY by
another WRITE burst as long as the interruption occurs
on a 4-bit boundary, due to the 4n prefetch architecture of
DDR2 SDRAM. WRITE burst BL = 8 operations may not
to be interrupted or truncated with any command except
another WRITE command.
Input data appearing on the DQ is written to the memory
array subject to the DM input logic level appearing
coincident with the data. If a given DM signal is registered
LOW, the corresponding data will be written to memory; if
the DM signal is registered HIGH, the corresponding data
inputs will be ignored, and a WRITE will not be executed
to that byte/column location.
WRITE OPERATION
WRITE bursts are initiated with a WRITE command, as
shown in Figure 12. DDR2 SDRAM uses WL equal to RL
minus one clock cycle [WL = RL - 1CK = AL + (CL - 1CK)].
The starting column and bank addresses are provided
with the WRITE command, and auto precharge is either
enabled or disabled for that access. If auto precharge is
enabled, the row being accessed is precharged at the
completion of the burst.
Data for any WRITE burst may be followed by a subsequent
READ command. The number of clock cycles required to
meet tWTR is either 2 or tWTR/tCK, whichever is greater. Data
for any WRITE burst may be followed by a subsequent
PRECHARGE command. tWT starts at the end of the data
burst, regardless of the data mask condition.
During WRITE bursts, the first valid data-in element will
be registered on the first rising edge of DQS following the
WRITE command, and subsequent data elements will be
registered on successive edges of DQS. The LOW state
on DQS between the WRITE command and the first rising
edge is known as the write preamble; the LOW state on
DQS following the last data-in element is known as the
write postamble.
The time between the WRITE command and the first rising
DQS edge is WL ± tDQSS. Subsequent DQS positive rising
edges are timed, relative to the associated clock edge, as
± tDQSS. tDQSS is specified with a relatively wide range (25
percent of one clock cycle). All of the WRITE diagrams
show the nominal case, and where the two extreme cases
(tDQSS [MIN] and tDQSS [MAX]) might not be intuitive, they
have also been included. Upon completion of a burst,
assuming no other commands have been initiated, the
DQ will remain High-Z and any additional input data will
be ignored.
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
September 2009
Rev. 6
19
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
W3H128M72E-XSBX
White Electronic Designs
FIGURE 12 – WRITE COMMAND
CK#
CK
CKE
CS#
HIGH
RAS#
CAS#
WE#
ADDRESS
A10
CA
EN AP
DIS AP
BANK ADDRESS
BA
DON’T CARE
Note: CA = column address; BA = bank address; EN AP = enable auto precharge; and
DIS AP = disable auto precharge.
TABLE 4 – WRITE USING CONCURRENT AUTO PRECHARGE
Minimum Delay (With Concurrent
From Command (Bank n)
To Command (Bank m)
Units
Auto Precharge)
READ OR READ w/AP
WRITE or WRITE w/AP
PRECHARGE or ACTIVE
(CL-1) + (BL/2) + tWTR
tCK
tCK
tCK
(BL/2)
1
WRITE with Auto Precharge
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
September 2009
Rev. 6
20
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
W3H128M72E-XSBX
White Electronic Designs
PRECHARGE COMMAND
The PRECHARGE command, illustrated in Figure 13, is
used to deactivate the open row in a particular bank or
the open row in all banks. The bank(s) will be available
FIGURE 13 – PRECHARGE COMMAND
for a subsequent row activation a specified time (tRP
)
after the PRECHARGE command is issued, except in
the case of concurrent auto precharge, where a READ or
WRITE command to a different bank is allowed as long
as it does not interrupt the data transfer in the current
bank and does not violate any other timing parameters.
Once a bank has been precharged, it is in the idle state
and must be activated prior to any READ or WRITE
commands being issued to that bank. A PRECHARGE
command is allowed if there is no open row in that bank
(idle state) or if the previously open row is already in the
process of precharging. However, the precharge period
will be determined by the last PRECHARGE command
issued to the bank.
CK#
CK
CKE
HIGH
CS#
RAS#
CAS#
WE#
PRECHARGE OPERATION
ADDRESS
Input A10 determines whether one or all banks are to be
precharged, and in the case where only one bank is to be
precharged, inputs BA2–BA0 select the bank. Otherwise
BA2–BA0 are treated as “Don’t Care.”
ALL BANKS
A10
ONE BANK
BA0 - BA2
BA
When all banks are to be precharged, inputs BA2–BA0
are treated as “Don’t Care.” Once a bank has been
precharged, it is in the idle state and must be activated prior
to any READ or WRITE commands being issued to that
bank. tRPA timing applies when the PRECHARGE (ALL)
command is issued, regardless of the number of banks
already open or closed. If a single-bank PRECHARGE
command is issued, tRP timing applies. tRPA (MIN) applies
to all 8-bank DDR2 devices.
DON’T CARE
Note: BA = bank address (if A10 is LOW; otherwise "Don't Care").
cycles must then occur before a READ command can be
issued). The differential clock should remain stable and
meet tCKE specifications at least 1 x tCK after entering self
refresh mode. All command and address input signals
except CKE are “Don’t Care” during self refresh.
SELF REFRESH COMMAND
The procedure for exiting self refresh requires a sequence
of commands. First, the differential clock must be stable
and meet tCK specifications at least 1 x tCK prior to CKE
going back HIGH. Once CKE is HIGH (tCLE(MIN) has been
satisfied with four clock registrations), the DDR2 SDRAM
must have NOP or DESELECT commands issued for
The SELF REFRESH command can be used to retain
data in the DDR2 SDRAM, even if the rest of the system
is powered down. When in the self refresh mode, the
DDR2 SDRAM retains data without external clocking. All
power supply inputs (including VREF) must be maintained
at valid levels upon entry/exit and during SELF REFRESH
operation.
tXSNR because time is required for the completion of any
internal refresh in progress.Asimple algorithm for meeting
both refresh and DLL requirements is to apply NOP
or DESELECT commands for 200 clock cycles before
applying any other command.
The SELF REFRESH command is initiated like a
REFRESH command except CKE is LOW. The DLL is
automatically disabled upon entering self refresh and is
automatically enabled upon exiting self refresh (200 clock
Note: Self refresh not available at military temperature.
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
September 2009
Rev. 6
21
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
W3H128M72E-XSBX
White Electronic Designs
DC OPERATING CONDITIONS
All voltages referenced to VSS
Parameter
Symbol
Min
1 .7
Typical
1 .8
Max
1 .9
Unit
V
Notes
1, 5
4, 5
4, 5
2
Supply voltage
VCC
V
CCL Supply voltage
VCCL
1.7
1.8
1.9
V
I/O Supply voltage
I/O Reference voltage
I/O Termination voltage
Notes:
VCCQ
VREF
VTT
1 .7
1 .8
1 .9
V
0.49 x VCCQ
VREF-0.04
0.50 x VCCQ
VREF
0.51 x VCCQ
VREF + 0.04
V
V
3
1.
2.
V
V
CC and VCCQ must track each other. VCCQ must be less than or equal to VCC
REF is expected to equal VCCQ/2 of the transmitting device and to track variations in the DC level of the same. Peak-to-peak noise on VREF may not exceed ±1 percent of the DC
.
value. Peak-to-peak AC noise on VREF may not exceed ±2 percent of VREF. This measurement is to be taken at the nearest VREF bypass capacitor.
3.
4.
5.
V
V
V
TT is not applied directly to the device. VTT is a system supply for signal termination resistors, is expected to be set equal to VREF and must track variations in the DC level of VREF.
CCQ tracks with VCC, VCCL tracks with VCC
.
SSQ = VSSL = VSS
ABSOLUTE MAXIMUM RATINGS
Symbol
VCC
Parameter
MIN
MAX
2.3
U nit
V
Voltage on VCC pin relative to VSS
Voltage on VCCQ pin relative to VSS
Voltage on any pin relative to VSS
Storage temperature
-1.0
-0.5
-0.5
-55
VCCQ
2.3
V
VIN, VOUT
TSTG
2.3
V
125
°C
Input leakage current; Any input 0V<VIN<VCC; VREF input
0V<VIN<0.95V; Other pins not under test = 0V
IL
-25
25
μA
Output leakage current;
0V<VOUT<VCCQ; DQs and ODT are disable
IOZ
-25
-10
25
10
μA
μA
IVREF
VREF leakage current; VREF = Valid VREF level
INPUT/OUTPUT CAPACITANCE
TA = 25°C, f = 1MHz, VCC = VCCQ = 1.8V
Parameter
Symbol
Max
24
Unit
pF
Input capacitance (A0 - A12, BA0 - BA2 ,CS#, RAS#, CAS#, WE#, CKE, ODT)
Input capacitance CK, CK#
CIN1
CIN2
CIN3
COUT
9.5
pF
Input capacitance DM, DQS, DQS#
10.5
10.5
pF
Input capacitance DQ0 - 71
pF
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
September 2009
Rev. 6
22
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
W3H128M72E-XSBX
White Electronic Designs
BGA THERMAL RESISTANCE
Description
Symbol
Theta JA
Theta JB
Theta JC
Typical
19.7
Units
°C/W
°C/W
°C/W
Notes
Junction to Ambient (No Airflow)
Junction to Ball
1
1
1
20.6
Junction to Case (Top)
10.8
Note: To obtain the junction temperature increase, multiply the thermal resistance by the power dissipated in each die in the mcp.
Refer to "PBGA Thermal Resistance Correlation" (Application Note) at www.whiteedc.com in the application notes section for modeling conditions.
INPUT DC LOGIC LEVEL
All voltages referenced to VSS
Parameter
Symbol
VIH(DC)
VIL(DC)
Min
VREF + 0.1 25
-0.300
Max
Unit
V
Input High (Logic 1) Voltage
Input Low (Logic 0) Voltage
VCCQ + 0.300
VREF - 0.125
V
INPUT AC LOGIC LEVEL
All voltages referenced to VSS
Parameter
Symbol
VIH(AC)
VIH(AC)
VIL(AC)
VIL(AC)
Min
VREF + 0.250
VREF + 0.200
—
Max
—
Unit
V
AC Input High (Logic 1) Voltage DDR2-400 & DDR2-533
AC Input High (Logic 1) Voltage DDR2-667
AC Input Low (Logic 0) Voltage DDR2-400 & DDR2-533
AC Input Low (Logic 0) Voltage DDR2-667
—
V
VREF - 0.250
VREF - 0.200
V
—
V
ODT DC ELECTRICAL CHARACTERISTICS
All voltages referenced to VSS
Parameter
Symbol
RTT1(EFF)
RTT2(EFF)
RTT3(EFF)
∆VM
Min
52
Nom
Max
97
Unit
Ω
Notes
RTT effective impedance value for 75Ω setting EMR (A6, A2) = 0, 1
RTT effective impedance value for 150Ω setting EMR (A6, A2) = 1, 0
RTT effective impedance value for 50Ω setting EMR (A6, A2) = 1, 1
Deviation of VM with respect to VCCQ/2
75
150
50
1
1
1
2
105
35
195
65
Ω
Ω
-6
6
%
Note: 1. RTT1(EFF) and RTT2(EFF) are determined by separately applying VIH(AC) and VIL (AC) to the ball being tested, and then measuring current, I(VIH(AC)), and I(VIL(AC)), respectively.
RTT(EFF) = VIH(AC) - VIL(AC)
I(VIH(AC)) - I(VIL(AC)
2. Measure voltage (VM) at tested ball with no load
)
∆VM =
(
2 x VM - 1
VCCQ
)
x 100
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
September 2009
Rev. 6
23
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
W3H128M72E-XSBX
White Electronic Designs
DDR2 ICC SPECIFICATIONS AND CONDITIONS
VCC = 1.8V ±0.1V; -55°C ≤ TA ≤ 125°C
667
CL6
533
CL5
400
CL4
Symbol Proposed Conditions
Units
Operating one bank active-precharge current;
CK = tCK(ICC), tRC = tRC(ICC), tRAS = tRASmin(ICC); CKE is HIGH, CS# is HIGH between valid commands;
Address bus inputs are SWITCHING; Data bus inputs are SWITCHING
ICC0
t
675
800
575
675
574
675
mA
Operating one bank active-read-precharge current;
IOUT = 0mA; BL = 4, CL = CL(ICC), AL = 0; tCK = tCK(ICC), tRC = tRC (ICC), tRAS = tRASmin(ICC), tRCD
=
ICC1
mA
tRCD(ICC); CKE is HIGH, CS# is HIGH between valid commands; Address bus inputs are SWITCHING;
Data pattern is same as IDAD6W
Precharge power-down current;
ICC2P
ICC2Q
ICC2N
All banks idle; tCK = tCK(ICC); CKE is LOW; Other control and address bus inputs are STABLE; Data
bus inputs are FLOATING
55
55
55
mA
mA
mA
Precharge quiet standby current;
All banks idle; tCK = tCK(ICC); CKE is HIGH, CS# is HIGH; Other control and address bus inputs are
STABLE; Data bus inputs are FLOATING
325
350
225
300
200
250
Precharge standby current;
All banks idle; tCK = tCK(ICC); CKE is HIGH, CS# is HIGH; Other control and address bus inputs are
SWITCHING; Data bus inputs are SWITCHING
Active power-down current;
All banks open; tCK = tCK(ICC); CKE is LOW; Other control and
address bus inputs are STABLE; Data bus inputs are FLOATING
Fast PDN Exit MRS(12) = 0
Slow PDN Exit MRS(12) = 1
200
50
175
50
150
50
mA
mA
ICC3P
Active standby current;
All banks open; tCK = tCK(ICC), tRAS = tRASMAX(ICC), tRP = tRP(ICC); CKE is HIGH, CS# is HIGH between
valid commands; Other control and address bus inputs are SWITCHING; Data bus inputs are
SWITCHING
ICC3N
375
275
950
975
250
800
900
mA
mA
mA
Operating burst write current;
All banks open, Continuous burst writes; BL = 4, CL = CL(ICC), AL = 0; tCK = tCK(ICC), tRAS
=
ICC4W
1,250
1,375
tRASMAX(ICC), tRP = tRP(ICC); CKE is HIGH, CS# is HIGH between valid commands; Address bus inputs
are SWITCHING; Data bus inputs are SWITCHING
Operating burst read current;
All banks open, Continuous burst reads, IOUT = 0mA; BL = 4, CL = CL(ICC), AL = 0; tCK = tCK(ICC), tRAS
tRASMAX(ICC), tRP = tRP(ICC); CKE is HIGH, CS# is HIGH between valid commands; Address bus inputs
are SWITCHING; Data pattern is same as IDAD6W
=
ICC4R
Burst auto refresh current;
ICC5
tCK = tCK(ICC); Refresh command at every tRFC(ICC) interval; CKE is HIGH, CS# is HIGH between valid
commands; Other control and address bus inputs are SWITCHING; Data bus inputs are SWITCHING
1,400
45
1,300
45
1,250
45
mA
mA
Self refresh current;
CK and CK# at 0V; CKE 0.2V; Other control and address bus inputs Normal
are FLOATING; Data bus inputs are FLOATING
ICC6
Operating bank interleave read current;
All bank interleaving reads, IOUT = 0mA; BL = 4, CL = CL(ICC), AL = tRCD(ICC)-1*tCK(ICC); tCK = tCK(ICC),
tRC = tRC(ICC), tRRD = tRRD(ICC), tRCD = 1*tCK(ICC); CKE is HIGH, CS# is HIGH between valid commands;
Address bus inputs are STABLE during DESELECTs; Data pattern is same as IDAD6R; Refer to the
following page for detailed timing conditions
ICC7
1,975
1,775
1,775
mA
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
September 2009
Rev. 6
24
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
W3H128M72E-XSBX
White Electronic Designs
AC TIMING PARAMETERS
-55°C ≤ TA < +125°C; VCCQ = + 1.8V ± 0.1V, VCC = +1.8V ± 0.1V
667Mbs CL6
Min
533Mbs CL5
400Mbs CL4
Unit
Parameter
Symbol
Max
8,000
8,000
8,000
0.52
Min
Max
Min
Max
CL=6
CL=5
CL=4
tCK(6)
3,000
3,000
Clock cycle time
t
CK(5)
CK(6)
tCH
3,750
5,000
8,000
8,000
0.52
5,000
5,000
8,000
8,000
0.52
ps
ps
tCK
tCK
ps
t
5,000
CK high-level width
CK low-level width
Half clock period
0.48
0.48
0.48
tCL
0.48
0.52
0.48
0.52
0.48
0.52
tHP
MIN (tCH, tCL)
MIN (tCH, tCL)
MIN (tCH, tCL)
AVG
AVG
AVG
AVG
AVG
AVG
tCK
tCK
tCK
tCK
tCK
tCK
abs
PER
PER
DTY
DTY
PER
PER
DTY
DTY
PER
PER
Absolute tCK
tCK
(MIN)+ tJIT
(MAX)+ tJIT
(MIN)+ tJIT
(MAX)+ tJIT
(MIN)+ tJIT
(MAX)+ tJIT
ps
(MIN)
(MAX)
(MIN)
(MAX)
(MIN)
(MAX)
AVG
AVG
tCK
tCK
AVG
AVG
AVG
AVG
tCK
tCK
tCK
tCK
*
*
(MAX)
(MAX)
AVG
AVG
AVG
AVG
DTY
(MIN)* tCH
(MIN)+ tJIT
(MIN)* tCH
(MIN)+ tJIT
(MIN)* tCH
(MIN)+ tJIT
(MAX)* tCH
(MAX)+ tJIT
abs
AVG
AVG
Absolute CK high-level width
Absolute CK low-level width
tCH
tCH
tCH
ps
DTY
DTY
DTY
(MAX)+ tJIT
(MAX)+ tJIT
(MIN)
(MIN)
(MIN)
(MAX)
(MAX)
(MAX)
AVG
AVG
AVG
AVG
AVG
AVG
tCK
tCK
tCK
tCK
tCK
tCK
*
*
*
*
*
*
(MIN)
AVG
(MAX)
AVG
(MIN)
AVG
(MAX)
AVG
(MIN)
AVG
(MAX)
AVG
abs
tCL
tCL
tCL
tCL
tCL
tCL
tCL
ps
DTY
DTY
DTY
DTY
(MIN)+ tJIT
(MAX)+ tJIT
(MIN)+ tJIT
(MAX)+ tJIT
(MIN)+ tJIT
(MAX)+ tJIT
(MIN)
-125
-125
(MAX)
(MIN)
-125
-125
(MAX)
(MIN)
-125
-125
(MAX)
PER
Clock jitter - period
tJIT
125
125
125
125
125
125
ps
ps
ps
ps
ps
ps
ps
ps
ps
DUTY
CC
Clock jitter - half period
tJIT
Clock jitter - cycle to cycle
Cumulative jitter error, 2 cycles
Cumulative jitter error, 3 cycles
Cumulative jitter error, 4 cycles
Cumulative jitter error, 5 cycles
Cumulative jitter error, 6-10 cycles
tJIT
250
250
250
tERR2per
tERR3per
tERR4per
tERR5per
tERR6-10per
-175
-225
-250
-250
-350
-450
175
225
250
250
350
450
-175
-225
-250
-250
-350
-450
175
225
250
250
350
450
-175
-225
-250
-250
-350
-450
175
225
250
250
350
450
Cumulative jitter error, 11-50 cycles tERR11-50per
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
September 2009
Rev. 6
25
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
W3H128M72E-XSBX
White Electronic Designs
AC TIMING PARAMETERS (continued)
-55°C ≤ TA < +125°C; VCCQ = + 1.8V ± 0.1V, VCC = +1.8V ± 0.1V
667Mbs CL6
533Mbs CL5
400Mbs CL4
Unit
Parameter
DQ hold skew factor
Symbol
Min
Max
Min
Max
Min
Max
tQHS
tAC
-
400
-
400
-
450
ps
ps
DQ output access time from CK/
CK#
-100
1,250
-100
1,350
-100
1,350
Data-out high impedance window
from CK/CK#
tHZ
tAC(MAX)
tAC(MAX)
tAC(MAX)
ps
1
DQS Low-Z window from CK/CK#
DQ Low-Z window from CK/CK#
tLZ
tAC(MN)
2*tAC(MN)
400
tAC(MAX)
tAC(MAX)
tAC(MN)
2*tAC(MN)
400
tAC(MAX)
tAC(MAX)
tAC(MN)
2*tAC(MN)
400
tAC(MAX)
tAC(MAX)
ps
ps
ps
ps
ps
ps
2
tLZ
tDSa
tDHa
tDSb
tDHb
350
350
400
DQ and DM input setup time
relative to DQS
100
100
150
225
225
275
DQ and DM input pulse width (for
each input)
tDIPW
tQHS
tQH
0.35
0.35
0.35
ps
ps
ps
Data hold skew factor
400
400
450
DQ-DQS hold, DQS to first DQ to
go nonvalid, per access
tHP - tQHS
tHP - tQHS
tHP - tQHS
Data valid output window (DVW)
DQS input high pulse width
DQS input low pulse width
tDVW
tDQSH
tDQSL
tQH - tDQSQ
0.35*tCK
0.35*tCK
tQH - tDQSQ
0.35*tCK
0.35*tCK
tQH - tDQSQ
0.35*tCK
0.35*tCK
ns
tCK
tCK
DQS output access time fromCK/
CK#
tDQSCK
tDSS
-100
1,250
-100
1,350
-100
1,350
ps
tCK
tCK
ps
DQS falling edge to CK rising -
setup time
0.2*tCK
0.2*tCK
0.2*tCK
0.2*tCK
0.2*tCK
0.2*tCK
DQS falling edge from CK rising -
hold time
tDSH
DQS-DQ skew, DOS to last DQ
valid, per group, per access
tDQSQ
240
300
350
DQS read preamble
tRPRE
tRPST
0.9*tCK
0.4*tCK
0
1.1*tCK
0.6*tCK
0.9*tCK
0.4*tCK
0
1.1*tCK
0.6*tCK
0.9*tCK
0.4*tCK
0
1.1*tCK
0.6*tCK
tCK
tCK
ps
DQS read postamble
DQS write preamble setup time
tWPRES
DQS write preamble
DQS write postamble
tWPRE
tWPST
0.35*tCK
0.4*tCK
0.25*tCK
0.4*tCK
0.25
tCK
tCK
0.6*tCK
0.6*tCK
0.4*tCK
0.6*tCK
Positive DQS latching edge to
associated clock edge
tDQSS
-0.25*tCK
0.25*tCK
-0.25*tCK
0.25*tCK
-0.25*tCK
0.25*tCK
tCK
tCK
Write command to first DQS
latching transition
WL-TDQSS
WL+TDQSS
WL-TDQSS
WL+TDQSS
WL-TDQSS
WL+TDQSS
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
September 2009
Rev. 6
26
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
W3H128M72E-XSBX
White Electronic Designs
AC TIMING PARAMETERS (continued)
-55°C ≤ TA < +125°C; VCCQ = + 1.8V ± 0.1V, VCC = +1.8V ± 0.1V
667Mbs CL6
533Mbs CL5
400Mbs CL4
Unit
Parameter
Address and control input pulse
Symbol
Min
Max
Min
Max
Min
Max
tIPW
0.6
0.6
0.6
tCK
width for each input
tISa
tISb
400
200
400
275
2
500
250
500
375
2
600
350
600
475
2
ps
ps
ps
ps
tCK
Address and control input setup
time
tIHa
tIHb
tCCD
Address and control input hold time
CAS# to CAS# command delay
ACTIVE to ACTIVE (same bank)
command
tRC
55
10
55
10
55
10
ns
ns
ACTIVE bank a to ACTIVE bank b
command
tRRD
ACTIVE to READ or WRITE delay
Four Bank Activate period
tRCD
tFAW
15
50
15
50
15
50
ns
ns
ACTIVE to PRECHARGE
command
tRAS
40
70,000
40
70,000
40
70,000
ns
Internal READ to precharge
command delay
tRTP
tWR
tDAL
7.5
15
7.5
15
7.5
15
ns
ns
ns
Write recovery time
Auto precharge write recovery +
precharge time
tWR + tRP
tWR + tRP
tWR + tRP
Internal WRITE to READ command
delay
tWTR
tRP
7.5
15
15
7.5
15
15
10
15
15
ns
ns
ns
PRECHARGE command period
PRECHARGE ALL command
period
tRPA
LOAD MODE command cycle time
CKE low to CK, CK# uncertainty
tMRD
2
2
2
tCK
ns
tDELAY
tIS +tIH + tCK
tIS +tIH + tCK
tIS +tIH + tCK
REFRESH to Active or Refresh to
Refresh command interval
tRFC
tREFI
tREFIM
127.5
70,000
7.8
127.5
70,000
7.8
127.5
70,000
7.8
ns
μs
μs
ns
Average periodic refresh interval
(commercial and industrial)
Average periodic refresh interval
(military)
1.95
1.95
1.95
Exit self refresh to non-READ
command
tXSNR
tXSRD
tlSXR
tRFC(MIN) + 10
tRFC(MIN) + 10
tRFC(MIN) + 10
Exit self refresh to READ
200
tIS
200
tIS
200
tIS
tCK
ps
Exit self refresh timing reference
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
September 2009
Rev. 6
27
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
W3H128M72E-XSBX
White Electronic Designs
AC TIMING PARAMETERS (continued)
-55°C ≤ TA < +125°C; VCCQ = + 1.8V ± 0.1V, VCC = +1.8V ± 0.1V
667Mbs CL6
533Mbs CL5
400Mbs CL4
Unit
Parameter
ODT turn-on delay
Symbol
Min
Max
2
Min
Max
2
Min
2
Max
2
tAOND
tAON
tAOFD
tAOF
2
2
tCK
ps
tCK
ps
ODT turn-on
tAC(MIN)
2.5
tAC(MAX) + 1000
2.5
tAC(MIN)
2.5
tAC(MAX) + 1000
2.5
tAC(MIN)
2.5
tAC(MAX) + 1000
2.5
ODT turn-off delay
ODT turn-off
tAC(MIN)
tAC(MAX) + 600
tAC(MIN)
tAC(MAX) + 600
tAC(MIN)
tAC(MAX) + 600
tAC(MIN)
2000
+
2 x tCK
tAC(MAX) + 1000
2 x tCK
tAC(MAX) + 1000
+
tAC(MIN)
2000
+
2 x tCK
tAC(MAX) + 1000
2 x tCK
tAC(MAX) + 1000
+
tAC(MIN)
2000
+
2 x tCK
tAC(MAX) + 1000
2 x tCK
tAC(MAX) + 1000
+
ODT turn-on (power-down mode)
ODT turn-off (power-down mode)
tAONPD
tAOFPD
ps
ps
tAC(MIN)
2000
+
+
tAC(MIN)
2000
+
+
tAC(MIN)
2000
+
+
ODT to power-down entry latency
ODT power-down exit latency
ODT enable from MRS command
tANPD
tAXPD
tMOD
3
8
3
8
3
8
tCK
tCK
ns
12
12
12
Exit active power-down to READ
command, MR[bit12=0]
tXARD
2
2
2
tCK
tCK
Exit active power-down to READ
command, MR[bit12=1]
tXARDS
7-AL
6-AL
6-AL
Exit precharge power-down to any
non-READ command
tXP
2
3
2
3
2
3
tCK
tCK
CKE minimum high/low time
tCKE
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
September 2009
Rev. 6
28
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
W3H128M72E-XSBX
White Electronic Designs
PACKAGE DIMENSION: 208 PLASTIC BALL GRID ARRAY (PBGA)
BOTTOM VIEW
208 x Ø 0.60 (0.024) NOM
11 10
9
8
7
6
5
4
3
2
1
A
B
C
D
E
F
G
H
J
K
L
M
N
P
R
T
U
V
W
1.0 (0.039)NOM
0.50
(0.020)
NOM
10.0 (0.394) NOM
16.15 (0.636) MAX
4.65 (0.183) MAX
All linear dimensions are millimeters and parenthetically in inches
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
September 2009
Rev. 6
29
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
W3H128M72E-XSBX
White Electronic Designs
ORDERING INFORMATION
W 3H 128M 72 E X - XXX SB X
WHITE ELECTRONIC DESIGNS CORP.
DDR2 SDRAM
CONFIGURATION, 128M x 72
1.8V Power Supply
Options*
Blank = 0 ohm termination on CK\CK#
2 = 20 ohm termination on CK\CK#
DATA RATE (Mbs)
400 = 400Mb/s
533 = 533Mb/s
667 = 667Mb/s
PACKAGE:
SB = 208 Plastic Ball Grid Array (PBGA)
DEVICE GRADE:
M = Military
= Industrial
-55°C to +125°C
-40°C to +85°C
I
C = Commercial 0°C to +70°C
* Other termination values may be available, contact factory for options.
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
September 2009
Rev. 6
30
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
W3H128M72E-XSBX
White Electronic Designs
Document Title
128M x 72 DDR2 SDRAM 208 PBGA Multi-Chip Package
Revision History
Rev #
History
Release Date Status
Rev 0
Initial Release
May 2008
Advanced
Rev 1
Changes (Pg. 1, 2, 22, 33)
September 2008
Advanced
1.1 Weight 4 grams max
1.2 Changed A0-12 to A0-13
1.3 Added input/output capacitance
1.4 Added BGA thermal resistance
Rev 2
Rev 3
Change (Pg. 1)
October 2008
October 2008
Preliminary
Preliminary
2.1 Change SPACE SAVINGS to space savings
Change (Pg. 24)
3.1 Reduce DDR2 ICC
7
• CL6 from (1,975 to 1,580) mA
• CL5 from (1,775 to 1,420) mA
• CL4 from (1,775 to 1,420) mA
Rev 4
Change (Pg. 1, 5, 6, 19, 22, 23, 30)
December 2008
Final
4.1 Remove "P" from FBGA, take out "Actual Size" off of
Figure 1
4.2 Remove VCCQ; and I/O + core; VCCQ is common to VCC in
VCC box
4.3 Change page 8 to page 7 in initialization paragraph
4.4 Change tWT to tWT
4.5 In BGA thermal resistance, change note to read - to obtain
the junction temperature increase, multiply the thermal
resistance by the power dissipated in each die in the MCP
4.6 In DC operating conditions add "and" to note 1
4.7 Put "/" in between Mbs to read Mb/s
4.8 Change data sheet to final
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
September 2009
Rev. 6
31
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
W3H128M72E-XSBX
White Electronic Designs
Document Title
128M x 72 DDR2 SDRAM 208 PBGA Multi-Chip Package
Revision History Continued
Rev #
History
Release Date Status
Rev 5
Changes (Pg. 1)
March 2009
Final
5.1 Change "This product is under development, is not fully
qualified or characterized and is subject to change without
notice
5.2 Add thinner "NB" version of part is under development.
Only difference between "NB" and "SB" is thickness. "SB"
= 4.65mm (0.283) max and "NB" = 3.97mm (0.156) max; a
difference of .68mm (0.027) max
Rev 6
Changes (Pg. 24, 26)
September 2009
Final
6.1 Change ICC2P to 55mA on all speed grades
6.2 Change ICC6 to 45mA on all speed grades
6.3 Change ICC7 to 1,775mA on "400 and 533" speed grades
and 1,975mA on 667 speed grade
6.4 Change tAC to -100ps min on all speed grades and 1,250ps
max on 667 speed grade, 1,350ps on 400 and 533 speed
grades
6.5 Change tDSA to 400ps on 533 speed grade
6.6 Change tDQSCK to -100ps min on all speed grades and
1,250ps max on 667 speed grade, 1,350ps on 400 and 533
speed grades
White Electronic Designs Corp. reserves the right to change products or specifications without notice.
September 2009
Rev. 6
32
White Electronic Designs Corporation • (602) 437-1520 • www.whiteedc.com
相关型号:
W3H128M72E2-667NBI
DDR DRAM, 128MX72, 0.5ns, CMOS, PBGA208, 16 X 22 MM, 1 MM PITCH, PLASTIC, BGA-208
WEDC
W3H128M72ER-400SBI
DDR DRAM, 128MX72, 0.6ns, CMOS, PBGA255, 23 X 21 MM, 1.27 MM PITCH, PLASTIC, BGA-255
WEDC
W3H128M72ER-400SBM
DDR DRAM, 128MX72, 0.6ns, CMOS, PBGA255, 23 X 21 MM, 1.27 MM PITCH, PLASTIC, BGA-255
MERCURY
W3H128M72ER-533SBC
DDR DRAM, 128MX72, 0.5ns, CMOS, PBGA255, 23 X 21 MM, 1.27 MM PITCH, PLASTIC, BGA-255
MERCURY
W3H128M72ER-533SBI
DDR DRAM, 128MX72, 0.5ns, CMOS, PBGA255, 23 X 21 MM, 1.27 MM PITCH, PLASTIC, BGA-255
MERCURY
W3H128M72ER-533SBM
DDR DRAM, 128MX72, 0.5ns, CMOS, PBGA255, 23 X 21 MM, 1.27 MM PITCH, PLASTIC, BGA-255
MERCURY
©2020 ICPDF网 联系我们和版权申明