ADF7901BRU-REEL7 [ADI]

High Performance ISM Band OOK/FSK Transmitter IC; 高性能ISM频段OOK / FSK发射器IC
ADF7901BRU-REEL7
型号: ADF7901BRU-REEL7
厂家: ADI    ADI
描述:

High Performance ISM Band OOK/FSK Transmitter IC
高性能ISM频段OOK / FSK发射器IC

ISM频段
文件: 总12页 (文件大小:171K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
High Performance ISM Band  
OOK/FSK Transmitter IC  
ADF7901  
FEATURES  
GENERAL DESCRIPTION  
Single-chip, low power UHF transmitter  
369.5 MHz to 395.9 MHz frequency operation using  
fractional-N PLL and fully integrated VCO  
The ADF7901 is a low power OOK/FSK UHF transmitter  
designed for use in RF remote control devices. It is capable of  
frequency shift keying (FSK) modulation on eight different  
channels, selectable by three external control lines. OOK  
modulation is performed by modulating the PA control line.  
3.0 V supply voltage  
Data rates up to 50 kbps supported  
Low current consumption  
26 mA at 12 dBm output at 384 MHz  
Power-down mode (<1 μA)  
24-lead TSSOP  
The on-chip VCO operates at 2× the output frequency. The  
division by 2 at the output of the VCO reduces the amount of  
PA feedthrough. As a result, OOK modulation depths of greater  
than 50 dB are easily achievable.  
The FSK_ADJ and ASK_ADJ resistors can be adjusted in the  
system to optimize output power for each modulation scheme.  
An additional 1.5 dB of output power is provided for the lower  
bank of channels to adjust for antenna performance. The CE  
line allows the transmitter to be powered down completely.  
In this mode, the leakage current is typically 0.1 μA.  
FUNCTIONAL BLOCK DIAGRAM  
C
REG2  
PA_EN  
C
VCO  
OSC1  
OSC2  
V
DD  
VCO  
RF  
OUT  
PA  
DV  
DD  
R = 1  
RF  
GND  
PDF  
CHARGE  
PUMP  
C
REG1  
LDO  
REGULATOR  
1
FRACTIONAL N  
LDO  
REGULATOR  
2
C
REG2  
TXDATA  
Σ-Δ  
FSK  
CHANNEL SELECT  
R
SET  
OOK_SEL  
CE  
D
FSK1 FSK2 FSK3  
GND  
RSET_FSK  
RSET_OOK  
Figure 1.  
Rev. A  
Information furnished by Analog Devices is believed to be accurate and reliable.  
However, no responsibility is assumed by Analog Devices for its use, nor for any  
infringements of patents or other rights of third parties that may result from its use.  
Specifications subject to change without notice. No license is granted by implication  
or otherwise under any patent or patent rights of Analog Devices. Trademarks and  
registered trademarks are the property of their respective owners.  
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.  
Tel: 781.329.4700  
Fax: 781.461.3113  
www.analog.com  
©2006 Analog Devices, Inc. All rights reserved.  
 
ADF7901  
TABLE OF CONTENTS  
Features .............................................................................................. 1  
General Description......................................................................... 1  
Functional Block Diagram .............................................................. 1  
Specifications..................................................................................... 3  
Absolute Maximum Ratings............................................................ 5  
ESD Caution.................................................................................. 5  
Pin Configuration and Function Descriptions............................. 6  
Typical Performance Characteristics ............................................. 8  
Circuit Description........................................................................... 9  
Loop Filter ..................................................................................... 9  
Channel Frequencies.....................................................................9  
Layout Guidelines....................................................................... 10  
Decoupling.............................................................................. 10  
Regulator Stability.................................................................. 10  
Grounding............................................................................... 10  
Supply ...................................................................................... 10  
Digital Lines............................................................................ 10  
Outline Dimensions....................................................................... 11  
Ordering Guide .......................................................................... 11  
REVISION HISTORY  
3/06—Rev. 0 to Rev. A  
Added Crystal ESR Parameter........................................................ 4  
Change to Figure 8 ......................................................................... 10  
Updated Outline Dimensions....................................................... 11  
Changes to Ordering Guide .......................................................... 11  
3/05—Revision 0: Initial Version  
Rev. A | Page 2 of 12  
ADF7901  
SPECIFICATIONS  
VDD =3.0 V; GND = 0 V; TA = TMIN to TMAX, unless otherwise noted. Typical specifications, TA = 25°C.1  
Table 1.  
Parameter  
Min  
Typ  
Max  
Unit  
Comments/Conditions  
RF CHARACTERISTICS  
Output Frequency Ranges  
Channel 1  
369.5  
371.1  
375.3  
376.9  
384.0  
388.3  
391.5  
394.3  
395.9  
9.8304  
MHz  
MHz  
MHz  
MHz  
MHz  
MHz  
MHz  
MHz  
MHz  
MHz  
Channel 2  
Channel 3  
Channel 4  
Channel 5  
Channel 6  
Channel 7  
Channel 8  
Channel 9  
Phase Frequency Detector Frequency  
TRANSMISSION PARAMETERS  
Transmit Rate  
FSK  
50  
50  
kbps  
kbps  
OOK  
Frequency Shift Keying  
FSK Separation2  
−34.8  
+34.8  
kHz  
kHz  
Data = 1  
Data = 0  
On/Off Keying  
Modulation Depth3  
83  
dB  
Output power = 12 dBm  
Output Power  
Min/Max Range4  
fOUT ≤ 384 MHz  
fOUT > 384 MHz  
15  
12  
10.5  
dBm  
dBm  
dBm  
10  
7
Occupied 20 dB BW  
OOK at 1 kbps  
FSK (PA Off/On) at10 Hz5  
28  
26  
461.9  
461.9  
kHz  
kHz  
LOGIC INPUTS  
VINH, Input High Voltage  
VINL, Input Low Voltage  
IINH/IINL, Input Current  
CIN, Input Capacitance  
POWER SUPPLIES  
2.124  
V
V
μA  
pF  
0.2 × VDD  
1
10  
Voltage Supply  
DVDD  
3.0  
V
Transmit Current Consumption  
369.5 MHz to 376.9 MHz at 12 dBm  
384 MHz at +12 dBm  
388.3 MHz to 395.9 MHz at 10.5 dBm  
384 MHz at 5 dBm  
26  
26  
21  
17  
mA  
mA  
mA  
mA  
Power-Down Mode  
Low Power Sleep Mode6  
0.2  
1
μA  
Rev. A| Page 3 of 12  
 
ADF7901  
Parameter  
Min  
Typ  
Max  
Unit  
Comments/Conditions  
PHASE-LOCKED LOOP  
VCO Gain  
Spurious3, 7  
30  
MHz/V  
At 384 MHz  
100 kHz loop BW  
Integer Boundary  
Reference  
Harmonics3  
–45  
−70  
−23  
−23  
dBc  
dBc  
Second Harmonic VDD = 3.0 V  
Third Harmonic VDD = 3.0 V  
All Other Harmonics  
REFERENCE INPUT  
Crystal Reference  
−24  
−14  
−21  
−11  
−18  
dBc  
dBc  
dBc  
9.8304  
MHz  
Ω
Crystal ESR8  
80  
POWER AMPLIFIER  
PA Output Impedance  
TIMING INFORMATION  
Crystal Oscillator to PLL Lock3  
PA Enable to PA Ready–PLL Settle9  
TEMPERATURE RANGE (TA)  
97 Ω + 6.4 pF  
At 384 MHz  
2
100  
3
250  
50  
ms  
μs  
°C  
0
1 Operating temperature range is 0°C to 50°C.  
2 Frequency Deviation = 58 × (9.8304 MHz)/214. Error in the crystal is reflected in variation in the desired deviation.  
3 Not production tested; based on characterization.  
4 The output power can be varied in both ASK/FSK mode by altering the relevant external resistor.  
5 Measured using spectrum analyzer, 1 MHz span, 100 kHz RBW, maximum hold enabled.  
6 Maximum power-down current specification applies for the OSC2 pin grounded.  
7 Measured >461.9 kHz away from channel.  
8 Maximum recommended crystal ESR. The crystal oscillator works with crystals with higher ESR, but this results in longer power-up times.  
9 This specification refers to the time taken for the PLL to regain lock after the PA has been enabled. The PA is should only be enabled after the PLL has settled to the  
correct frequency.  
Rev. A | Page 4 of 12  
ADF7901  
ABSOLUTE MAXIMUM RATINGS  
TA = 25°C, unless otherwise noted.1  
Table 2.  
Stresses above those listed under Absolute Maximum Ratings  
may cause permanent damage to the device. This is a stress  
rating only; functional operation of the device at these or any  
other conditions above those listed in the operational sections  
of this specification is not implied. Exposure to absolute  
maximum rating conditions for extended periods may affect  
device reliability.  
Parameter  
Value  
VDD to GND2  
−0.3 V to +4.0 V  
−0.3 V to +4.0 V  
−0.3 V to VDD + 0.3 V  
RFVDD to GND  
Digital I/O Voltage to GND  
Operating Temperature Range  
Industrial (B Version)  
Storage Temperature Range  
Maximum Junction Temperature  
TSSOP θJA Thermal Impedance  
Lead Temperature, Soldering  
Vapor Phase (60 sec)  
0°C to 50°C  
−65°C to +125°C  
125°C  
150.4°C/W  
235°C  
240°C  
Infrared (15 sec)  
1 This device is a high performance, RF-integrated circuit with an ESD rating  
of <1 kV. It is ESD sensitive. Take proper precautions for handling and  
assembly.  
2 GND = RFGND = DGND = 0 V.  
ESD CAUTION  
ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the  
human body and test equipment and can discharge without detection. Although this product features  
proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy  
electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance  
degradation or loss of functionality.  
Rev. A| Page 5 of 12  
 
 
 
ADF7901  
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS  
C
DV  
DD  
1
24  
REG2  
C
2
23  
R
REG1  
SET  
CP  
3
22 PA_EN  
OUT  
DV  
4
21  
20  
19  
18  
17  
16  
15  
14  
13  
TxDATA  
DD  
D
5
GND  
RF  
RF  
OUT  
ADF7901  
NC  
6
GND  
TOP VIEW  
(Not to Scale)  
D
7
GND  
VCO  
IN  
OSC1  
OSC2  
8
C
VCO  
9
RSET_FSK  
10  
OOK_SEL  
RSET_OOK  
CE  
FSK1 11  
12  
FSK3  
FSK2  
Figure 2. Pin Configuration  
Table 3. Pin Function Descriptions  
Pin No. Mnemonic Function  
1
2
3
DVDD  
CREG1  
CPOUT  
Positive Supply for the Digital Circuitry. This must be 3.0 V. Decoupling capacitors to the analog ground plane  
should be placed as close as possible to this pin.  
A 2.2 μF capacitor should be added at CREG1 to reduce regulator noise and improve stability. A reduced capacitor  
improves regulator power-on time but can cause higher spurious.  
Charge Pump Output. This output generates current pulses that are integrated in the loop filter. The integrated  
current changes the control voltage on the input to the VCO.  
4
5
6
7
8
TxDATA  
DGND  
NC  
DGND  
OSC1  
Digital FSK data to be transmitted is inputted on this pin.  
Ground for Digital Section.  
No Connect.  
Ground for Digital Section.  
The reference crystal should be connected between this pin and the OSC2 pin. The necessary crystal load  
capacitor should be tied between this pin and ground.  
9
OSC2  
The reference crystal should be connected between this pin and the OSC1 pin. The necessary crystal load  
capacitor should be tied between this pin and ground.  
A TCXO or external square wave can also be connected to this pin, with OSC1 left floating. A DC-blocking  
capacitor (4.7 nF is adequate) should be placed between the TCXO output and OSC2 pin.  
When not using an external regulator, a 1 MΩ resistor can be tied between the OSC2 pin and ground to meet the  
power-down current specification of 1 μA.  
10  
11  
12  
13  
14  
15  
OOK_SEL  
FSK1  
FSK2  
FSK3  
CE  
A high on this pin selects operation in OOK mode at 384 MHz when CE is high.  
FSK Channel Select Pin. This represents the LSB of the channel select pins.  
FSK Channel Select Pin.  
FSK Channel Select Pin.  
Bringing CE low puts the ADF7901 into power-down, drawing <1 μA of current.  
The value of this resistor sets the output power for data = 1 in OOK mode. A resistor of 3.6 kΩ provides the  
maximum output power. Increasing the resistor reduces the power and the current consumption. A lower resistor  
value than 3.6 kΩ can be used to increase the power to a maximum of 14 dBm. The PA does not operate efficiently  
in this mode.  
RSET_OOK  
16  
RSET_FSK  
The value of this resistor sets the output power in FSK mode. A resistor of 3.6 kΩ provides maximum output  
power. Increasing the resistor reduces the power and the current consumption. A resistor value lower than 3.6 kΩ  
can be used to increase the power to a maximum of 14 dBm. The PA does not operate efficiently in this mode.  
17  
18  
CVCO  
A 22 nF capacitor should be tied between the CVCO and CREG2 pins. This line should run underneath the ADF7901.  
The capacitor is necessary to ensure stable VCO operation.  
The tuning voltage on this pin determines the output frequency of the voltage controlled oscillator (VCO).  
The higher the tuning voltage the higher the output frequency. The output of the loop filter is connected here.  
VCOIN  
19  
20  
RFGND  
RFOUT  
Ground for Output Stage of Transmitter.  
The modulated signal is available at this pin. Output power levels are from –5 dBm to +12 dBm. The output  
should be impedance matched using suitable components to the desired load.  
Rev. A | Page 6 of 12  
 
ADF7901  
Pin No. Mnemonic  
Function  
21  
DVDD  
Voltage Supply for VCO and PA Section. It should be supplied with 3.0 V. Decoupling capacitors to the ground  
plane should be placed as close as possible to this pin.  
22  
PA_EN  
This pin is used to enable the power amplifier. It should be modulated with the OOK data in OOK mode. In  
FSK mode, it should be enabled when the PLL is locked.  
23  
24  
RSET  
CREG2  
External Resistor. Sets charge pump current and some internal bias currents. Use 3.6 kΩ as default.  
A 2.2 μF capacitor should be added at CREG2 to reduce regulator noise and improve stability. A reduced capacitor  
improves regulator power-on time but can cause higher spurs.  
Rev. A| Page 7 of 12  
ADF7901  
TYPICAL PERFORMANCE CHARACTERISTICS  
Mkr1 10.00kHz  
Noise –89.55dB/Hz  
Ref 15dBm  
Avg  
Atten 30dB  
16  
Log  
1R  
10  
dB/  
12  
8
RBW  
300.0000000Hz  
PAvg  
1
W1 S2  
S3 FS  
AA  
4
£(f):  
f<50k  
Swp  
0
2
3
4
5
6
7
8
9
10  
Center 395.948 29MHz  
#Res BW 300Hz  
Span 50kHz  
Sweep 2.118 s (601 pts)  
VBW 300Hz  
RSET  
Figure 5. Phase Noise at Channel 9  
Figure 3. Output Power vs. RSET FSK, Upper FSK Channels,  
Measured into 50 Ω  
Mkr4 1.59GHz  
–21.30dB  
Ref 15dBm  
Peak  
Atten 30dB  
35  
Log  
10  
dB/  
4R  
Marker Trace Type X Axis  
Amplitude  
Freq 400MHz –25.56dB  
Freq 800MHz –13.89dB  
Freq 1.19GHz –34.53dB  
Freq 1.59GHz –21.30dB  
2
1
2
3
4
(1)  
(1)  
(1)  
(1)  
4
30  
1
3
25  
20  
15  
10  
LgAv  
Center 5.50GHz  
#Res BW 1MHz  
4
5
6
7
8
9
10  
Span 10.5GHz  
Sweep 17.52 ms (601 pts)  
VBW 1MHz  
OUTPUT POWER (dBm)  
Figure 4. Current Consumption vs. Output Power, Upper FSK Channels,  
Measured into 50 Ω  
Figure 6. Harmonic Levels—Up to Fourth Harmonic,  
Measured at Channel 9 into 50 Ω  
Rev. A | Page 8 of 12  
 
ADF7901  
CIRCUIT DESCRIPTION  
Table 4.  
CHANNEL FREQUENCIES  
Frequency (MHz)  
FSK3  
FSK2  
FSK1  
OOK_SEL  
The nine channel frequencies listed in Table 4 are obtainable  
from a single 9.8304 MHz crystal reference by changing the  
value of the N and F numbers in the fractional PLL, using  
control lines FSK1, FSK2, and FSK3. The channel frequency is  
given by  
369.5  
371.1  
375.3  
376.9  
0
0
0
0
0
0
1
1
0
1
0
0
0
0
0
0
1
384.0  
Don’t  
care  
1
1
1
1
Don’t  
care  
0
0
1
1
Don’t  
care  
0
1
0
1
FCHANNEL = FREF × (N + F)  
388.3  
391.5  
394.3  
395.9  
0
0
0
0
However, the VCO is tuned to operate over a frequency range  
of 344 MHz to 401 MHz (typically). Therefore, any channel  
frequency within this range can be obtained if the required  
reference frequency is used. The N and F numbers for each  
channel are listed in Table 5, together with the corresponding  
channel frequencies for 9.8304 MHz and, for example purposes,  
frequencies for 10 MHz. With the 10 MHz reference, the two  
largest N settings give channel frequencies above the maximum  
VCO output frequency and are therefore invalid.  
LOOP FILTER  
The loop filter integrates the current pulses from the charge  
pump to form a voltage that tunes the output of the VCO to the  
desired frequency. It also attenuates spurious levels generated by  
the PLL. The recommended loop filter design for this circuit is  
297 kHz. This is based on the trade-off between attenuation of  
beat note spurs and the need to minimize chirp when the PA is  
turned on.  
Frequency deviation is also dependent on reference frequency.  
The relationship is given by  
FDEV = 58 × (9.8304 MHz)/214  
Therefore, the frequency deviation is 34.8 kHz when the  
9.8304 MHz reference is used and 35.4 kHz when the 10 MHz  
reference is used.  
R2 = 6.2k  
Ω
CHARGE  
PUMP OUT  
VCO  
R1 = 3k  
Ω
C1 = 33pF  
C2 = 390pF  
C3 = 10pF  
Table 5.  
Channel Frequency (MHz)  
N
F
9.8304 MHz Ref 10 MHz Ref  
Figure 7.  
37  
37  
38  
38  
39  
39  
39  
40  
40  
2406/4096  
3073/4096  
727/4096  
1374/4096  
256/4096  
2048/4096  
3381/4096  
452/4096  
1118/4096  
369.5  
371.1  
375.3  
376.9  
384.0  
388.3  
391.5  
394.3  
395.9  
375.9  
377.5  
381.8  
383.4  
390.6  
395  
398.3  
N/A  
N/A  
Improved spurious performance in FSK mode can be achieved  
by using a narrower loop bandwidth. For a data rate of 20 kbps,  
a loop bandwidth of roughly 50 kHz would be suitable. The  
following components give a loop bandwidth of 51.1 kHz:  
C1 = 680 pF  
C2 = 15 nF  
C3 = 180 pF  
R1 = 510 Ω  
R2 = 6.2 kΩ  
ADIsimPLL is a free software tool offered by Analog Devices  
for assistance in designing with ADIs frequency synthesizers  
and ISM band transmitters. To select the correct loop filter  
components for use with the ADF7901, open a project for the  
ADF7012 device. Then, enter the desired output carrier  
frequency and loop bandwidth, and use the 870 μA charge  
pump current setting.  
ADIsimPLL can be downloaded from www.analog.com.  
Rev. A| Page 9 of 12  
 
ADF7901  
2.2μF  
2.2μF  
22nF  
MATCHING RF  
TO 50Ω  
OUT  
DV  
C
C
C
DD  
REG1  
VCO REG2  
R
SET  
27nH  
5.6pF  
5TH-ORDER, LOW-PASS FILTER  
3.6kΩ  
1.5pF  
22nH  
22nH  
RF  
OUT  
ANTENNA  
36nH  
3pF  
8pF  
3pF  
VCO  
CP  
OUT  
IN  
VCO  
IN  
ADF7901  
MATCHING 50Ω  
TO ANTENNA  
RSET_FSK  
RSET_OOK  
3.6kΩ  
3.6kΩ  
TxDATA  
FSK1  
FSK2  
OSC2  
OSC1  
FSK3  
9.8304MHz  
OOK_SEL  
PA_EN  
CE  
33pF 33pF  
GND  
NOTES  
1. DECOUPLING CAPACITORS HAVE  
BEEN OMITTED FOR CLARITY.  
Figure 8. Applications Diagram for the ADF7901 in a Remote Control System  
Grounding  
LAYOUT GUIDELINES  
Emphasis should be placed on grounding once the decoupling  
capacitors have been added. The PA stage switches currents of  
15 mA in maximum power mode. This causes changes in the  
ground resulting in large return currents that can radiate to  
other parts of the board. The shortest and least obstructed  
ground from RFGND back to the ground of the battery should be  
ensured. A 4-layer board helps, as well as flooding the top layer.  
The ground paths should not have any vias and should be wide  
tracks.  
The layout of the board is crucial to ensuring low levels of  
spurious and harmonics.  
Decoupling  
Decoupling capacitors (high frequency 22 pF, low frequency  
100 nF) should be placed as close as possible to the supply pins  
on the part. Low size 0402 and 0603 components are recom-  
mended for the high frequency rejection on the supply.  
Regulator Stability  
Supply  
A minimum of 1 μF is needed on both CREG1 and CREG2 to ensure  
stability. An additional 22 pF capacitor can be added to reject  
higher frequency noise. Because many of the internal blocks  
run off the regulator, it is critical to reduce its noise. Low size  
0402 and 0603 components are recommended for the high  
frequency rejection on the supply.  
The supply tracks can be routed through vias, because they act  
as free inductors and make layout easier on a 2-layer board  
(see the Decoupling section). Tracks should be wide.  
Digital Lines  
Digital lines should contain a large resistor in series. This  
impedance blocks signals of many frequencies, including  
harmonics and the carrier frequency. Long control lines can  
act as antennae. It can be useful to add capacitance to ground.  
There is some capacitance to ground provided by the lines and  
at the input of the digital pins.  
Rev. A | Page 10 of 12  
 
ADF7901  
OUTLINE DIMENSIONS  
7.90  
7.80  
7.70  
24  
13  
12  
4.50  
4.40  
4.30  
6.40 BSC  
1
PIN 1  
0.65  
BSC  
1.20  
MAX  
0.15  
0.05  
0.75  
0.60  
0.45  
8°  
0°  
0.30  
0.19  
0.20  
0.09  
SEATING  
PLANE  
0.10 COPLANARITY  
COMPLIANT TO JEDEC STANDARDS MO-153AD  
Figure 9. 24-Lead Thin Shrink Small Outline Package [TSSOP]  
(RU-24)  
Dimensions shown in millimeters  
ORDERING GUIDE  
Model  
ADF7901BRU  
ADF7901BRU-REEL  
ADF7901BRU-REEL7  
ADF7901BRUZ1  
ADF7901BRUZ-RL1  
ADF7901BRUZ-RL71  
EVAL-ADF7901EB  
Temperature Range  
Package Description  
Package Option  
RU-24  
RU-24  
RU-24  
RU-24  
0°C to 50°C  
0°C to 50°C  
0°C to 50°C  
0°C to 50°C  
0°C to 50°C  
0°C to 50°C  
24-Lead Thin Shrink Small Outline Package (TSSOP)  
24-Lead Thin Shrink Small Outline Package (TSSOP)  
24-Lead Thin Shrink Small Outline Package (TSSOP)  
24-Lead Thin Shrink Small Outline Package (TSSOP)  
24-Lead Thin Shrink Small Outline Package (TSSOP)  
24-Lead Thin Shrink Small Outline Package (TSSOP)  
Evaluation Board  
RU-24  
RU-24  
1 Z = Pb-free part.  
Rev. A| Page 11 of 12  
 
ADF7901  
NOTES  
©2006 Analog Devices, Inc. All rights reserved. Trademarks and  
registered trademarks are the property of their respective owners.  
D05349-0-3/06(A)  
Rev. A | Page 12 of 12  
 
 
 

相关型号:

ADF7901BRUZ

High Performance ISM Band ASK/FSK Transmitter IC
ADI

ADF7901BRUZ

TELECOM, CELLULAR, RF AND BASEBAND CIRCUIT, PDSO24, LEAD FREE, MO-153AD, TSSOP-24
ROCHESTER

ADF7901BRUZ-REEL

TELECOM, CELLULAR, RF AND BASEBAND CIRCUIT, PDSO24, MO-153AD, TSSOP-24
ADI

ADF7901BRUZ-REEL7

TELECOM, CELLULAR, RF AND BASEBAND CIRCUIT, PDSO24, MO-153AD, TSSOP-24
ADI

ADF7901BRUZ-RL

High Performance ISM Band ASK/FSK Transmitter IC
ADI

ADF7901BRUZ-RL1

High Performance ISM Band OOK/FSK Transmitter IC
ADI

ADF7901BRUZ-RL7

TELECOM, CELLULAR, RF AND BASEBAND CIRCUIT, PDSO24, LEAD FREE, MO-153AD, TSSOP-24
ADI

ADF7901BRUZ-RL7

TELECOM, CELLULAR, RF AND BASEBAND CIRCUIT, PDSO24, LEAD FREE, MO-153AD, TSSOP-24
ROCHESTER

ADF7901BRUZ-RL71

High Performance ISM Band OOK/FSK Transmitter IC
ADI

ADF7901BRUZ1

High Performance ISM Band OOK/FSK Transmitter IC
ADI

ADF7901_06

High Performance ISM Band OOK/FSK Transmitter IC
ADI

ADF7902

ISM Band FSK Receiver IC
ADI