AOZ8007 [AOS]

Ultra-Low Capacitance TVS Diode Array; 超低电容TVS二极管阵列
AOZ8007
型号: AOZ8007
厂家: ALPHA & OMEGA SEMICONDUCTORS    ALPHA & OMEGA SEMICONDUCTORS
描述:

Ultra-Low Capacitance TVS Diode Array
超低电容TVS二极管阵列

二极管 电视
文件: 总14页 (文件大小:550K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
AOZ8007  
Ultra-Low Capacitance TVS Diode Array  
General Description  
Features  
The AOZ8007 is a transient voltage suppressor array  
designed to protect high speed data lines such as HDMI  
and Gigabit Ethernet from damaging ESD events.  
ESD protection for high-speed data lines:  
IEC 61000-4-2, level 4 (ESD) immunity test  
±15kV (air discharge) and ±8kV (contact discharge)  
Human Body Model (HBM) ±15kV  
Array of surge rated diodes with internal TVS diode  
Small package saves board space  
Protects four I/O lines  
This device incorporates eight surge rated, low capaci-  
tance steering diodes and a TVS in a single package.  
During transient conditions, the steering diodes direct the  
transient to either the positive side of the power supply  
line or to ground.  
Low capacitance between I/O lines: 0.47pF  
Low clamping voltage  
The AOZ8007 provides a typical line to line capacitance  
of 0.47pF and low insertion loss up to 2.58GHz providing  
greater signal integrity making it ideally suited for HDMI  
1.3 applications, such as Digital TVs, DVD players,  
set-top boxes and mobile computing devices.  
Low operating voltage: 5.0V  
Applications  
HDMI ports  
The AOZ8007 comes in RoHS compliant, tiny SOT-23-6  
and MSOP-10 packages and is rated -40°C to +85°C  
junction temperature range.  
Monitors and flat panel displays  
Set-top box  
USB 2.0 power and data line protection  
Video graphics cards  
Digital Video Interface (DVI)  
10/100/1000 Ethernet  
Notebook computers  
The MSOP package features a flow through layout  
design.  
Typical Application  
AOZ8007  
AOZ8007  
TX2+  
TX2-  
RX2+  
RX2-  
TX1+  
RX1+  
TX1-  
RX1-  
HDMI  
HDMI  
Transmitter  
Receiver  
TX0+  
RX0+  
TX0-  
RX0-  
CLK+  
CLK-  
CLK+  
CLK-  
Connector  
Connector  
AOZ8007  
AOZ8007  
Figure 1. HDMI Ports  
www.aosmd.com  
Rev. 2.1 August 2008  
Page 1 of 14  
AOZ8007  
Ordering Information  
Part Number  
Ambient Temperature Range  
Package  
Environmental  
AOZ8007CI  
AOZ8007FI  
-40°C to +85°C  
SOT-23-6  
MSOP-10  
RoHS Compliant  
All AOS products are offered in packages with Pb-free plating and compliant to RoHS standards.  
Parts marked as Green Products (with “Lsuffix) use reduced levels of Halogens, and are also RoHS compliant.  
Please visit www.aosmd.com/web/quality/rohs_compliant.jsp for additional information.  
Pin Configuration  
1
2
3
6
5
4
1
2
3
4
5
10  
9
CH1  
VN  
CH4  
VP  
CH1  
CH2  
VN  
NC  
NC  
VP  
NC  
NC  
8
7
CH3  
CH4  
6
CH2  
CH3  
SOT23-6  
(Top View)  
MSOP-10  
(Top View)  
Absolute Maximum Ratings  
Exceeding the Absolute Maximum ratings may damage the device.  
Parameter  
Rating  
Storage Temperature (T )  
-65°C to +150°C  
±8kV  
S
(1)  
ESD Rating per IEC61000-4-2, contact  
(1)  
ESD Rating per IEC61000-4-2, air  
±15kV  
(2)  
ESD Rating per Human Body Model  
±15kV  
Notes:  
1. IEC 61000-4-2 discharge with C  
= 150pF, R  
= 330.  
Discharge  
Discharge  
2. Human Body Discharge per MIL-STD-883, Method 3015 C  
= 100pF, R  
= 1.5k.  
Discharge  
Discharge  
Maximum Operating Ratings  
Parameter  
Rating  
Junction Temperature (T )  
-40°C to +125°C  
J
Rev. 2.1 August 2008  
www.aosmd.com  
Page 2 of 14  
AOZ8007  
Electrical Characteristics  
T = 25°C unless otherwise specified. Specifications in BOLD indicate a temperature range of -40°C to +85°C.  
A
Symbol  
Parameter  
Conditions  
Min.  
Typ. Max. Units  
(3)  
V
Reverse Working Voltage  
Between VP and VN  
5.5  
V
V
RWM  
(4)  
V
Reverse Breakdown Voltage I = 1mA, between VP and VN  
6.6  
BR  
T
I
Reverse Leakage Current  
Diode Forward Voltage  
V
= 5V, between VP and VN  
1
1
µA  
V
R
RWM  
V
I = 15mA  
0.70  
0.85  
F
F
(5)  
(5)  
V
Channel Clamp Voltage  
Positive Transients  
Negative Transient  
I
I
I
= 1A, tp = 100ns, any I/O pin to Ground  
CL  
PP  
PP  
PP  
10.50  
-2.00  
V
V
Channel Clamp Voltage  
Positive Transients  
Negative Transient  
= 5A, tp = 100ns, any I/O pin to Ground  
12.50  
-3.50  
V
V
(5)  
Channel Clamp Voltage  
Positive Transients  
Negative Transient  
= 12A, tp = 100ns, any I/O pin to Ground  
16.00  
-5.50  
V
V
(6)  
C
Channel Input Capacitance  
V = 0V, f = 1MHz, any I/O pin to Ground  
1.0  
1.05  
0.50  
0.85  
pF  
pF  
pF  
j
R
(6)  
V = 0V, f = 1MHz, between I/O pins  
0.47  
0.75  
R
V = 3.3V, V = 1.65V, f = 1MHz, any I/O pin to  
P
R
Ground  
V = 5.0V, V = 2.5V, f = 1MHz, any I/O pins to  
ground  
0.75  
0.85  
0.03  
pF  
pF  
P
R
C  
Channel Input Capacitance  
Matching  
V = 0V, f = 1MHz, between I/O pins  
R
j
Notes:  
3. The working peak reverse voltage, V  
, should be equal to or greater than the DC or continuous peak operating voltage level.  
RWM  
4. V is measured at the pulse test current I .  
BR  
T
5. Measurements performed using a 100ns Transmission Line Pulse (TLP) system.  
6. Measure performed with no external capacitor on V .  
P
Rev. 2.1 August 2008  
www.aosmd.com  
Page 3 of 14  
AOZ8007  
Typical Operating Characteristics  
Clamping Voltage vs. Peak Pulse Current  
(tperiod = 100ns, tr = 1ns)  
15  
Forward Voltage vs. Forward Current  
(tperiod = 100ns, tr = 1ns)  
7
6
5
4
3
2
1
0
14  
13  
12  
11  
10  
9
8
7
6
5
0
2
4
6
8
10  
12  
0
2
4
6
8
10  
12  
14  
Peak Pulse Current (A)  
Forward Current (A)  
Insertion Loss vs. Frequency  
Capacitance vs. Reverse Voltage  
3
0
1.5  
1
VP = Floating  
VP = Floating  
-3dB  
2,565MHz  
-3  
VP = 3.3V  
-6  
0.5  
0
-9  
-12  
0
0.5  
1
1.5  
2
2.5  
3
3.5  
4
4.5  
5
1
10  
100  
1,000  
10,000  
Reverse Volts, Vr (V)  
Frequency (MHz)  
ESD Response (8kV Contact per IEC61000-4-2)  
Rev. 2.1 August 2008  
www.aosmd.com  
Page 4 of 14  
AOZ8007  
Application Information  
The AOZ8007 TVS is design to protect four high speed  
data lines from ESD and transient over-voltage by  
clamping them to a fixed voltage. When the voltages on  
the protected lines exceed the limit, the internal steering  
diode are forward bias will conduct the harmful transient  
away from the sensitive circuitry. As system frequency  
increase, printed circuit board layout becomes more  
complex. A successful high speed board must integrate  
the device and traces while avoiding signal transmission  
problems associated with HDMI data speed.  
transient over-voltages by clamping them to a fixed refer-  
ence. The low inductance and construction minimizes  
voltage overshoot during high current surges. When the  
voltage on the protected line exceeds the reference  
voltage the internal steering diodes are forward biased,  
conducting the transient current away from the sensitive  
circuitry. The AOZ8007 is designed for the ease of PCB  
layout by allowing the traces to run underneath the  
device. The pinout of the AOZ8007 is design to simply  
drop onto the IO lines of a High Definition Multimedia  
Interface (HDMI) design without having to divert the  
signal lines that may add more parasitic inductance.  
Pins 1, 2, 4 and 5 are connected to the internal TVS  
devices and pins 6, 7, 9 and 10 are no connects. The  
no connects was done so the package can be securely  
soldered onto the PCB surface. See Figure 2.  
High Speed HDMI PCB Layout Guidelines  
Printed circuit board layout is the key to achieving the  
highest level of surge immunity on power and data lines.  
The location of the protection devices on the PCB is the  
simplest and most important design rule to follow. The  
AOZ8007 devices should be located as close as possible  
to the noise source. The placement of the AOZ8007  
devices should be used on all data and power lines that  
enter or exit the PCB at the I/O connector. In most  
systems, surge pulses occur on data and power lines that  
enter the PCB through the I/O connector. Placing the  
AOZ8007 devices as close as possible to the noise  
source ensures that a surge voltage will be clamped  
before the pulse can be coupled into adjacent PCB  
traces. In addition, the PCB should use the shortest  
possible traces. A short trace length equates to low  
impedance, which ensures that the surge energy will be  
dissipated by the AOZ8007 device. Long signal traces  
will act as antennas to receive energy from fields that are  
produced by the ESD pulse. By keeping line lengths as  
short as possible, the efficiency of the line to act as an  
antenna for ESD related fields is reduced. Minimize inter-  
connecting line lengths by placing devices with the most  
interconnect as close together as possible. The protec-  
tion circuits should shunt the surge voltage to either the  
reference or chassis ground. Shunting the surge voltage  
directly to the IC’s signal ground can cause ground  
bounce. The clamping performance of TVS diodes on a  
single ground PCB can be improved by minimizing the  
impedance with relatively short and wide ground traces.  
The PCB layout and IC package parasitic inductances  
can cause significant overshoot to the TVS’s clamping  
voltage. The inductance of the PCB can be reduced by  
using short trace lengths and multiple layers with sepa-  
rate ground and power planes. One effective method to  
minimize loop problems is to incorporate a ground plane  
in the PCB design.  
CH 1  
CH 2  
VN  
CH 1  
CH 2  
VP  
CH 3  
CH 4  
CH 3  
CH 4  
Figure 2. Flow through Layout for two Line Pair  
It is crucial that the layout is successful for a HDMI  
design PCB board. Some of the problems associated  
with high speed design are matching impedance of the  
traces and to minimize the crosstalk between parallel  
traces. This application note is to provide you as much  
information to successfully design a high speed PCB  
using Alpha & Omega devices.  
The HDMI video signals are transmitted on a very high  
speed pair of traces and any amount of capacitance,  
inductance or even bends in a trace can cause the  
impedance of a differential pair to drop as much as 40.  
This is not desirable because HDMI ports must maintain  
a 100±15% on each of the four pairs of its differential  
lines per HDMI Compliance Test Specifications. The  
HDMI CTS specifies that the impedance on the differen-  
tial pair of a receiver must be measured using a Time  
Domain Reflectometry method with a pulse rise time of  
200pS. The TDR measurements of the PCB traces  
allows to locate and model discontinuities cause by the  
geometrical features of a bend and by the frequency-  
dependant losses of the trace itself. These fast edge  
rates can contribute to noise and crosstalk, depending on  
the traces and PCB dielectric construction material.  
The AOZ8007 ultra-low capacitance TVS is designed to  
protect four high speed data transmission lines from  
Rev. 2.1 August 2008  
www.aosmd.com  
Page 5 of 14  
AOZ8007  
Material selection is another aspect that determines good  
characteristic impedance in the lines. Different material  
will give you different results. The dielectric material will  
By solving for Zo you can calculate the differential  
impedance with the equation below.  
D
h
0.96  
---  
have the dielectric constant (ε ).Where Q , Q = charges,  
r
1
2
(4)  
Zdiff = 2 × Zo 1 0.48e  
Zdiff = 100.77  
r = distance between charges (m), F = force(N),  
ε = permittivity of dielectric (F/m).  
Q Q  
1
2
2
F =  
---------------  
(1)  
4πεr  
Adjust the trace width, height, distance between the  
traces and FR4 thickness to obtain the desired 100Ω  
differential impedance. The general rule of thumb is to  
route the traces as short as possible, use differential  
routing strategies whenever feasible and match the  
length and bends to each of the differential traces.  
Each PCB substrate has a different relative dielectric  
constant. The dielectric constant is the permittivity of a  
relative that of empty space. Where ε = dielectric  
r
constant, ε = permittivity, and ε = permittivity of empty  
o
space.  
The graphs below show the differential impedance with  
varying trace width without the AOZ8007 MSOP-10  
package part on it. Each of the graphs and board layout  
represent changing trace width from 50to 80in  
increment of 10.  
ε
ε =  
----  
(2)  
r
ε
o
The dielectric constant affects the impedance of a trans-  
mission line and can propagate faster in materials that  
have a lower ε . The frequency in your design will depend  
r
on the material being used. With equation 1 you can  
determine the type of material to use. If higher frequency  
is required other board material maybe considered.  
GETEK is another material that can be used in high  
speed boards. They have a typical ε between 3.6 to 4.0.  
r
The most common type of dielectric material used for  
PCB is FR-4. Typical dielectric constant for FR-4 is  
between 4.0 to 4.5. Most PCB manufacture will be able to  
give you the exact value of the FR-4 dielectric constant.  
Once you determined the dielectric constant of the board  
material you can start to calculate the impedance of each  
trace. Below are the formulas for a microstrip layout. This  
impedance is dependant on the width of the microstrip  
(W) the thickness (t) of the trace and the height (h) of the  
FR4 material, and (D) trace edge to edge spacing.  
Figure 4. 100Differential Impedance  
Max 103, Min 97Ω  
t
W
D
W
Trace  
H
Dielectric Material  
ε
r
Ground  
Figure 3.  
Typical value of W = 12.6 mil, h = 10mils, D = 10mils,  
t = 1.4mils and ε = 4.0 with the equation below for a  
microstrip impedance yields:  
r
Figure 5. 120Differential Impedance  
Max 110, Min 102Ω  
87  
5.98 × h  
---------------------  
0.8W + t  
Zo =  
= ln  
--------------------------  
(3)  
ε + 1.41  
r
Zo = 61.73Ω  
Rev. 2.1 August 2008  
www.aosmd.com  
Page 6 of 14  
AOZ8007  
X
Zo = 61Ω  
Zo = 61Ω  
C(TVS)  
Z1  
Figure 7.  
Z
1
K =  
X =  
(5)  
(6)  
------  
Z
0
Figure 6. 140Differential Impedance  
Max 102, Min 92Ω  
Z C  
--------------------- ---------------  
K
0
TVS  
2
τ
K 1  
Z is the normal 61differential impedance on the trace.  
0
Z is the needed impedance to compensate for the  
1
added C  
(TVS)  
K is defined as the unloaded impedance of the adjusted  
trace.  
X is the length of the trace needed for the compensation.  
τ is the propagation delay time required for a signal to  
travel from one point to another. This value should be  
less than 200pS.  
Figure 7. 160Differential Impedance  
Max 123, Min 109Ω  
140  
From the above method the designer should layout the  
boards with a 50common mode trace. The result  
should give you approximately 100differential imped-  
120  
100  
80  
60  
40  
20  
0
Max.  
Min.  
ance. Z is the impedance that you choose in order to  
1
compensate the TVS capacitance. Based on Z value,  
1
we can get the length of the segment from the above  
equations. With the value of Z = 80, Zo = 61,  
1
C
= 0.94 and τ = 180. The X(mils) equates to  
(TVS)  
580 mils.  
50  
55  
60  
65  
70  
75  
80  
Page 8 has a series of graph that represent changing  
width and length of the trace from 50to 80in  
Common Mode Impedance ()  
increment of 10with a MSOP-10 package solder onto  
the board. As you can observe from the graphs, a small  
incremental capacitance that is added to the differential  
lines can significantly decrease the differential imped-  
ance. Thus violated the HDMI specification of 100±15%.  
Figure 8. Differential Impedance  
By adding a TVS onto the traces it can have a large  
effect on the impedance of the line. This addition of a  
capacitance added to a 100differential transmission  
line without any compensation may decrease the  
impedance as much as 20or more. Below is a formula  
to calculate the length for the compensation of C  
.
(TVS)  
Rev. 2.1 August 2008  
www.aosmd.com  
Page 7 of 14  
AOZ8007  
Figure 10. 100Differential Impedance with  
AOZ8007 MSOP-10 Package on it  
Max. 97, Min. 80Ω  
Figure 12. 140Differential Impedance with  
AOZ8007 MSOP-10 Package on it  
Max. 102, Min. 92Ω  
Figure 11. 120Differential Impedance with  
AOZ8007 MSOP-10 Package on it  
Max. 99, Min. 86Ω  
Figure 13. 160Differential Impedance with  
AOZ8007 MSOP-10 Package on it  
Max. 101, Min. 95Ω  
From Figure 13 we are able to get the best result from  
using all of the equation above. With the value of  
Table 1. AOZ8007 MSOP-10 HDMI Evaluation Board  
Specification  
Z = 80, Z = 61, C = 0.94, τ = 180 and from  
1
0
(TVS)  
Number of layers  
4
Table 1. The X(mils) equates to 580mils to give the best  
compensated differential impedance on the traces for the  
added capacitance from the AOZ8007.  
Copper Trace Thickness  
Dielectric Constant εr  
Overall Board Thickness  
1.4 mils  
4
62 mils  
Dielectric thickness between top and ground layer 10 mils  
Rev. 2.1 August 2008  
www.aosmd.com  
Page 8 of 14  
AOZ8007  
Conclusion  
This application section discusses ESD protection while  
maintaining the differential impedance of a HMDI sink  
device. Since the TVS add capacitance we must design  
the board to meet the HDMI requirements. This applica-  
tion note is a guideline to calculate and layout the PCB.  
Different board manufacture and process will fluctuate  
and will cause the final board to vary slightly.You must  
carefully plan out a successful high speed HDMI PCB.  
Factor such as PCB stack up, ground bounce, crosstalk  
and signal reflection can interfere with a signal. The  
layout, trace routing, board materials and impedance  
calculation discussed in this application note can help  
you design a more effective PCB using the AOZ8007  
devices.  
100Ω  
Differential  
132Ω  
Differential  
580 mils  
Figure 14. Recommend Layout for MSOP-10 Package  
100Ω  
Differential  
Table 2. AOZ8007 SOT-23-6 Evaluation Board  
Specifications  
Number of layers  
4
Copper Trace Thickness  
Dielectric Constant εr  
Overall Board Thickness  
1.4 mils  
4
62 mils  
Dielectric thickness between top and ground layer 10 mils  
132Ω  
Differential  
580 mils  
Total Distance  
Figure 15. Recommended Layout for SOT-23 Package  
Rev. 2.1 August 2008  
www.aosmd.com  
Page 9 of 14  
AOZ8007  
Package Dimensions, SOT23-6L  
Gauge Plane  
c
Seating Plane  
0.25mm  
D
e1  
L
E
E1  
θ1  
b
e
A2  
A
.010mm  
A1  
Dimensions in millimeters  
Dimensions in inches  
Symbols Min. Nom. Max.  
Symbols Min.  
Nom. Max.  
RECOMMENDED LAND PATTERN  
A
A1  
A2  
b
0.90  
0.00  
0.80  
0.30  
0.08  
2.70  
2.50  
1.50  
1.25  
0.15  
1.20  
0.50  
0.20  
3.10  
3.10  
1.70  
A
A1  
A2  
b
0.035  
0.00  
0.049  
0.006  
1.10  
0.031 0.043 0.047  
0.012 0.016 0.020  
0.003 0.005 0.008  
0.106 0.114 0.122  
0.098 0.110 0.122  
0.059 0.063 0.067  
0.037 BSC  
0.40  
2.40  
c
0.13  
c
D
2.90  
D
0.80  
E
2.80  
E
E1  
e
1.60  
E1  
e
0.95  
0.63  
0.95 BSC  
1.90 BSC  
UNIT: mm  
e1  
L
e1  
L
0.075 BSC  
0.30  
0.60  
0.012  
0.024  
θ1  
0°  
8°  
θ1  
0°  
8°  
Notes:  
1. Package body sizes exclude mold flash and gate burrs. Mold flash at the non-lead sides should be less than 5 mils each.  
2. Dimension “L” is measured in gauge plane.  
3. Tolerance 0.100mm (4 mil) unless otherwise specified.  
4. Followed from JEDEC MO-178C & MO-193C.  
6. Controlling dimension is millimeter. Converted inch dimensions are not necessarily exact.  
Rev. 2.1 August 2008  
www.aosmd.com  
Page 10 of 14  
AOZ8007  
Tape and Reel Dimensions, SOT23-6L  
Tape  
P1  
D1  
T
P2  
E1  
E2  
E
B0  
K0  
A0  
D0  
P0  
E2  
Feeding Direction  
T
Unit: mm  
Package  
A0  
B0  
K0  
D0  
D1  
E
E1  
P0  
P1  
P2  
1.00  
Min.  
1.50  
±0.10  
SOT-23  
(8mm)  
3.15  
±0.10  
3.20  
±0.10  
1.40  
±0.10  
8.00  
±0.30  
1.75  
±0.10  
3.50  
±0.05  
4.00  
4.00  
2.00  
0.25  
±0.05  
±0.10 ±0.10 ±0.05  
Reel  
W1  
S
G
V
N
K
M
R
H
Unit: mm  
W
Tape Size  
8mm  
Reel Size  
ø180  
M
N
W
W1  
11.40  
H
K
S
G
R
V
ø180.00  
±0.50  
ø60.50  
9.00  
±0.30  
ø13.00  
±1.00 +0.50 / -0.20  
10.60  
2.00  
±0.50  
ø9.00  
5.00  
18.00  
Leader/Trailer and Orientation  
Trailer Tape  
Leader Tape  
Components Tape  
(300mm min., 75 Empty Pockets)  
(500mm min., 125 Empty Pockets)  
Orientation in Pocket  
Rev. 2.1 August 2008  
www.aosmd.com  
Page 11 of 14  
AOZ8007  
Package Dimensions, MSOP-10L  
Gauge Plane  
Seating Plane  
0.25  
L
E1  
E
D
12°(4x)  
A2  
A
A1  
b
e
RECOMMENDED LAND PATTERN  
Dimensions in millimeters  
Symbols Min. Nom. Max.  
Dimensions in inches  
Symbols Min. Nom. Max.  
A
A1  
A2  
b
0.81  
0.05  
0.76  
0.15  
0.13  
2.90  
4.70  
2.90  
1.02  
1.12  
0.15  
0.97  
0.30  
0.23  
3.10  
5.10  
3.10  
A
A1  
A2  
b
0.032 0.040 0.044  
0.002 0.006  
0.76  
0.30  
0.86  
0.20  
0.15  
3.00  
4.90  
3.00  
0.50  
0.53  
0.030 0.034 0.038  
0.006 0.008 0.012  
0.005 0.006 0.009  
0.114 0.118 0.122  
0.185 0.193 0.201  
0.114 0.118 0.122  
C
D
E
C
D
E
4.37  
E1  
e
E1  
e
0.0197  
0.50  
L
0.40  
0.66  
0.10  
6°  
L
0.016 0.021 0.026  
y
y
0.004  
θ
0°  
θ
0°  
6°  
UNIT: mm  
Notes:  
1. All dimensions are in millimeters.  
2. Tolerance 0.10mm unless otherwise specified.  
3. Package body sizes exclude mold flash and gate burrs. Mold flash at the non-lead sides should be less than 5 mils each.  
4. Dimension L is measured in gauge plane.  
5. Controlling dimension is millimeter, converted inch dimensions are not necessarily exact.  
Rev. 2.1 August 2008  
www.aosmd.com  
Page 12 of 14  
AOZ8007  
Tape and Reel Dimensions, MSOP-10  
Carrier Tape  
P1  
P2  
D1  
T
E1  
E2  
E
B0  
K0  
D0  
A0  
Feeding Direction  
P0  
Section Y-Y'  
UNIT: mm  
Package  
A0  
B0  
K0  
D0  
D1  
1.5  
E
E1  
E2  
P0  
P1  
P2  
T
MSOP-10  
(12mm)  
5.3  
0.1  
3.4  
0.1  
1.4  
0.1  
1.6  
12.0 1.75  
0.3  
5.50  
0.05  
8.00  
0.10  
4.00  
0.05  
2.00  
0.05  
0.30  
0.05  
0.1 +0.1/-0  
0.10  
W1  
Reel  
S
G
V
N
K
M
R
H
W
UNIT: mm  
Tape Size Reel Size  
12mm ø330  
M
N
W
W1  
H
K
S
G
R
V
ø330  
0.5  
ø97.0 13.00 17.40  
1.0  
ø13.0  
+0.5/-0.2  
10.60  
2.0  
0.5  
Leader/Trailer and Orientation  
Trailer Tape  
300mm min. or  
75 empty sockets  
Components Tape  
Orientation in Pocket  
Leader Tape  
500mm min. or  
125 empty sockets  
Rev. 2.1 August 2008  
www.aosmd.com  
Page 13 of 14  
AOZ8007  
Part Marking  
AOZ8007CI  
(SOT-23)  
Assembly  
Lot Code  
AEOW  
Week & Year Code  
Part Number Code  
Option & Assembly Location Code  
AOZ8007FI  
(MSOP-10)  
8007  
Part Number Code, Underscore Denotes Green Part  
IO76  
P11  
Product Name Extension Character  
Week Code  
Year Code  
Assembly Lot Code  
Option Code  
Assembly Location Code  
This datasheet contains preliminary data; supplementary data may be published at a later date.  
Alpha & Omega Semiconductor reserves the right to make changes at any time without notice.  
LIFE SUPPORT POLICY  
ALPHA & OMEGA SEMICONDUCTOR PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL  
COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS.  
As used herein:  
1. Life support devices or systems are devices or  
systems which, (a) are intended for surgical implant into  
the body or (b) support or sustain life, and (c) whose  
failure to perform when properly used in accordance  
with instructions for use provided in the labeling, can be  
reasonably expected to result in a significant injury of  
the user.  
2. A critical component in any component of a life  
support, device, or system whose failure to perform can  
be reasonably expected to cause the failure of the life  
support device or system, or to affect its safety or  
effectiveness.  
Rev. 2.1 August 2008  
www.aosmd.com  
Page 14 of 14  

相关型号:

AOZ8007CI

Ultra-Low Capacitance TVS Diode Array
AOS

AOZ8007FI

Ultra-Low Capacitance TVS Diode Array
AOS

AOZ8010

8-Line EMI Filter with Integrated ESD Protection
AOS

AOZ8010DIL

8-Line EMI Filter with Integrated ESD Protection
AOS

AOZ8010DTL

8-Line EMI Filter with Integrated ESD Protection
AOS

AOZ8011

8-Line EMI Filter with Integrated ESD Protection
AOS

AOZ8011DI

8-Line EMI Filter with Integrated ESD Protection
AOS

AOZ8013

4-Line EMI Filter with Integrated ESD Protection
AOS

AOZ8013DIL

4-Line EMI Filter with Integrated ESD Protection
AOS

AOZ8014

4-Line EMI Filter with Integrated ESD Protection
AOS

AOZ8014DI

4-Line EMI Filter with Integrated ESD Protection
AOS

AOZ8015

6-Line EMI Filter with Integrated ESD Protection
AOS