810251AGILFT [IDT]
VCXO and Synchronous Ethernet Jit ter At tenuator;型号: | 810251AGILFT |
厂家: | INTEGRATED DEVICE TECHNOLOGY |
描述: | VCXO and Synchronous Ethernet Jit ter At tenuator 时钟 光电二极管 外围集成电路 石英晶振 压控振荡器 晶体 |
文件: | 总15页 (文件大小:238K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
VCXO and Synchronous Ethernet
Jitter Attenuator
810251I
Data Sheet
General Description
Features
The 810251I is a high performance, low jitter/low phase noise
VCXO. The 810251i uses a low frequency and low cost pullable
crystal to achieve jitter attenuation for synchronous Ethernet
applications. The 810251I can take an input of either 25MHz or
125MHz and produce a single LVCMOS output of 25MHz.
• One single-ended output (LVCMOS or LVTTL levels),
output Impedance: 15
• Phase jitter attenuation by the VCXO-PLL using a 25MHz pullable
external crystal (XTAL)
• Input frequencies: 25MHz or 125MHz
• Output frequency: 25MHz
The device is packaged in a small 16 lead TSSOP package and is
ideal for use on space constrained boards typically encountered in
most synchronous ethernet applications.
• PLL loop bandwidth adjustable by external components
• 25MHz or 125MHz auto input frequency detect
• Full 3.3V or 2.5V supply voltage
Applications
• -40°C to 85°C ambient operating temperature
• Available in lead-free (RoHS 6) package
• Synchronous Ethernet v0.39a
• End equipment compliant with Std IEEE 802.039a
Pin Assignment
Block Diagram
PLL_SEL
16 CLK_IN
1
2
(External loop
filter inputs.)
VDD
15
GND
Reserved
Q
LF1 LF0
14
13
12
11
10
9
LF1
3
4
5
6
7
8
LF0
OE
VDDO
OE
GND
25MHz
XTAL_IN
XTAL_OUT
GND
VDDA
VDD
(25MHz or 125MHz
input frequency auto
detect)
810251I
CLK_IN
Pre-
divider
16-Lead TSSOP
PFD
CP
VCXO
1
0
Q
4.4mm x 5.0mm x 0.925mm
package body
G Package
(÷1 or ÷5)
25MHz
VCXO-PLL
Top View
©2016 Integrated Device Technology, Inc
1
Revision B March 3, 2016
810251I Data Sheet
Table 1. Pin Descriptions
Number
Name
Type
Description
When logic HIGH, the VCXO-PLL is enabled. When LOW, the VCXO-PLL is in
bypass mode. LVCMOS/LVTTL interface levels.
1
PLL_SEL
Input
Pullup
2, 9, 12
GND
Reserved
Q
Power
Power supply ground.
3
Reserved
Output
Power
Input
Reserved pin. Do not connect.
4
5
Single-ended clock output. LVCMOS/ LVTTL interface levels.
Output power supply pin.
VDDO
OE
6
Pullup
Output enable pin for Q output. LVCMOS/LVTTL interface levels.
Analog supply pin.
7
VDDA
VDD
Power
Power
8, 15
Core supply pins.
10,
11
XTAL_OUT,
XTAL_IN
Input
VCXO crystal oscillator interface. XTAL_IN is the input. XTAL_OUT is the output.
Analog
Input/
Output
13, 14
16
LF0, LF1
CLK_IN
Loop filter connection node pins.
Input
Pulldown
Single-ended clock input. LVCMOS/LVTTL interface levels.
NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.
Table 2. Pin Characteristics
Symbol
Parameter
Test Conditions
Minimum
Typical
Maximum
Units
pF
CIN
Input Capacitance
4
8
VDD, VDDO = 3.465V
VDD, VDDO = 2.625V
pF
CPD
Power Dissipation Capacitance
5
pF
RPULLUP
Input Pullup Resistor
51
51
15
20
k
k
RPULLDOWN Input Pulldown Resistor
V
DDO = 3.3V 5%
ROUT Output Impedance
VDDO = 2.5V 5%
©2016 Integrated Device Technology, Inc
2
Revision B March 3, 2016
810251I Data Sheet
Absolute Maximum Ratings
NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device.
These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond
those listed in the DC Characteristics or AC Characteristics is not implied. Exposure to absolute maximum rating conditions for
extended periods may affect product reliability.
Item
Rating
Supply Voltage, VDD
Inputs, VI
4.6V
-0.5V to VDD + 0.5V
-0.5V to VDD + 0.5V
92.4C/W (0 mps)
-65C to 150C
Outputs, VO
Package Thermal Impedance, JA
Storage Temperature, TSTG
DC Electrical Characteristics
Table 3A. Power Supply DC Characteristics, VDD = VDDO = 3.3V 5%, TA = -40°C to 85°C
Symbol
VDD
Parameter
Test Conditions
Minimum
3.135
Typical
3.3
Maximum
Units
V
Core Supply Voltage
Analog Supply Voltage
Output Supply Voltage
Power Supply Current
Analog Supply Current
Output Supply Current
3.465
VDD
3.465
40
VDDA
VDDO
IDD
VDD – 0.07
3.135
3.3
V
3.3
V
mA
mA
mA
IDDA
7
IDDO
No Load
5
Table 3B. Power Supply DC Characteristics, VDD = VDDO = 2.5V 5%, TA = -40°C to 85°C
Symbol
VDD
Parameter
Test Conditions
Minimum
2.375
Typical
2.5
Maximum
Units
V
Core Supply Voltage
Analog Supply Voltage
Output Supply Voltage
Power Supply Current
Analog Supply Current
Output Supply Current
2.625
VDD
2.625
35
VDDA
VDDO
IDD
VDD – 0.07
2.375
2.5
V
2.5
V
mA
mA
mA
IDDA
7
IDDO
No Load
5
©2016 Integrated Device Technology, Inc
3
Revision B March 3, 2016
810251I Data Sheet
Table 3C. LVCMOS/LVTTL DC Characteristics, VDD = VDDO = 3.3V 5% or 2.5V 5%, TA = -40°C to 85°C
Symbol Parameter
Test Conditions
VDD = 3.465V
Minimum
Typical
Maximum
VDD + 0.3
VDD + 0.3
0.8
Units
V
2
Input
VIH
High Voltage
VDD = 2.625V
1.7
-0.3
-0.3
V
VDD = 3.465V
V
Input
VIL
Low Voltage
VDD = 2.625V
0.7
V
CLK_IN
VDD = VIN = 3.465V or 2.625V
150
µA
µA
µA
µA
V
Input
IIH
High Current
OE, PLL_SEL
CLK_IN
V
DD = VIN = 3.465V or 2.625V
5
VDD = 3.465V or 2.625V, VIN = 0V
VDD = 3.465V or 2.625V, VIN = 0V
VDDO = 3.3V 5%
-5
-150
2.6
Input
IIL
Low Current
OE, PLL_SEL
VOH
Output High Voltage; NOTE 1
Output Low Voltage; NOTE 1
VDDO = 2.5V 5%
1.8
V
VDDO = 3.3V 5%
0.6
0.5
V
VOL
VDDO = 2.5V 5%
V
NOTE 1: Outputs terminated with 50 to VDDO/2. See Parameter Measurement Information section. Load Test Circuit diagrams.
AC Electrical Characteristics
Table 4A. AC Characteristics, VDD = VDDO = 3.3V 5%, TA = -40°C to 85°C
Symbol
Parameter
Test Conditions
Minimum
Typical
25
Maximum
Units
MHz
MHz
MHz
MHz
ps
fREF
Input Reference Frequency
125
25
fVCO
VCXO-PLL Frequency
Output Frequency
fOUT
25
tJIT(CC)
Cycle-to-Cycle Jitter; NOTE 1
45
RMS Phase Jitter (Random);
NOTE 2
f
OUT = 25MHz, Integration Range:
1kHz – 1MHz
tjit()
0.22
ps
tJIT(PER)
tR / tF
odc
Period jitter
5
1200
52
ps
ps
%
%
Output Rise/Fall Time
Output Duty Cycle; NOTE 3
Output Duty Cycle; NOTE 4
20% to 80%
500
48
odc
45
55
NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when device is
mounted in a test socket with maintained transverse airflow greater than 500 lfpm. Device will meet specifications after thermal equilibrium has
been reached under these conditions.
NOTE: Characterized using a 616Hz bandwidth filter.
NOTE 1: This parameter is defined in accordance with JEDEC Standard 65.
NOTE 2: Please refer to the Phase Noise Plot.
NOTE 3: Specified with the VCXO-PLL free running high.
NOTE 4: Specified with the VCXO-PLL locked.
©2016 Integrated Device Technology, Inc
4
Revision B March 3, 2016
810251I Data Sheet
Table 4B. AC Characteristics, VDD = VDDO = 2.5V 5%, TA = -40°C to 85°C
Symbol
Parameter
Test Conditions
Minimum
Typical
25
Maximum
Units
MHz
MHz
MHz
MHz
ps
fREF
Input Reference Frequency
125
25
fVCO
VCXO-PLL Frequency
Output Frequency
fOUT
25
tJIT(CC)
Cycle-to-Cycle Jitter; NOTE 1
35
RMS Phase Jitter (Random);
NOTE 2
fOUT = 25MHz, Integration Range:
1kHz – 1MHz
tjit
0.24
ps
tJIT(PER)
tR / tF
odc
Period jitter
10
2200
52
ps
ps
%
%
Output Rise/Fall Time
Output Duty Cycle; NOTE 3
Output Duty Cycle; NOTE 4
20% to 80%
700
48
odc
44
56
NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when device is
mounted in a test socket with maintained transverse airflow greater than 500 lfpm. Device will meet specifications after thermal equilibrium has
been reached under these conditions.
NOTE: Characterized using a 616Hz bandwidth filter.
NOTE 1: This parameter is defined in accordance with JEDEC Standard 65.
NOTE 2: Please refer to the Phase Noise Plot.
NOTE 3: Specified with the VCXO-PLL free running high.
NOTE 4: Specified with the VCXO-PLL locked.
©2016 Integrated Device Technology, Inc
5
Revision B March 3, 2016
810251I Data Sheet
Typical Phase Noise at 25MHz (3.3V)
Ethernet Filter
25MHz
RMS Phase Jitter (Random)
1kHz to 1MHz = 0.22ps (typical)
Raw Phase Noise Data
Phase Noise Result by adding
an Ethernet filter to raw data
Offset Frequency (Hz)
Typical Phase Noise at 25MHz (2.5V)
Ethernet Filter
25MHz
RMS Phase Jitter (Random)
1kHz to 1MHz = 0.24ps (typical)
Raw Phase Noise Data
Phase Noise Result by adding
an Ethernet filter to raw data
Offset Frequency (Hz)
©2016 Integrated Device Technology, Inc
6
Revision B March 3, 2016
810251I Data Sheet
Parameter Measurement Information
1.25V¬ 5
1.65V¬ 5
1.65V¬ 5
1.25V¬ 5
SCOPE
SCOPE
V
V
DD,
DD,
V
V
DDO
DDO
V
V
DDA
DDA
Qx
Qx
GND
GND
-1.65V¬ 5
-1.25V¬ 5
3.3V Core/3.3V LVCMOS Output Load AC Test Circuit
2.5V Core/2.5V LVCMOS Output Load AC Test Circuit
Phase Noise Plot
VDDO
2
VDDO
2
VDDO
2
Q
➤
➤
Phase Noise Mask
tcycle n
tcycle n+1
➤
➤
tjit(cc) = tcycle n – tcycle n+1
|
|
1000 Cycles
Offset Frequency
f1
f2
RMS Jitter = Area Under the Masked Phase Noise Plot
Cycle-to-Cycle Jitter
RMS Phase Jitter
VOH
VREF
80%
80%
VOL
1σ contains 68.26% of all measurements
2σ contains 95.4% of all measurements
20%
20%
3σ contains 99.73% of all measurements
4σ contains 99.99366% of all measurements
6σ contains (100-1.973x10-7)% of all measurements
Q
tR
tF
Histogram
Reference Point
(Trigger Edge)
Mean Period
(First edge after trigger)
Period Jitter
Output Rise/Fall Time
©2016 Integrated Device Technology, Inc
7
Revision B March 3, 2016
810251I Data Sheet
Parameter Measurement Information, continued
VDDO
2
Q
tPW
tPERIOD
tPW
x 100%
odc =
tPERIOD
Output Duty Cycle/Pulse Width/Period
Application Information
Recommendations for Unused Input Pins
Inputs:
LVCMOS Control Pins
All control pins have internal pull-ups or pull-downs; additional
resistance is not required but can be added for additional protection.
A 1k resistor can be used.
©2016 Integrated Device Technology, Inc
8
Revision B March 3, 2016
810251I Data Sheet
Schematic Example
Figure 1 shows an example of the 810251I application schematic. In
this example, the device is operated either at VDD = 3.3V or 2.5V.
The decoupling capacitors should be located as close as possible to
the power pin. The input is driven by an LVCMOS driver. An optional
3-pole filter can also be used for additional spur reduction. It is
recommended that the loop filter components be laid out for the
3-pole option. This will also allow the 2-pole filter to be used.
3-pole loop filter example - (optional)
R3
LF0
LF1
Rs
TBD
VDD
TBD
VDDO
Cp
C3
C1
Cs
TBD
TBD
0.1u
TBD
C2
0.1u
VDD
VDD
R2
9
10
11
12
13
14
15
16
8
10
GND
VDD
VDDA
OE
VDDO
Q
Reserv ed
GND
PLL_SEL
XTAL_OU T
XTAL_I N
VDDA
7
6
5
4
3
2
1
XTAL_OU T
XTAL_I N
GND
LF0
LF1
C5
SPARE
X2
C30
0.01u
C45
10u
VDD
CLK_IN
Rs
1K
C6
Cp
SPARE
Cs
0.001 uF
Zo = 50
10uF
C4
0.1u
U1
R4
33
Logic Control Input Examples
LVCMOS_Receiv er
2-pole loop filter
Set Logic
Input to
'1'
Set Logic
VDD
VDD
Input to
'0'
Q1
R1
33
Zo = 50
RU1
1K
RU2
Not Install
VDD=VDDO=3.3V
LVCMOS_Driv er
To Logic
Input
To Logic
Input
pins
pins
RD1
Not Install
RD2
1K
Figure 1. P.C. 810251I Schematic Example
©2016 Integrated Device Technology, Inc
9
Revision B March 3, 2016
810251I Data Sheet
VCXO-PLL EXTERNAL COMPONENTS
Choosing the correct external components and having a proper
printed circuit board (PCB) layout is a key task for quality operation
of the VCXO-PLL. In choosing a crystal, special precaution must be
taken with the package and load capacitance (CL). In addition,
frequency, accuracy and temperature range must also be
The frequency of oscillation in the third overtone mode is not
necessarily at exactly three times the fundamental frequency. The
mechanical properties of the quartz element dictate the position of
the overtones relative to the fundamental. The oscillator circuit may
excite both the fundamental and overtone modes simultaneously.
This will cause a nonlinearity in the tuning curve. This potential
problem is why VCXO crystals are required to be tested for absence
of any activity inside a +/-200 ppm window at three times the
fundamental frequency. Refer to FL_3OVT and FL_3OVT_spurs in the
crystal Characteristics table.
considered. Since the pulling range of a crystal also varies with the
package, it is recommended that a metal-canned package like HC49
be used. Generally, a metal-canned package has a larger pulling
range than a surface mounted device (SMD). For crystal selection
information, refer to the VCXO Crystal Selection Application Note.
The crystal’s load capacitance CL characteristic determines its
resonating frequency and is closely related to the VCXO tuning
range. The total external capacitance seen by the crystal when
installed on a board is the sum of the stray board capacitance, IC
package lead capacitance, internal varactor capacitance and any
installed tuning capacitors (CTUNE).
The crystal and external loop filter
LF0
LF1
components should be kept as
close as possible to the device.
Loop filter and crystal traces
should be kept short and
RS
CS
CP
separated from each other. Other
signal traces should be kept
separate and not run underneath
the device, loop filter or crystal
components.
If the crystal CL is greater than the total external capacitance, the
VCXO will oscillate at a higher frequency than the crystal
XTAL_IN
CTUNE
specification. If the crystal CL is lower than the total external
capacitance, the VCXO will oscillate at a lower frequency than the
crystal specification. In either case, the absolute tuning range is
reduced. The correct value of CL is dependant on the characteristics
of the VCXO. The recommended CL in the Crystal Parameter Table
balances the tuning range by centering the tuning curve.
25MHz
XTAL_OUT
CTUNE
VCXO Characteristics Table
Symbol
kVCXO
Parameter
Typical
15000
9.8
Units
Hz/V
pF
VCXO Gain
CV_LOW
CV_HIGH
Low Varactor Capacitance
High Varactor Capacitance
22.7
pF
VCXO-PLL Loop Bandwidth Selection Table
Bandwidth
Crystal Frequency (MHz)
RS (k)
0.4
CS (µF)
10
CP (µF)
0.01
246Hz (Low)
616Hz (Mid)
1000Hz (High)
25
25
25
1.0
10
0.001
0.001
1.65
10
Crystal Characteristics
Symbol
Parameter
Test Conditions
Minimum
Typical
Maximum
Units
Mode of Oscillation
Frequency
Fundamental
25
fN
fT
fS
MHz
ppm
ppm
0C
Frequency Tolerance
Frequency Stability
Operating Temperature Range
Load Capacitance
Shunt Capacitance
Pullability Ratio
20
20
-40
+85
CL
10
4
pF
CO
pF
CO / C1
ESR
220
240
Equivalent Series Resistance
20
1
Drive Level
mW
ppm
Aging @ 25 0C
3 per year
©2016 Integrated Device Technology, Inc
10
Revision B March 3, 2016
810251I Data Sheet
Power Considerations
This section provides information on power dissipation and junction temperature for the 810251I.
Equations and example calculations are also provided.
1. Power Dissipation.
The total power dissipation for the 810251I is the sum of the core power plus the analog power plus the power dissipated in the load(s). The
following is the power dissipation for VDD = 3.3V + 5% = 3.465V, which gives worst case results.
•
•
Power (core)MAX = VDD_MAX * (IDD + IDDA + IDDO) = 3.465V *(40mA + 7mA + 5mA) = 180.18mW
Output Impedance ROUT Power Dissipation due to Loading 50 to VDD/2
Output Current IOUT = VDD_MAX / [2 * (50 + ROUT)] = 3.465V / [2 * (50 + 15)] = 26.7mA
•
Power Dissipation on the ROUT per LVCMOS output
Power (ROUT) = ROUT * (IOUT)2 = 15 * (26.7mA)2 = 10.7mW per output
Dynamic Power Dissipation at 25MHz
Power (25MHz) = CPD * Frequency * (VDD)2 = 8pF * 25MHz * (3.465V)2 = 2.4mW per output
Total Power Dissipation
•
Total Power
= Power (core)MAX + Power (ROUT) + Power (25MHz)
= 180.18mW + 10.7mW + 2.4mW
= 193.28mW
2. Junction Temperature.
Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and it directly affects the reliability of the device. The
maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond
wire and bond pad temperature remains below 125°C.
The equation for Tj is as follows: Tj = JA * Pd_total + TA
Tj = Junction Temperature
JA = Junction-to-Ambient Thermal Resistance
Pd_total = Total Device Power Dissipation (example calculation is in section 1 above)
TA = Ambient Temperature
In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance JA must be used. Assuming no air flow and
a multi-layer board, the appropriate value is 92.4°C/W per Table 5 below.
Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:
85°C + 0.193W *92.4°C/W = 102.8°C. This is well below the limit of 125°C.
This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of
board (multi-layer).
Table 5. Thermal Resistance JA for 16 Lead TSSOP, Forced Convection
JA by Velocity
Meters per Second
0
1
2.5
Multi-Layer PCB, JEDEC Standard Test Boards
92.4°C/W
88.0°C/W
85.9°C/W
©2016 Integrated Device Technology, Inc
11
Revision B March 3, 2016
810251I Data Sheet
Reliability Information
Table 6. JA vs. Air Flow Table for a 16 Lead TSSOP
JA vs. Air Flow
Meters per Second
0
1
2.5
Multi-Layer PCB, JEDEC Standard Test Boards
92.4°C/W
88.0°C/W
85.9°C/W
Transistor Count
The transistor count for 810251I: 937
Package Outline and Package Dimensions
Package Outline - G Suffix for 16 Lead TSSOP
Table 7. Package Dimensions for 16 Lead TSSOP
All Dimensions in Millimeters
Symbol
Minimum
Maximum
N
A
16
1.20
0.15
1.05
0.30
0.20
5.10
A1
A2
b
0.5
0.80
0.19
0.09
4.90
c
D
E
6.40 Basic
E1
e
4.30
4.50
0.65 Basic
L
0.45
0°
0.75
8°
aaa
0.10
Reference Document: JEDEC Publication 95, MO-153
©2016 Integrated Device Technology, Inc
12
Revision B March 3, 2016
810251I Data Sheet
Ordering Information
Table 8. Ordering Information
Part/Order Number
810251AGILF
Marking
Package
Shipping Packaging
Tube
Temperature
-40C to 85C
-40C to 85C
10251AIL
10251AIL
16 Lead “Lead-Free” TSSOP
16 Lead “Lead-Free” TSSOP
810251AGILFT
Tape & Reel
©2016 Integrated Device Technology, Inc
13
Revision B March 3, 2016
810251I Data Sheet
Revision History Sheet
Rev
Table
Page
Description of Change
Date
1
Updated Figure 1, Schematic layout.
10
VCXO-PLL External Components section, reworded second from last paragraph
“The frequency of oscillation in the third overtone mode....”.
A
7/28/09
T8
14
Changed marking from 810251AL to 10251AL.
Changed datasheet header/footer format.
1
4
Features List: deleted ‘Absolute pull range is 50 ppm (using the internal oscillator)’
T4A
T4B
3.3V AC Characteristics Table - Added additional odc row with specs of 45min and 55max.
Added Notes 3 & 4.
B
7/17/2012
5
2.5V AC Characteristics Table - Added additional odc row with specs of 44min and 56max.
Added Notes 3 & 4.
HiPerClock references have been deleted throughout the datasheet.
T4A
T4B
T8
4
5
Added ‘high’ to Note 3.
B
B
Added ‘high’ to Note 3.
10/5/2012
3/3/16
13
Deleted quantity from Tape and Reel.
Removed ICS from the part number where needed.
Updated data sheet header and footer.
©2016 Integrated Device Technology, Inc
14
Revision B March 3, 2016
810251I Data Sheet
Corporate Headquarters
6024 Silver Creek Valley Road
San Jose, CA 95138 USA
www.IDT.com
Sales
Tech Support
www.idt.com/go/support
1-800-345-7015 or 408-284-8200
Fax: 408-284-2775
www.IDT.com/go/sales
DISCLAIMER Integrated Device Technology, Inc. (IDT) reserves the right to modify the products and/or specifications described herein at any time, without notice, at IDT's sole discretion. Performance specifications
and operating parameters of the described products are determined in an independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein
is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability,
or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties.
IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably
expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT.
Integrated Device Technology, IDT and the IDT logo are trademarks or registered trademarks of IDT and its subsidiaries in the United States and other countries. Other trademarks used herein are the property of
IDT or their respective third party owners.
For datasheet type definitions and a glossary of common terms, visit www.idt.com/go/glossary.
Copyright ©2016 Integrated Device Technology, Inc. All rights reserved.
相关型号:
810252BKI-02
PLL Based Clock Driver, 810252 Series, 2 True Output(s), 0 Inverted Output(s), 5 X 5 MM, 0.925 MM HEIGHT, MO-220VHHD-2, VFQFN-32
IDT
810252BKI-02LF
PLL Based Clock Driver, 810252 Series, 2 True Output(s), 0 Inverted Output(s), 5 X 5 MM, 0.925 MM HEIGHT, ROHS COMPLIANT, MO-220VHHD-2, VFQFN-32
IDT
810252BKI-02T
PLL Based Clock Driver, 810252 Series, 2 True Output(s), 0 Inverted Output(s), 5 X 5 MM, 0.925 MM HEIGHT, MO-220VHHD-2, VFQFN-32
IDT
©2020 ICPDF网 联系我们和版权申明