IDT71256SA20PZI [IDT]
CMOS Static RAM 256K (32K x 8-Bit); CMOS静态RAM 256K ( 32K ×8位)型号: | IDT71256SA20PZI |
厂家: | INTEGRATED DEVICE TECHNOLOGY |
描述: | CMOS Static RAM 256K (32K x 8-Bit) |
文件: | 总8页 (文件大小:260K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
CMOS Static RAM
256K (32K x 8-Bit)
IDT71256SA
Features
Description
◆
32K x 8 advanced high-speed CMOS static RAM
TheIDT71256SA isa262,144-bithigh-speedStaticRAMorganized
as32Kx8. ItisfabricatedusingIDT’shigh-perfomance, high-reliability
CMOS technology. This state-of-the-art technology, combined with
innovativecircuitdesigntechniques,providesacost-effectivesolutionfor
high-speedmemoryneeds.
◆
Commercial (0° to 70°C) and Industrial (-40° to 85°C)
temperature options
Equal access and cycle times
◆
–
Commercial and Industrial: 12/15/20/25ns
◆
◆
One Chip Select plus one Output Enable pin
Bidirectional data inputs and outputs directly
TTL-compatible
Low power consumption via chip deselect
Commercial product available in 28-pin 300-mil Plastic DIP,
300 mil Plastic SOJ and TSOP packages
Industrial product available in 28-pin 300 mil Plastic SOJ
and TSOP packages
TheIDT71256SAhasanoutputenablepinwhichoperatesasfastas
6ns,withaddress accesstimesasfastas12ns. Allbidirectionalinputsand
outputsoftheIDT71256SA areTTL-compatibleandoperationisfroma
single5Vsupply. Fullystaticasynchronouscircuitryisused,requiringno
clocksorrefreshforoperation.
◆
◆
The IDT71256SA is packaged in 28-pin 300-mil Plastic DIP, 28-pin
300milPlasticSOJandTSOP.
◆
FunctionalBlockDiagram
A0
A1
A2
A3
A4
A5
A6
A7
A8
A9
262,144-BIT
MEMORY
ARRAY
ADDRESS
DECODER
A10
A11
A12
A13
A14
,
8
8
I/O0 - I/O
7
I/O CONTROL
2948 drw 01
CS
WE
OE
CONTROL
LOGIC
APRIL 2011
1
DSC-2948/10
©2011IntegratedDeviceTechnology,Inc.
IDT71256SA
CMOS Static RAM 256K (32K x 8-Bit)
Commercial and Industrial Temperature Ranges
AbsoluteMaximumRatings(1)
PinConfigurations
Symbol
Rating
Value
Unit
1
28
27
26
25
24
VCC
A
A
A
A
A
A
A
A
A
14
12
V
V
CC
Supply Voltage
-0.5 to +7.0
V
2
3
WE
Relative to GND
7
6
5
4
3
2
1
0
0
1
2
A13
TERM
Terminal Voltage
Relative to GND
-0.5 to VCC+0.5
V
4
A8
5
A
9
T
BIAS
STG
Temperature Under Bias
Storage Temperature
Power Dissipation
-55 to +125
-55 to +125
1.0
oC
oC
W
6
23
22
A11
SO28-5
P28-2
7
OE
T
8
21
20
A10
9
CS
P
T
10
11
12
13
14
A
19
18
I/O
I/O
I/O
I/O
I/O
7
IOUT
DC Output Current
50
mA
I/O
I/O
I/O
6
5
4
3
17
16
15
2948 tbl 02
NOTE:
1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS
may cause permanent damage to the device. This is a stress rating only and
functional operation of the device at these or any other conditions above those
indicated in the operational sections of this specification is not implied. Exposure
to absolute maximum rating conditions for extended periods may affect
reliability.
GND
DIP/SOJ 2948 drw 02
Top View
22
23
24
25
26
27
28
1
21
20
19
18
17
16
15
14
13
12
11
10
9
OE
A10
CS
I/O
I/O
I/O
I/O
A11
Truth Table(1,2)
7
A9
6
A8
Function
DATAOUT Read Data
I/O
CS
OE
WE
A13
5
WE
4
L
L
H
VCC
I/O3
GND
SO28-8
A14
L
X
L
DATAIN
High-Z
High-Z
High-Z
Write Data
2
A12
I/O
I/O
I/O
2
,
3
A
A
A
A
A
7
6
5
4
3
1
L
H
X
H
Outputs Disabled
Deselected - Standby (ISB)
4
0
5
A0
A1
A2
H
X
6
7
8
(3)
VHC
X
X
Deselected - Standby (ISB1)
2948 drw 02a
2948 tbl 03
NOTES:
TSOP
1. H = VIH, L = VIL, x = Don't care.
2. VLC = 0.2V, VHC = VCC –0.2V.
3. Other inputs ≥VHC or ≤VLC.
Top View
RecommendedDCOperating
Conditions
RecommendedOperating
TemperatureandSupplyVoltage
Symbol
Parameter
Min. Typ.
Max.
Unit
V
Grade
Commercial
Industrial
Temperature
0OC to +70OC
-40OC to +85OC
GND
Vcc
V
CC
Supply Voltage
4.5
0
5.0
5.5
0V
4.5V ± 5.5V
4.5V ± 5.5V
GND
Ground
0
0
V
0V
____
V
IH
IL
Input High Voltage
Input Low Voltage
2.2
V
CC +0.5
0.8
V
2948 tbl 01
V
-0.5(1)
V
____
2948 tbl 04
NOTE:
1. VIL (min.) = –1.5V for pulse width less than 10ns, once per cycle.
2
IDT71256SA
CMOS Static RAM 256K (32K x 8-Bit)
Commercial and Industrial Temperature Ranges
DC Electrical Characteristics
(VCC = 5.0V ± 10%)
IDT71256SA
Symbol
|ILI
|ILO
Parameter
Input Leakage Current
Output Leakage Current
Output Low Voltage
Test Conditions
CC = Max., VIN = GND to VCC
CC = Max., CS = VIH, VOUT = GND to VCC
Min.
Max.
Unit
µA
µA
V
___
|
V
V
5
5
___
___
|
V
OL
OH
I
OL = 8mA, VCC = Min.
0.4
___
V
Output High Voltage
I
OH = -4mA, VCC = Min.
2.4
V
2948 tbl 05
DCElectricalCharacteristics(1)
(VCC = 5.0V ± 10%, VLC = 0.2V, VHC = VCC–0.2V)
Symbol
Parameter
71256SA12
71256SA15
71256SA20
71256SA25
Unit
ICC
Dynamic Operating Current
CS < VIL, Outputs Open, VCC = Max., f = fMAX
160
150
145
145
mA
(2)
I
SB
Standby Power Supply Current (TTL Level)
50
15
40
15
40
15
40
15
mA
mA
(2)
CS > VIH, Outputs Open, VCC = Max., f = fMAX
ISB1
Standby Power Supply Current (CMOS Level)
CS > VHC, Outputs Open, VCC = Max., f = 0(2),
V
IN < VLC or VIN > VHC
2948 tbl 06
NOTES:
1. All values are maximum guaranteed values.
2. fMAX = 1/tRC (all address inputs are cycling at fMAX); f = 0 means no address input lines are changing.
Capacitance
AC Test Conditions
Input Pulse Levels
(TA = +25°C, f = 1.0MHz, SOJ package)
GND to 3.0V
Symbol
Parameter(1)
Input Capacitance
I/O Capacitance
Conditions
IN = 3dV
OUT = 3dV
Max.
Unit
Input Rise/Fall Times
3ns
1.5V
C
IN
V
7
7
pF
Input Timing Reference Levels
Output Reference Levels
AC Test Load
1.5V
C
I/O
V
pF
2948 tbl 08
See Figures 1 and 2
NOTE:
2948 tbl 07
1. This parameter is guaranteed by device characterization, but not production
tested.
5V
5V
480Ω
480Ω
OUT
DATA
OUT
DATA
5pF*
255Ω
30pF*
255Ω
.
,
2948 drw 03
2948 drw 04
Figure 1. AC Test Load
Figure 2. AC Test Load
(for tCLZ, tOLZ, tCHZ, tOHZ, tOW, and tWHZ)
*Including jig and scope capacitance.
6.42
3
IDT71256SA
CMOS Static RAM 256K (32K x 8-Bit)
Commercial and Industrial Temperature Ranges
AC Electrical Characteristics (VCC = 5.0V ± 10%)
71256SA12
71256SA15
71256SA20
Min. Max.
71256SA25
Min. Max.
Min. Max.
Min.
Max.
Symbol
Parameter
Unit
Read Cycle
____
____
____
____
t
RC
AA
ACS
Read Cycle Time
12
15
20
25
ns
ns
ns
ns
____
____
____
____
t
Address Access Time
12
15
20
25
____
____
____
____
t
Chip Select Access Time
12
15
20
25
____
____
____
____
(1)
CL Z
Chip Select to Output in Low-Z
Chip Select to Output in High-Z
Output Enable to Output Valid
Output Enab le to Output in Low-Z
Output Disable to Output in High-Z
Output Hold from Address Change
Chip Select to Power Up Time
Chip Deselect to Power Down Time
4
4
4
4
t
(1)
0
6
0
7
0
10
0
11
ns
ns
ns
ns
ns
ns
ns
tCHZ
____
____
____
____
tOE
6
7
10
11
____
____
____
____
(1)
(1)
0
0
3
0
0
3
0
0
3
0
0
3
tOLZ
6
6
8
10
tOHZ
____
____
____
____
tOH
____
____
____
____
(1)
PU
0
0
0
0
t
____
____
____
____
(1)
PD
12
15
20
25
t
Write Cycle
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
____
t
WC
AW
CW
AS
WP
WR
DW
DH
Write Cycle Time
12
9
15
10
10
0
20
15
15
0
25
20
20
0
ns
ns
ns
ns
ns
ns
ns
ns
ns
t
Address Valid to End-of-Write
Chip Select to End-of-Write
Address Set-up Time
Write Pulse Width
t
9
t
0
t
8
10
0
15
0
20
0
t
Write Recovery Time
Data Valid to End-of-Write
Data Hold Time
0
t
6
7
11
0
13
0
t
0
0
____
____
____
____
(1)
OW
Output Active from End-of-Write
4
4
4
4
t
(1)
WHZ
Write Enable to Output in High-Z
0
6
0
6
0
10
0
11
ns
t
2948 tbl 09
NOTE:
1. This parameter is guaranteed with the AC Load (Figure 2) by device characterization, but is not production tested.
4
IDT71256SA
CMOS Static RAM 256K (32K x 8-Bit)
Commercial and Industrial Temperature Ranges
Timing Waveform of Read Cycle No. 1(1)
t
RC
ADDRESS
tAA
OE
CS
tOE
(5)
tOLZ
(5)
(3)
tOHZ
tACS
(5)
(5)
t
CLZ
t
CHZ
HIGH IMPEDANCE
DATAOUT
DATA OUT VALID
t
PD
tPU
I
CC
SB
V
CC SUPPLY
CURRENT
I
2948 drw 05
,
Timing Waveform of Read Cycle No. 2(1,2,4)
tRC
ADDRESS
tAA
tOH
tOH
DATAOUT VALID
DATAOUT
PREVIOUS DATAOUT VALID
2948 drw 06
,
NOTES:
1. WE is HIGH for Read Cycle.
2. Device is continuously selected, CS is LOW.
3. Address must be valid prior to or coincident with the later of CS transition LOW; otherwise tAA is the limiting parameter.
4. OE is LOW.
5. Transition is measured ±200mV from steady state.
6.42
5
IDT71256SA
CMOS Static RAM 256K (32K x 8-Bit)
Commercial and Industrial Temperature Ranges
Timing Waveform of Write Cycle No. 1 (WE Controlled Timing)(1,2,4)
tWC
ADDRESS
tAW
CS
(2)
tWR
t
AS
tWP
WE
(5)
CHZ
(5)
t
tWHZ
(5)
OW
t
HIGH IMPEDANCE
(3)
(3)
DATAOUT
DATAIN
tDH
tDW
DATAIN VALID
2948 drw 07
,
Timing Waveform of Write Cycle No. 2 (CS Controlled Timing)(1,4)
tWC
ADDRESS
tAW
CS
tWR
tCW
tAS
WE
tDW
tDH
DATAIN
DATAIN VALID
2948 drw 08
,
NOTES:
1. A write occurs during the overlap of a LOW CS and a LOW WE.
2. OE is continuously HIGH. If during a WE controlled write cycle OE is LOW, tWP must be greater than or equal to tWHZ + tDW to allow the I/O drivers to turn off and data
to be placed on the bus for the required tDW. If OE is HIGH during a WE controlled write cycle, this requirement does not apply and the minimum write pulse is as
short as the specified tWP.
3. During this period, I/O pins are in the output state, and input signals must not be applied.
4. If the CS LOW transition occurs simultaneously with or after the WE LOW transition, the outputs remain in a high-impedance state.
5. Transition is measured ±200mV from steady state.
6
IDT71256SA
CMOS Static RAM 256K (32K x 8-Bit)
Commercial and Industrial Temperature Ranges
OrderingInformation
X
71256
SA
XX
XXX
X
X
Device Power Speed Package
Type
Process/
Temperature
Range
Tube or Tray
Tape and Reel
Blank
8
Blank
I
Commercial (0°C to +70°C)
Industrial (-40°C to +85°C)
G
Green
TP
Y
PZ
300-mil Plastic DIP (P28-2)
300-mil SOJ (SO28-5)
TSOP Type I (SO28-8)
12
15
20
25
Speed in nanoseconds
2948 drw 09
6.42
7
IDT71256SA
CMOS Static RAM 256K (32K x 8-Bit)
Commercial and Industrial Temperature Ranges
DatasheetDocumentHistory
1/7/00
Updatedtonewformat
RevisedIndustrialTemperaturerangeofferings
RemovedNoteNo. 1forWriteCyclediagrams, renumberedfootnotesandnotes
AddedDatasheetDocumentHistory
Pp. 1, 3, 4, 7
Pg. 6
Pg. 8
08/09/00
02/01/01
09/30/04
02/20/07
04/28/11
Notrecommendedfornewdesigns
Removed"Notrecommendedfornewdesigns"
Pg. 7
Pg. 7
Pg. 1, 2, 7
Added"Restrictedhazardoussubstancedevice"toorderinginformations.
AddedTTgenerationdiesteptodatasheetorderinginformation.
Obsoleted28-pin600milandremovedTTgenerationdiestepfromOrderinginformation.
AddedTapeandReeltoOrderinginformationandupdateddescriptionofRestrictedhazardous
substancedevicetoGreen.
CORPORATE HEADQUARTERS
6024 Silver Creek Valley Road
San Jose, CA 95138
for SALES:
for Tech Support:
ipchelp@idt.com
800-345-7015
800-345-7015 or
408-284-8200
fax: 408-284-2775
www.idt.com
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
8
相关型号:
IDT71256SA20TPG
Standard SRAM, 32KX8, 20ns, CMOS, PDIP28, 0.300 INCH, ROHS COMPLIANT, PLASTIC, DIP-28
IDT
IDT71256SA20YG8
Standard SRAM, 32KX8, 20ns, CMOS, PDSO28, 0.300 INCH, ROHS COMPLIANT, PLASTIC, SOJ-28
IDT
©2020 ICPDF网 联系我们和版权申明