LTC1740CG#TR [Linear]

LTC1740 - 14-Bit, 6Msps, Sampling ADC; Package: SSOP; Pins: 36; Temperature Range: 0°C to 70°C;
LTC1740CG#TR
型号: LTC1740CG#TR
厂家: Linear    Linear
描述:

LTC1740 - 14-Bit, 6Msps, Sampling ADC; Package: SSOP; Pins: 36; Temperature Range: 0°C to 70°C

光电二极管 转换器
文件: 总16页 (文件大小:927K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
LTC1740  
14-Bit, 6Msps,  
Sampling ADC  
U
FEATURES  
DESCRIPTIO  
The LTC®1740 is a 6Msps, 14-bit sampling A/D converter  
that draws only 245mW from either a single 5V or dual  
±5V supplies. This easy-to-use device includes a high  
dynamic range sample-and-hold and a programmable  
precision reference.  
6Msps Sample Rate  
79dB S/(N + D) and 91dB SFDR at 2.5MHz fIN  
Single 5V Supply or ±5V Supplies  
Integral Nonlinearity Error: <1LSB  
Differential Nonlinearity: <0.5LSB  
80MHz Full-Power Bandwidth Sampling  
The LTC1740 has a flexible input circuit that allows differ-  
entialfull-scaleinputrangesof±2.5Vand ±1.25Vwiththe  
internal reference, or any full-scale input range up to  
±2.5V with an external reference. The input common  
mode voltage is arbitrary, though a 2.5V reference is  
provided for single supply applications.  
±2.5V and ±1.25V Bipolar Input Ranges  
2.5V Signal Ground Available  
Out-of-Range Indicator  
True Differential Inputs with 75dB CMRR  
Power Dissipation: 245mW  
36-Pin SSOP Package (0.209 Inch Width)  
DCspecificationsinclude1LSBtypicalINL, 0.5LSBtypical  
DNLandnomissingcodesovertemperature. Outstanding  
AC performance includes 79dB S/(N + D) and 91dB SFDR  
at an input frequency of 2.5MHz.  
U
APPLICATIO S  
Telecommunications  
Multiplexed Data Acquisition Systems  
Theuniquedifferentialinputsample-and-holdcanacquire  
single-ended or differential input signals up to its 80MHz  
bandwidth. The 75dB common mode rejection allows  
users to eliminate ground loops and common mode noise  
by measuring signals differentially from the source. A  
separate output logic supply allows direct connection to  
3V components.  
High Speed Data Acquisition  
Spectral Analysis  
Imaging Systems  
, LTC and LT are registered trademarks of Linear Technology Corporation.  
W
BLOCK DIAGRA  
5V  
5V  
32  
3V TO 5V  
1µF  
1µF  
1µF  
8
9
33  
19  
4096-Point FFT  
V
V
DD  
V
DD  
V
DD  
OV  
DD  
DD  
+
A
IN  
OF  
1
+
0
36  
12  
f
f
= 6MHz  
SMPL  
= 2.5MHz, 5V  
–20 5V SUPPLY  
D13 (MSB)  
V
1000pF  
IN  
S/H  
PIPELINED 14-BIT ADC  
IN  
P-P  
–A  
IN  
2
3
V
CM  
–40  
–60  
D7  
D6  
18  
20  
1µF  
DIGITAL  
OUTPUT  
OUTPUT  
BUFFERS  
DIGITAL CORRECTION  
LOGIC  
MODE SELECT  
SENSE  
4
5
–80  
2.5V  
REFERENCE  
D0 (LSB)  
BUSY  
26  
27  
–100  
–120  
V
REF  
1µF  
CLK  
2.250V  
GND  
35  
6MHz CLK  
0
1.0  
1.5  
2.0  
2.5  
3.0  
0.5  
FREQUENCY (MHz)  
V
SS  
V
SS  
GND  
GND  
GND  
GND  
OGND  
OGND  
28  
1740 TA02  
1740 TA01  
30  
29  
6
7
10  
34  
31  
11  
1µF  
0V OR –5V  
1740f  
1
LTC1740  
W W U W  
W U  
ABSOLUTE MAXIMUM RATINGS  
PACKAGE/ORDER INFORMATION  
0VDD = VDD (Notes 1, 2)  
TOP VIEW  
Supply Voltage (VDD)................................................. 6V  
Negative Supply Voltage (VSS) ................................ 6V  
Total Supply Voltage (VDD to VSS) ........................... 12V  
Analog Input Voltage  
(Note 3) ......................... (VSS – 0.3V) to (VDD + 0.3V)  
Digital Input Voltage  
(Note 3) ......................... (VSS – 0.3V) to (VDD + 0.3V)  
Digital Output Voltage........ (VSS – 0.3V) to (VDD + 0.3V)  
Power Dissipation.............................................. 500mW  
Operating Temperature Range  
LTC1740C ............................................... 0°C to 70°C  
LTC1740I............................................ 40°C to 85°C  
Storage Temperature Range ................. 65°C to 150°C  
Lead Temperature (Soldering, 10 sec).................. 300°C  
ORDER PART  
NUMBER  
1
2
OF  
36  
35  
34  
33  
32  
31  
30  
29  
28  
27  
26  
25  
24  
23  
22  
21  
20  
19  
+A  
–A  
V
IN  
IN  
CLK  
GND  
LTC1740CG  
LTC1740IG  
3
CM  
4
V
DD  
SENSE  
5
V
V
REF  
DD  
6
GND  
GND  
GND  
7
V
SS  
8
V
V
DD  
SS  
9
OGND  
BUSY  
D0  
V
DD  
10  
11  
12  
13  
14  
15  
16  
17  
18  
GND  
OGND  
D13 (MSB)  
D12  
D1  
D2  
D3  
D11  
D4  
D10  
D5  
D9  
D6  
D8  
OV  
DD  
D7  
G PACKAGE  
36-LEAD PLASTIC SSOP  
TJMAX = 125°C, θJA = 95°C/W  
Consult LTC Marketing for parts specified with wider operating temperature  
ranges.  
U
CO VERTER CHARACTERISTICS The denotes specifications which apply over the full operating  
temperature range, otherwise specifications are at TA = 25°C. With internal 4.500V reference. Specifications are guaranteed for both  
dual supply and single supply operation. (Notes 4, 5)  
PARAMETER  
CONDITIONS  
MIN  
TYP  
MAX  
UNITS  
Bits  
Resolution (No Missing Codes)  
Integral Linearity Error  
Differential Linearity Error  
Offset Error  
14  
(Note 6)  
1
±2.5  
LSB  
–1  
0.5  
±15  
1.25  
LSB  
(Note 7)  
± 60  
± 80  
LSB  
LSB  
Full-Scale Error  
±30  
±15  
± 75  
LSB  
Full-Scale Tempco  
I
= 0  
ppm/°C  
OUT(REF)  
1740f  
2
LTC1740  
U
U
A ALOG I PUT  
The denotes specifications which apply over the full operating temperature range, otherwise  
specifications are at TA = 25°C. Specifications are guaranteed for both dual supply and single supply operation. (Note 4)  
SYMBOL PARAMETER  
CONDITIONS  
MIN  
TYP  
MAX  
UNITS  
V
Analog Input Range  
V
V
= 4.5V (SENSE = 0V)  
= 2.25V (SENSE Tied to V  
±2.50  
±1.25  
V
V
V
IN  
REF  
REF  
)
REF  
External V  
(SENSE = 5V)  
±V /1.8  
REF  
REF  
I
Analog Input Leakage Current  
Analog Input Capacitance  
±10  
µA  
IN  
C
Between Conversions  
During Conversions  
12  
4
pF  
pF  
IN  
t
t
t
Sample-and-Hold Acquisition Time  
67  
900  
0.6  
ns  
ps  
ACQ  
AP  
Sample-and-Hold Aperture Delay Time  
Sample-and-Hold Aperture Delay Time Jitter  
Analog Input Common Mode Rejection Ratio  
ps  
jitter  
RMS  
CMRR  
V
< (–A = +A ) < V  
DD  
75  
dB  
SS  
IN  
IN  
U W  
V
DD = OVDD = 5V, VSS = 0V, VREF = 4.5V, AIN = 0.1dBFS, AC coupled differential input.  
DY A IC ACCURACY  
SYMBOL PARAMETER  
CONDITIONS  
MIN  
TYP  
MAX  
UNITS  
S/(N + D) Signal-to-Noise Plus Distortion Ratio  
1MHz Input Signal  
2.5MHz Input Signal  
79.1  
79.0  
dB  
dB  
THD  
Total Harmonic Distortion  
1MHz Input Signal, First 5 Harmonics  
2.5MHz Input Signal, First 5 Harmonics  
90  
89  
dB  
dB  
SFDR  
Spurious Free Dynamic Range  
1MHz Input Signal  
2.5MHz Input Signal  
92  
91  
dB  
dB  
Full-Power Bandwidth  
Input Referred Noise  
80  
MHz  
0.45  
LSB  
RMS  
U U  
U
I TER AL REFERE CE CHARACTERISTICS  
TA = 25°C. Specifications are guaranteed for both dual supply and single supply operation. (Note 4)  
PARAMETER CONDITIONS  
MIN  
TYP  
2.500  
±15  
MAX  
UNITS  
V
V
V
V
Output Voltage  
Output Tempco  
Line Regulation  
I
I
= 0  
= 0  
2.475  
2.525  
CM  
CM  
CM  
OUT  
OUT  
ppm/°C  
4.75V V 5.25V  
5.25V V 4.75V  
0.6  
0.03  
mV/V  
mV/V  
DD  
SS  
V
V
Output Resistance  
Output Voltage  
0.1mA ≤  
I
0.1mA  
OUT  
8
CM  
SENSE = GND, I  
SENSE = V , I  
SENSE = V  
= 0  
= 0  
4.500  
2.250  
V
V
V
REF  
OUT  
REF OUT  
DD  
Drive V  
with  
REF  
External Reference  
V
Output Tempco  
±15  
ppm/°C  
REF  
1740f  
3
LTC1740  
U
U
DIGITAL I PUTS A D DIGITAL OUTPUTS  
The denotes specifications which apply over the full  
operating temperature range, otherwise specifications are at TA = 25°C. Specifications are guaranteed for both dual supply and single  
supply operation. (Note 4)  
SYMBOL PARAMETER  
CONDITIONS  
MIN  
TYP  
MAX  
UNITS  
V
High Level Input Voltage  
V
V
= 5.25V, V = 0V  
2.4  
2.4  
V
V
IH  
DD  
DD  
SS  
= 5.25V, V = 5V  
SS  
V
Low Level Input Voltage  
V
V
= 4.75V, V = 0V  
0.8  
0.8  
V
V
IL  
DD  
DD  
SS  
= 4.75V, V = 5V  
SS  
I
Digital Input Current  
V
= 0V to V  
DD  
±10  
µA  
IN  
IN  
C
V
Digital Input Capacitance  
High Level Output Voltage  
1.8  
pF  
IN  
0V = 4.75V, I = –10µA  
4.74  
4.71  
2.6  
V
V
V
V
OH  
DD  
O
0V = 4.75V, I = –200µA  
4.0  
2.3  
DD  
O
0V = 2.7V, I = –10µA  
DD  
O
0V = 2.7V, I = –200µA  
DD  
O
V
Low Level Output Voltage  
0V = 4.75V, I = 160µA  
0.05  
0.10  
0.05  
0.10  
V
V
V
V
OL  
DD  
O
0V = 4.75V, I = 1.6mA  
0.4  
0.4  
DD  
O
0V = 2.7V, I = 160µA  
DD  
O
0V = 2.7V, I = 1.6mA  
DD  
OUT  
OUT  
O
I
I
Output Source Current  
Output Sink Current  
V
V
= 0V, 0V = 5V  
50  
35  
mA  
mA  
SOURCE  
SINK  
DD  
= V , 0V = 5V  
DD  
DD  
W U  
POWER REQUIRE E TS  
The denotes specifications which apply over the full operating temperature range,  
otherwise specifications are at TA = 25°C. Specifications are guaranteed for both dual supply and single supply operation. (Note 4)  
SYMBOL PARAMETER  
CONDITIONS  
(Note 9)  
MIN  
4.75  
2.7  
TYP  
MAX  
UNITS  
V
Positive Supply Voltage  
Output Supply Voltage  
Negative Supply Voltage  
5.25  
V
V
DD  
OV  
(Note 9)  
V
DD  
DD  
V
Dual Supply Mode  
Single Supply Mode  
5.25  
4.75  
V
V
SS  
0
I
I
Positive Supply Current  
Negative Supply Current  
Power Dissipation  
47  
60  
2.6  
300  
mA  
mA  
DD  
SS  
2.3  
245  
P
mW  
D
W U  
TI I G CHARACTERISTICS  
The denotes specifications which apply over the full operating temperature  
range, otherwise specifications are at TA = 25°C. Specifications are guaranteed for both dual supply and single supply operation.  
(Note 4)  
SYMBOL  
PARAMETER  
CONDITIONS  
MIN  
TYP  
MAX  
6
UNITS  
MHz  
ns  
f
t
t
t
t
t
t
t
Sampling Frequency  
Conversion Time  
0.05  
SAMPLE  
100  
67  
135  
CONV  
Acquisition Time  
(Note 9)  
(Note 9)  
(Note 9)  
31  
20  
20  
ns  
ACQ  
H
CLK High Time  
83.3  
83.3  
900  
3.5  
ns  
CLK Low Time  
ns  
L
Aperature Delay of Sample-and-Hold  
CLKto BUSY↓  
ps  
AP  
1
ns  
BUSYto Outputs Valid  
Data Latency  
1.5  
ns  
2
3
Cycles  
1740f  
4
LTC1740  
W U  
TI I G CHARACTERISTICS  
Note 1: Absolute Maximum Ratings are those values beyond which the life  
of a device may be impaired.  
Note 2: All voltage values are with respect to ground with GND and OGND  
Note 6: Integral nonlinearity is defined as the deviation of a code from a  
straight line passing through the actual endpoints of the transfer curve.  
The deviation is measured from the center of the quantization band.  
wired together (unless otherwise noted).  
Note 3: When these pin voltages are taken below V or above V , they  
Note 7: Bipolar offset is the offset voltage measured from –0.5LSB  
when the output code flickers between 00 0000 0000 0000 and  
11 1111 1111 1111.  
Note 8: Guaranteed by design, not subject to test.  
Note 9: Recommended operating conditions.  
SS  
DD  
will be clamped by internal diodes. This product can handle input currents  
greater than 100mA below V or above V without latchup.  
SS  
DD  
Note 4: V = 5V, V = –5V or 0V, f  
= 6MHz, t = t = 5ns unless  
r f  
DD  
SS  
SAMPLE  
otherwise specified.  
Note 5: Linearity, offset and full-scale specifications apply for a  
single-ended +A input with A tied to V for single supply and 0V for  
IN  
IN  
CM  
dual supply.  
U W  
TYPICAL PERFOR A CE CHARACTERISTICS  
S/(N + D) vs Input Frequency  
and Amplitude  
Typical INL at 6Msps  
Typical DNL at 6Msps  
80  
75  
70  
65  
60  
55  
50  
1.0  
0.8  
2.0  
1.5  
V
IN  
= 0dBFS  
0.6  
V
IN  
= –6dBFS  
1.0  
0.4  
0.5  
0.2  
0
0
–0.2  
–0.4  
–0.6  
–0.8  
–1.0  
V
IN  
= –20dBFS  
–0.5  
–1.0  
–1.5  
–2.0  
DUAL SUPPLIES  
5V INPUT RANGE  
DIFFERENTIAL INPUT  
6Msps  
0.1  
1
10  
100  
0
4096  
8192  
12288  
16384  
8192  
0
4096  
12288  
16384  
INPUT FREQUENCY (MHz)  
CODE  
CODE  
1740 G03  
1740 G02  
1740 G01  
S/(N + D) vs Input Frequency  
and Amplitude  
SFDR and THD  
SFDR and THD  
vs Input Frequency  
vs Input Frequency  
80  
75  
70  
65  
60  
55  
50  
95  
90  
85  
80  
75  
70  
65  
60  
55  
95  
90  
85  
80  
75  
70  
65  
60  
55  
V
IN  
= 0dBFS  
SFDR  
SFDR  
V
IN  
= –6dBFS  
–THD  
–THD  
V
IN  
= –20dBFS  
DUAL SUPPLIES  
5V INPUT RANGE  
SINGLE SUPPLY  
5V INPUT RANGE  
SINGLE SUPPLY  
5V INPUT RANGE  
DIFFERENTIAL INPUT  
6Msps  
A
IN  
= 0dBFS  
A
IN  
= 0dBFS  
DIFFERENTIAL INPUT  
6Msps  
DIFFERENTIAL INPUT  
6Msps  
50  
50  
0.1  
1
10  
100  
0.1  
1
100  
0.1  
1
100  
10  
10  
INPUT FREQUENCY (MHz)  
INPUT FREQUENCY (MHz)  
INPUT FREQUENCY (MHz)  
1740 G04  
1740 G05  
1740 G06  
1740f  
5
LTC1740  
U W  
TYPICAL PERFOR A CE CHARACTERISTICS  
Spurious-Free Dynamic Range  
vs Input Amplitude  
Spurious-Free Dynamic Range  
vs Input Amplitude  
S/(N + D) and SFDR  
vs Sample Frequency  
100  
90  
100  
90  
95  
90  
85  
80  
75  
70  
65  
60  
55  
50  
SFDR  
dBFS  
dBFS  
S/(N + D)  
80  
70  
80  
70  
dBc  
dBc  
60  
50  
0
60  
50  
0
DUAL SUPPLIES  
5V INPUT RANGE  
DIFFERENTIAL INPUT  
6Msps  
SINGLE SUPPLY  
5V INPUT RANGE  
DIFFERENTIAL INPUT  
6Msps  
DUAL SUPPLIES  
5V INPUT RANGE  
DIFFERENTIAL INPUT  
6Msps  
–50  
–40  
–30  
–20  
–10  
0
–50  
–40  
–30  
–20  
–10  
0
3
0
1
2
4
5
6
7
8
INPUT AMPLITUDE (dBFS)  
INPUT AMPLITUDE (dBFS)  
SAMPLE FREQUENCY (MHz)  
1740 G07  
1740 G08  
1740 G09  
S/(N + D) and SFDR  
vs Sample Frequency  
Nonaveraged 4096 Point FFT  
Nonaveraged 4096 Point FFT  
0
–20  
0
–20  
95  
90  
85  
80  
75  
70  
65  
60  
55  
50  
DUAL SUPPLIES  
6Msps  
SFDR  
f
= 2.5MHz, 5V  
IN  
P-P  
DIFFERENTIAL INPUT  
–40  
–40  
S/(N + D)  
–60  
–60  
–80  
–80  
–100  
–120  
–140  
–100  
–120  
–140  
SINGLE SUPPLY  
5V INPUT RANGE  
DIFFERENTIAL INPUT  
6Msps  
3
2
3
2
3
0
1
2
4
5
6
7
8
0
0.5  
1
1.5  
2.5  
0
0.5  
1
1.5  
2.5  
SAMPLE FREQUENCY (MHz)  
FREQUENCY (MHz)  
FREQUENCY (MHz)  
1740 G10  
1740 G11  
1740 G12  
IDD vs Clock Frequency  
ISS vs Clock Frequency  
2.5  
2.0  
1.5  
1.0  
49  
47  
45  
43  
41  
39  
37  
35  
V
REF  
= 4.5V  
V
REF  
= 2.25V  
0.5  
0
0
2
3
4
5
6
1
4
6
0
1
2
3
5
CLOCK FREQUENCY (MHz)  
CLOCK FREQUENCY (MHz)  
1740 G14  
1740 G13  
1740f  
6
LTC1740  
U
U
U
PIN FUNCTIONS  
+AIN (Pin 1): Positive Analog Input.  
OVDD (Pin 19): Positive Supply for the Output Logic. Can  
be 2.7V to 5.25V. Bypass to GND with a 1µF to 10µF  
ceramic capacitor.  
AIN (Pin 2): Negative Analog Input.  
V
CM (Pin 3): 2.5V Reference Output. Optional input com-  
BUSY (Pin 27): BUSY is low when a conversion is in  
progress. When a conversion is finished and the ADC is  
acquiring the input signal, BUSY is high. Either the falling  
edge of BUSY or the rising edge of CLK can be used to  
latch the output data.  
mon mode for single supply operation. Bypass to GND  
with a 1µF to 10µF ceramic capacitor.  
SENSE (Pin 4): Reference Programming Pin. Ground  
selects VREF = 4.5V. Short to VREF for VREF = 2.25V.  
Connect SENSE to VDD to drive VREF with an external  
reference. Connect SENSE directly to VDD, VREF or GND.  
Do not drive SENSE with a logic signal.  
V
SS (Pins 29, 30): Negative Supply. Can be 5V or 0V. If  
VSS is not shorted to GND, bypass to GND with a 1µF  
ceramic capacitor.  
VREF (Pin 5): DAC Reference. Bypass to GND with a 1µF to  
10µF ceramic capacitor.  
VDD (Pins 32, 33): Analog 5V Supply. Bypass to GND with  
a 1µF to 10µF ceramic capacitor (do not share a capacitor  
with Pins 8, 9).  
GND (Pins 6, 7, 10, 31, 34): Analog Power Ground.  
VDD (Pins 8, 9): Analog 5V Supply. Bypass to GND with a  
1µF to 10µF ceramic capacitor. (Do not share a capacitor  
with Pins 32 and 33.)  
CLK (Pin 35): Conversion Start Signal. This active high  
signal starts a conversion on its rising edge.  
OF (Pin 36): Overflow Output. This signal is high when the  
digitaloutputis01111111111111or10000000000000.  
OGND (Pins 11, 28): Output Logic Ground. Connect to  
GND.  
D13 to D0 (Pins 12 to 18, 20 to 26): Data Outputs. The  
output format is two’s complement.  
1740f  
7
LTC1740  
U
U
W
FUNCTIONAL BLOCK DIAGRA  
5V  
3V TO 5V  
V
DD  
OV  
DD  
+
A
IN  
S/H  
PIPELINED 14-BIT ADC  
OF  
–A  
IN  
D13 (MSB)  
V
CM  
OUTPUT  
BUFFERS  
DIGITAL CORRECTION  
LOGIC  
MODE SELECT  
D0 (LSB)  
BUSY  
SENSE  
2.5V  
REFERENCE  
V
REF  
CLK  
1740 FBD  
V
GND  
GND  
OGND  
SS  
0V OR –5V  
W U  
W
TI I G DIAGRA  
N + 1  
N
ANALOG  
INPUT  
N + 2  
N + 3  
t
CLOCK  
t
H
t
L
CLK  
t
CONV  
t
ACQ  
DATA  
OUTPUT  
N-3  
N-2  
N-1  
N
t
2
BUSY  
1740 TD  
t
1
1740f  
8
LTC1740  
W U U  
U
APPLICATIO S I FOR ATIO  
Conversion Details  
5Vdigitalsystems.Forsinglesupplyoperation,VSS should  
beconnectedtoanalogground. Fordualsupplyoperation,  
SS should be connected to 5V. All VDD pins should be  
connectedtoaclean5Vanalogsupply.(Don’tconnectVDD  
to a noisy system digital supply.)  
The LTC1740 is a high performance 14-bit A/D converter  
that operates up to 6Msps. It is a complete solution with  
an on-chip sample-and-hold, a 14-bit pipelined CMOS  
ADC and a low drift programmable reference. The digital  
output is parallel, with a 14-bit two’s complement format  
and an out-of-range (overflow) bit.  
V
Analog Input Range  
The LTC1740 has a flexible analog input with a wide  
selection of input ranges. The input range is always  
differential and is set by the voltage at the VREF pin  
(Figure 1). The input range of the A/D core is fixed at  
±VREF/1.8. The reference voltage, VREF, is either set by the  
on-chip voltage reference or directly driven by an external  
voltage.  
The rising edge of the CLK begins the conversion. The  
differential analog inputs are simultaneously sampled and  
passed on to the pipelined A/D. After two more conversion  
starts (plus a 100ns conversion time) the digital outputs  
areupdatedwiththeconversionresultandwillbereadyfor  
capture on the third rising clock edge. Thus even though  
anewconversionisbeguneverytimeCLKgoeshigh, each  
result takes three clock cycles to reach the output.  
Internal Reference  
The analog signals that are passed from stage to stage in  
the pipelined A/D are stored on capacitors. The signals on  
these capacitors will be lost if the delay between conver-  
sions is too long. For accurate conversion results, the part  
should be clocked faster than 50kHz.  
Figure 2 shows a simplified schematic of the LTC1740  
reference circuitry. An on-chip temperature compensated  
bandgap reference (VCM) is factory trimmed to 2.500V.  
The voltage at the VREF pin sets the input span of the ADC  
to ±VREF/1.8. An internal voltage divider converts VCM to  
2.250V, which is connected to a reference amplifier. The  
reference programming pin, SENSE, controls how the  
InsomepipelinedA/Dconvertersifthereisnoclockpresent,  
dynamic logic on the chip will droop and the power con-  
sumption sharply increases. The LTC1740 doesn’t have  
this problem. If the part is not clocked for 1ms, an internal  
timer will refresh the dynamic logic. Thus the clock can be  
turned off for long periods of time to save power.  
TO  
ADC  
V
REF  
1µF  
+
1k  
Power Supplies  
R1  
5k  
The LTC1740 will operate from either a single 5V or dual  
±5V supply, making it easy to interface the analog input to  
single or dual supply systems. The digital output drivers  
have their own power supply pin (OVDD) which can be set  
from 3V to 5V, allowing direct connection to either 3V or  
SENSE  
R2  
5k  
LOGIC  
2.5V  
REFERENCE  
+A  
IN  
+
±V  
1.8  
REF  
ADC  
CORE  
V
2.250V  
IN  
–A  
IN  
V
CM  
1µF  
V
REF  
1740 F01  
1740 F02  
Figure 1. Analog Input Circuit  
Figure 2. Reference Circuit  
1740f  
9
LTC1740  
W U U  
U
APPLICATIO S I FOR ATIO  
reference amplifier drives the VREF pin. If SENSE is tied to  
ground, the reference amplifier feedback is connected to  
the R1/R2 voltage divider, thus making VREF = 4.500V. If  
SENSE is tied to VREF, the reference amplifier feedback is  
connectedtoSENSEthusmakingVREF =2.250V. IfSENSE  
istiedtoVDD, thereferenceamplifierisdisconnectedfrom  
VREF and VREF can be driven by an external voltage. With  
additional resistors between VREF and SENSE, and SENSE  
and GND, VREF can be set to any voltage between 2.250V  
and 4.5V.  
Both the VCM and VREF pins must be bypassed with  
capacitors to ground. For best performance, 1µF or larger  
ceramic capacitors are recommended. For the case of  
external circuitry driving VREF, a smaller capacitor can be  
used at VREF so the input range can be changed quickly.  
In this case, a 0.2µF or larger ceramic capacitor is  
acceptable.  
The VCM pin is a low output impedance 2.5V reference that  
can be used by external circuitry. For single 5V supply  
applications it is convenient to connect AINdirectly to the  
An external reference or a DAC can be used to drive VREF  
over a 0V to 5V range (Figures 3a and 3b). The input  
impedance of the VREF pin is 1k, so a buffer may be  
required for high accuracy. Driving VREF with a DAC is  
useful in applications where the peak input signal ampli-  
tude may vary. The input span of the ADC can then be  
adjusted to match the peak input signal, maximizing the  
signal-to-noise ratio.  
VCM pin.  
Driving the Analog Inputs  
The differential inputs of the LTC1740 are easy to drive.  
The inputs may be driven differentially or single-ended  
(i. e., the AINinput is held at a fixed value). The AINand  
AIN+ inputs are simultaneously sampled and any common  
mode signal is reduced by the high common mode rejec-  
tion of the sample-and-hold circuit. Any common mode  
input value is acceptable as long as the input pins stay  
between VDD and VSS. During conversion the analog  
inputs are high impedance. At the end of conversion the  
inputs draw a small current spike while charging the  
sample-and-hold.  
5V  
V
IN  
V
V
REF  
OUT  
1µF  
1µF  
LT1019A-2.5  
LTC1740  
SENSE  
5V  
For superior dynamic performance in dual supply mode,  
the LTC1740 should be operated with the analog inputs  
centered at ground, and in single supply mode the inputs  
should be centered at 2.5V. For the best dynamic perfor-  
mance, the analog inputs can be driven differentially via a  
transformer or differential amplifier.  
V
CM  
1740 F03a  
Figure 3a. Using the LT1019-2.5 as an  
External Reference; Input Range = ±1.39V  
DC Coupling the Input  
LTC1740  
2.250V  
+
V
In many applications the analog input signal can be  
directly coupled to the LTC1740 inputs. If the input signal  
is centered around ground, such as when dual supply op  
amps are used, simply connect AINto ground and con-  
nect VSS to 5V (Figure 4). In a single power supply  
system with the input signal centered around 2.5V, con-  
nect AINto VCM and VSS to ground (Figure 5). If the input  
signal is not centered around ground or 2.5V, the voltage  
for AINmust be generated externally by a resistor divider  
or a voltage reference (Figure 6).  
REF  
1µF  
5k  
SENSE  
5k  
V
CM  
1µF  
LTC1450  
1740 F03b  
Figure 3b. Driving VREF with a DAC  
1740f  
10  
LTC1740  
W U U  
APPLICATIO S I FOR ATIO  
U
5V  
5V  
C
+A  
–A  
+A  
IN  
0V  
V
0V  
V
IN  
IN  
IN  
LTC1740  
LTC1740  
–A  
IN  
IN  
C
R
R
V
V
CM  
CM  
V
SS  
V
SS  
1µF  
1µF  
1405 F04  
1740 F07  
–5V  
Figure 4. DC Coupling a Ground Centered Signal  
(Dual Supply System)  
Figure 7. AC Coupling to the LTC1740. Note That the Input Signal  
Can Almost Always Be Directly Coupled with Better Performance  
5V  
5V  
MINI CIRCUITS  
15Ω  
T1-1T  
+A  
–A  
+A  
IN  
2.5V  
V
IN  
IN  
V
1000pF  
LTC1740  
LTC1740  
IN  
IN  
–A  
IN  
15Ω  
V
CM  
V
CM  
V
SS  
V
SS  
1µF  
1µF  
1740 F05  
1740 F08a  
Figure 5. DC Coupling a Signal Centered Around  
2.5V (Single Supply System)  
Figure 8a. Single Supply Transformer Coupled Input  
5V  
MINI CIRCUITS  
5V  
15Ω  
T1-1T  
+A  
–A  
IN  
LTC1740  
2.500V  
+A  
–A  
V
IN  
IN  
V
1000pF  
IN  
0V  
5V  
LTC1740  
IN  
1.25V  
15Ω  
IN  
V
REF  
V
CM  
V
SENSE  
SS  
1µF  
1740 F08b  
V
SS  
1µF  
1740 F06  
–5V  
Figure 8b. Dual Supply Transformer Coupled Input  
Figure 6. DC Coupling a 0V to 2.5V Signal  
Differential Operation  
AC Coupling the Input  
The THD and SFDR performance of the LTC1740 can be  
improved by using a center tap RF transformer to drive the  
inputs differentially. Though the signal can no longer be  
DC coupled, the improvement in dynamic performance  
makes this an attractive solution for some applications.  
Typical connections for single and dual supply systems  
are shown in Figures 8a and 8b. Good choices for trans-  
formers are the Mini Circuits T1-1T (1:1 turns ratio) and  
T4-6T (1:4 turns ratio). For best results the transformer  
should be located close to the LTC1740 on the printed  
The analog inputs to the LTC1740 can also be AC coupled  
through a capacitor, though in most cases it is simpler to  
directly couple the input to the ADC. Figure 7 shows an  
example where the input signal is centered around ground  
and the ADC operates from a single 5V supply. Note that  
the performance would improve if the ADC was operated  
from a dual supply and the input was directly coupled (as  
in Figure 4). With AC coupling the DC resistance to ground  
should be roughly matched for AIN+ and AINto maintain  
offset accuracy.  
circuit board.  
1740f  
11  
LTC1740  
W U U  
U
APPLICATIO S I FOR ATIO  
Choosing an Input Amplifier  
30Ω  
+A  
–A  
V
IN  
IN  
Choosing an input amplifier is easy if a few requirements  
are taken into consideration. First, to limit the magnitude  
of the voltage spike seen by the amplifier from charging  
the sampling capacitor, choose an amplifier that has a low  
output impedance (<100) at the closed-loop bandwidth  
frequency. For example, if an amplifier is used in a gain  
of 1 and has a unity-gain bandwidth of 50MHz, then the  
output impedance at 50MHz must be less than 100. The  
second requirement is that the closed-loop bandwidth  
must be greater than 50MHz to ensure adequate small-  
signal settling for full throughput rate. If slower op amps  
areused, moresettlingtimecanbeprovidedbyincreasing  
the time between conversions.  
1000pF  
LTC1740  
IN  
1740 F09  
Figure 9. RC Input Filter  
usedsincethesecomponentscanadddistortion.NPOand  
silver mica type dielectric capacitors have excellent linear-  
ity. Carbon surface mount resistors can generate distor-  
tion from self-heating and from damage that may occur  
during soldering. Metal film surface mount resistors are  
much less susceptible to both problems.  
Digital Outputs and Overflow Bit (OF)  
The best choice for an op amp to drive the LTC1740 will  
depend on the application. Generally applications fall into  
two categories: AC applications where dynamic specifica-  
tionsaremostcriticalandtimedomainapplicationswhere  
DC accuracy and settling time are most critical.  
Figure 10 shows the ideal input/output characteristics for  
the LTC1740. The output data is two’s complement binary  
for all input ranges and for both single and dual supply  
operation. One LSB = VREF/(0.9 • 16384). To create a  
straightbinaryoutput, inverttheMSB(D13). Theoverflow  
bit (OF) indicates when the analog input is outside the  
input range of the converter. OF is high when the output  
code is 10 0000 0000 0000 or 01 1111 1111 1111.  
Input Filtering  
The noise and the distortion of the input amplifier and  
other circuitry must be considered since they will add to  
the LTC1740 noise and distortion. The small-signal band-  
width of the sample-and-hold circuit is 80MHz. Any noise  
ordistortionproductsthatarepresentattheanaloginputs  
will be summed over this entire bandwidth. Noisy input  
circuitry should be filtered prior to the analog inputs to  
minimize noise. A simple 1-pole RC filter is sufficient for  
many applications.  
1
0
OVERFLOW  
BIT  
011…111  
011…110  
011…101  
For example, Figure 9 shows a 1000pF capacitor from  
+AIN to AIN and a 30source resistor to limit the input  
bandwidth to 5.3MHz. The 1000pF capacitor also acts as  
a charge reservoir for the input sample-and-hold and iso-  
latestheamplifierdrivingVIN fromtheADC’ssmallcurrent  
glitch. In undersampling applications, an input capacitor  
this large may prohibitively limit the input bandwidth.  
If this is the case, use as large an input capacitance as  
possible. High quality capacitors and resistors should be  
100…010  
100…001  
100…000  
–(FS – 1LSB)  
FS – 1LSB  
INPUT VOLTAGE (V)  
1740 F10  
Figure 10. LTC1740 Transfer Characteristics  
1740f  
12  
LTC1740  
W U U  
U
APPLICATIO S I FOR ATIO  
Full-Scale and Offset Adjustment  
Timing  
In applications where absolute accuracy is important,  
offset and full-scale errors can be adjusted to zero. Offset  
error should be adjusted before full-scale error. Figure 11  
shows a method for error adjustment for a dual supply,  
5.00V input range application. For zero offset error apply  
0.15mV (i. e., 0.5LSB) at +AIN and adjust R1 until the  
output code flickers between 00 0000 0000 0000 and 11  
1111 1111 1111. For full-scale adjustment, apply an input  
voltageof2.49954V(FS1.5LSBs)at+AIN andadjustR2  
untiltheoutputcodeflickersbetween01111111111110  
and 01 1111 1111 1111.  
The conversion start is controlled by the rising edge of the  
CLK pin. Once a conversion is started it cannot be stopped  
or restarted until the conversion cycle is complete. Output  
data is updated at the end of conversion, or about 100ns  
after a conversion is begun. There is an additional two  
cycle pipeline delay, so the data for a given conversion is  
output two full clock cycles plus 100ns after the convert  
start. Thus output data can be latched on the third CLK  
rising edge after the rising edge that samples the input.  
Clock Input  
The LTC1740 only uses the rising edge of the CLK pin for  
internal timing, and CLK doesn’t necessarily need to have  
a 50% duty cycle. For optimal AC performance the rise  
time of the CLK should be less than 5ns. If the available  
clock has a rise time slower than 5ns, it can be locally sped  
up with a logic gate. The clock can be driven with 5V  
CMOS, 3V CMOS or TTL logic levels.  
Digital Output Drivers  
The LTC1740 output drivers can interface to logic operat-  
ing from 3V to 5V by setting OVDD to the logic power  
supply. OVDD requires a 1µF decoupling capacitor. To  
prevent digital noise from affecting performance, the load  
capacitance on the digital outputs should be minimized. If  
large capacitive loads are required, (>30pF) external buff-  
ers or 100resistors in series with the digital outputs are  
suggested.  
5V  
+A  
IN  
V
IN  
5V  
24k  
R1  
50k  
–A  
IN  
100  
LTC1740  
–5V  
V
REF  
1µF  
10k  
R2  
1k  
SENSE  
V
SS  
1740 F11  
10k  
–5V  
Figure 11. Offset and Full-Scale Adjust Circuit  
1740f  
13  
LTC1740  
W U U  
U
APPLICATIO S I FOR ATIO  
As with all fast ADCs, the noise performance of the  
LTC1740issensitivetoclockjitterwhenhighspeedinputs  
are present. The SNR performance of an ADC when the  
performance is limited by jitter is given by:  
should be connected to the analog ground plane at only  
one point, near the OGND pin (Pin 28).  
The analog ground plane should be as close to the ADC as  
possible.Careshouldbetakentoavoidmakingholesinthe  
analog ground plane under and around the part. To ac-  
complish this, we recommend placing vias for power and  
signal traces outside the area containing the part and the  
decoupling capacitors (Figure 13).  
SNR = 20log (2π fINtJ)dB  
where fIN is the frequency of an input sine wave and tJ is  
the root-mean-square jitter due to the clock, the analog  
input and the A/D aperture jitter. To minimize clock jitter,  
use a clean clock source such as a crystal oscillator, treat  
the clock signals as sensitive analog traces and use  
dedicated packages with good supply bypassing for any  
clock drivers.  
Supply Bypassing  
High quality, low series resistance ceramic 1µF capacitors  
should be used at the VDD pins, VCM and VREF. If VSS is  
connected to 5V it should also be bypassed to ground  
with1µF. InsinglesupplyoperationVSS shouldbeshorted  
to the ground plane as close to the part as possible. OVDD  
requires a 1µF decoupling capacitor to ground. Surface  
mount capacitors such as the AVX 0805ZC105KAT pro-  
videexcellentbypassinginasmallboardspace.Thetraces  
connecting the pins and the bypass capacitors must be  
kept short and should be made as wide as possible.  
Board Layout  
To obtain the best performance from the LTC1740, a  
printed circuit board with a ground plane is required.  
Layout for the printed circuit board should ensure that  
digital and analog signal lines are separated as much as  
possible. In particular, care should be taken not to run any  
digital track alongside an analog signal track.  
An analog ground plane separate from the logic system  
ground should be placed under and around the ADC.  
Pins 6, 7, 10, 31, 34 (GND), Pins 11, 28 (OGND) and all  
other analog grounds should be connected to this ground  
plane. In single supply mode, Pins 29, 30 (VSS) should  
also be connected to this ground plane. All bypass capaci-  
tors for the LTC1740 should also be connected to this  
ground plane (Figure 12). The digital system ground  
BYPASS  
LTC1740  
CAPACITOR  
PLACE NON-GROUND  
VIAS AWAY FROM  
GROUND PLANE AND  
BYPASS CAPACITORS  
ANALOG  
GROUND  
PLANE  
AVOID BREAKING GROUND PLANE  
IN THIS AREA  
1740 F13  
Figure 13. Cross Section of the LTC1740 Printed Circuit Board  
1
DIGITAL  
SYSTEM  
LTC1740  
+A  
IN  
1000pF  
V
V
GND GND  
V
V
GND OGND OV  
V
V
GND  
V
V
GND OGND  
–A  
IN  
ANALOG  
INPUT  
CIRCUITRY  
CM  
REF  
5
DD DD  
DD  
19  
SS SS  
DD DD  
2
+
3
6
7
8
9
10  
11  
29 30 31 32 33 34  
28  
1µF  
1µF  
1µF  
1µF  
1µF 1µF  
ANALOG GROUND PLANE  
1740 F12  
Figure 12. Power Supply Grounding  
1740f  
14  
LTC1740  
U
PACKAGE DESCRIPTION  
G Package  
36-Lead Plastic SSOP (5.3mm)  
(Reference LTC DWG # 05-08-1640)  
12.50 – 13.10*  
(.492 – .516)  
1.25 ±0.12  
36 35 34 33 32 31 30 29 28 27 26 25 24 23 22 21 20 19  
7.8 – 8.2  
5.3 – 5.7  
7.40 – 8.20  
(.291 – .323)  
0.42 ±0.03  
0.65 BSC  
5
7
8
RECOMMENDED SOLDER PAD LAYOUT  
1
2
3
4
6
9 10 11 12 13 14 15 16 17 18  
5.00 – 5.60**  
(.197 – .221)  
2.0  
(.079)  
0° – 8°  
0.65  
(.0256)  
BSC  
0.09 – 0.25  
(.0035 – .010)  
0.55 – 0.95  
(.022 – .037)  
0.05  
0.22 – 0.38  
(.009 – .015)  
(.002)  
NOTE:  
G36 SSOP 0802  
1. CONTROLLING DIMENSION: MILLIMETERS  
MILLIMETERS  
2. DIMENSIONS ARE IN  
(INCHES)  
3. DRAWING NOT TO SCALE  
*DIMENSIONS DO NOT INCLUDE MOLD FLASH. MOLD FLASH  
SHALL NOT EXCEED .152mm (.006") PER SIDE  
**DIMENSIONS DO NOT INCLUDE INTERLEAD FLASH. INTERLEAD  
FLASH SHALL NOT EXCEED .254mm (.010") PER SIDE  
1740f  
Information furnished by Linear Technology Corporation is believed to be accurate and reliable.  
However, no responsibility is assumed for its use. Linear Technology Corporation makes no represen-  
tation that the interconnection of its circuits as described herein will notinfringe onexisting patent rights.  
15  
LTC1740  
RELATED PARTS  
PART NUMBER  
LTC1405  
LTC1406  
LTC1411  
LTC1412  
LTC1414  
LTC1420  
LT1461  
DESCRIPTION  
COMMENTS  
12-Bit, 5Msps Sampling ADC with Parallel Output  
8-Bit, 20Msps ADC  
Pin Compatible with the LTC1420  
Undersampling Capability up to 70MHz  
5V, No Pipeline Delay, 80dB SINAD  
±5V, No Pipeline Delay, 72dB SINAD  
±5V, 81dB SINAD and 95dB SFDR  
71dB SINAD and 83dB SFDR at Nyquist  
0.04% Max Initial Accuracy, 3ppm/°C Drift  
Pin Compatible with the LTC1668, LTC1667  
Pin Compatible with the LTC1668, LTC1666  
16-Bit, No Missing Codes, 90dB SINAD, –100dB THD  
Pin Compatible with the LTC1748  
Pin Compatible with the LTC1748  
Pin Compatible with the LTC1748  
Pin Compatible with the LTC1748  
Pin Compatible with the LTC1748  
Pin Compatible with the LTC1748  
Pin Compatible with the LTC1748  
76.3dB SNR and 90dB SFDR  
14-Bit, 2.5Msps ADC  
12-Bit, 3Msps, Sampling ADC  
14-Bit, 2.2Msps ADC  
12-Bit, 10Msps ADC  
Micropower Precision Series Reference  
12-Bit, 50Msps DAC  
LTC1666  
LTC1667  
LTC1668  
LTC1741  
LTC1742  
LTC1743  
LTC1744  
LTC1745  
LTC1746  
LTC1747  
LTC1748  
LT1807  
14-Bit, 50Msps DAC  
16-Bit, 50Msps DAC  
12-Bit, 65Msps ADC  
14-Bit, 65Msps ADC  
12-Bit, 50Msps ADC  
14-Bit, 50Msps ADC  
12-Bit, 25Msps ADC  
14-Bit, 25Msps ADC  
12-Bit, 80Msps ADC  
14-Bit, 80Msps ADC  
325MHz, Low Distortion Dual Op Amp  
Rail-to-Rail Input and Output  
1740f  
LT/TP 0603 1K • PRINTED IN USA  
16 LinearTechnology Corporation  
1630 McCarthy Blvd., Milpitas, CA 95035-7417  
LINEAR TECHNOLOGY CORPORATION 2003  
(408) 432-1900 FAX: (408) 434-0507 www.linear.com  

相关型号:

LTC1740CG#TRPBF

LTC1740 - 14-Bit, 6Msps, Sampling ADC; Package: SSOP; Pins: 36; Temperature Range: 0&deg;C to 70&deg;C
Linear

LTC1740IG

14-Bit, 6Msps, Sampling ADC
Linear

LTC1740IG#PBF

LTC1740 - 14-Bit, 6Msps, Sampling ADC; Package: SSOP; Pins: 36; Temperature Range: -40&deg;C to 85&deg;C
Linear

LTC1740IG#TRPBF

LTC1740 - 14-Bit, 6Msps, Sampling ADC; Package: SSOP; Pins: 36; Temperature Range: -40&deg;C to 85&deg;C
Linear

LTC1741

14-Bit, 80Msps Low Power 3V ADC
Linear

LTC1741CFW

12-Bit, 65Msps Low Noise ADC
Linear

LTC1741IFW

12-Bit, 65Msps Low Noise ADC
Linear

LTC1741IFW#PBF

LTC1741 - 12-Bit, 65Msps Low Noise ADC; Package: TSSOP; Pins: 48; Temperature Range: -40&deg;C to 85&deg;C
Linear

LTC1742

14-Bit, 80Msps Low Power 3V ADC
Linear

LTC1742CFW

14-Bit, 65Msps Low Noise ADC
Linear

LTC1742IFW

14-Bit, 65Msps Low Noise ADC
Linear

LTC1742IFW#PBF

LTC1742 - 14-Bit, 65Msps Low Noise ADC; Package: TSSOP; Pins: 48; Temperature Range: -40&deg;C to 85&deg;C
Linear