935284122115 [NXP]
SPDT;型号: | 935284122115 |
厂家: | NXP |
描述: | SPDT 光电二极管 |
文件: | 总22页 (文件大小:252K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
NX3L1G3157
Low-ohmic single-pole double-throw analog switch
Rev. 10 — 7 August 2012
Product data sheet
1. General description
The NX3L1G3157 is a low-ohmic single-pole double-throw analog switch suitable for use
as an analog or digital 2:1 multiplexer/demultiplexer. It has a digital select input (S), two
independent inputs/outputs (Y0 and Y1) and a common input/output (Z). Schmitt trigger
action at the digital input makes the circuit tolerant to slower input rise and fall times.
The NX3L1G3157 allows signals with amplitude up to VCC to be transmitted from Z to Y0
or Y1; or from Y0 or Y1 to Z. Its low ON resistance (0.5 ) and flatness (0.13 ) ensures
minimal attenuation and distortion of transmitted signals.
2. Features and benefits
Wide supply voltage range from 1.4 V to 4.3 V
Very low ON resistance:
1.6 (typical) at VCC = 1.4 V
1.0 (typical) at VCC = 1.65 V
0.55 (typical) at VCC = 2.3 V
0.50 (typical) at VCC = 2.7 V
0.50 (typical) at VCC = 4.3 V
Break-before-make switching
High noise immunity
ESD protection:
HBM JESD22-A114F Class 3A exceeds 7500 V
MM JESD22-A115-A exceeds 200 V
CDM AEC-Q100-011 revision B exceeds 1000 V
IEC61000-4-2 contact discharge exceeds 8000 V for switch ports
CMOS low-power consumption
Latch-up performance exceeds 100 mA per JESD78 Class II Level A
Direct interface with TTL levels at 3.0 V
Control input accepts voltages above supply voltage
High current handling capability (350 mA continuous current under 3.3 V supply)
Specified from 40 C to +85 C and from 40 C to +125 C
NX3L1G3157
NXP Semiconductors
Low-ohmic single-pole double-throw analog switch
3. Applications
Cell phone
PDA
Portable media player
4. Ordering information
Table 1.
Ordering information
Type number
Package
Temperature range Name
Description
plastic surface-mounted package; 6 leads
Version
NX3L1G3157GW
NX3L1G3157GM
40 C to +125 C
40 C to +125 C
SC-88
SOT363
XSON6 plastic extremely thin small outline package; no leads; SOT886
6 terminals; body 1 1.45 0.5 mm
5. Marking
Table 2.
Marking codes[1]
Type number
NX3L1G3157GW
NX3L1G3157GM
Marking code
MJ
MJ
[1] The pin 1 indicator is located on the lower left corner of the device, below the marking code.
6. Functional diagram
Y1
S
Z
S
Z
6
4
1
3
Y1
Y0
Y0
001aac354
001aac355
Fig 1. Logic symbol
Fig 2. Logic diagram
NX3L1G3157
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
Product data sheet
Rev. 10 — 7 August 2012
2 of 22
NX3L1G3157
NXP Semiconductors
Low-ohmic single-pole double-throw analog switch
7. Pinning information
7.1 Pinning
NX3L1G3157
NX3L1G3157
Y1
GND
Y0
1
2
3
6
5
4
S
V
Z
1
2
3
6
5
4
Y1
GND
Y0
S
V
Z
CC
CC
001aag562
Transparent top view
001aai592
Fig 3. Pin configuration SOT363 (SC-88)
Fig 4. Pin configuration SOT886 (XSON6)
7.2 Pin description
Table 3.
Symbol
Y1
Pin description
Pin
1
Description
independent input or output
ground (0 V)
GND
Y0
2
3
independent input or output
common output or input
supply voltage
Z
4
VCC
S
5
6
select input
8. Functional description
Table 4.
Function table[1]
Input S
Channel on
L
Y0
Y1
H
[1] H = HIGH voltage level; L = LOW voltage level.
NX3L1G3157
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
Product data sheet
Rev. 10 — 7 August 2012
3 of 22
NX3L1G3157
NXP Semiconductors
Low-ohmic single-pole double-throw analog switch
9. Limiting values
Table 5.
Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).
Symbol
VCC
VI
Parameter
Conditions
select input S
VI < 0.5 V
Min
0.5
0.5
0.5
50
-
Max
+4.6
+4.6
VCC + 0.5
-
Unit
V
supply voltage
input voltage
[1]
[2]
V
VSW
IIK
switch voltage
input clamping current
V
mA
mA
mA
ISK
switch clamping current VI < 0.5 V or VI > VCC + 0.5 V
50
ISW
switch current
VSW > 0.5 V or VSW < VCC + 0.5 V;
-
350
source or sink current
VSW > 0.5 V or VSW < VCC + 0.5 V;
-
500
mA
pulsed at 1 ms duration, < 10 % duty cycle;
peak current
Tstg
Ptot
storage temperature
total power dissipation
65
+150
250
C
[3]
Tamb = 40 C to +125 C
-
mW
[1] The minimum input voltage rating may be exceeded if the input current rating is observed.
[2] The minimum and maximum switch voltage ratings may be exceeded if the switch clamping current rating is observed but may not
exceed 4.6 V.
[3] For SC-88 package: above 87.5 C the value of Ptot derates linearly with 4.0 mW/K.
For XSON6 package: above 118 C the value of Ptot derates linearly with 7.8 mW/K.
10. Recommended operating conditions
Table 6.
Recommended operating conditions
Symbol Parameter
Conditions
Min
1.4
0
Max
4.3
Unit
V
VCC
VI
supply voltage
input voltage
select input S
4.3
V
[1]
[2]
VSW
Tamb
t/V
switch voltage
0
VCC
+125
200
V
ambient temperature
input transition rise and fall rate
40
-
C
ns/V
VCC = 1.4 V to 4.3 V
[1] To avoid sinking GND current from terminal Z when switch current flows in terminal Yn, the voltage drop across the bidirectional switch
must not exceed 0.4 V. If the switch current flows into terminal Z, no GND current flows from terminal Yn. In this case, there is no limit for
the voltage drop across the switch.
[2] Applies to control signal levels.
NX3L1G3157
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
Product data sheet
Rev. 10 — 7 August 2012
4 of 22
NX3L1G3157
NXP Semiconductors
Low-ohmic single-pole double-throw analog switch
11. Static characteristics
Table 7.
Static characteristics
At recommended operating conditions; voltages are referenced to GND (ground 0 V).
Symbol Parameter
Conditions
Tamb = 25 C
Tamb = 40 C to +125 C Unit
Min
Typ
Max
Min
Max
Max
(85 C) (125 C)
VIH
HIGH-level
input voltage
VCC = 1.4 V to 1.95 V
VCC = 2.3 V to 2.7 V
VCC = 2.7 V to 3.6 V
VCC = 3.6 V to 4.3 V
VCC = 1.4 V to 1.95 V
VCC = 2.3 V to 2.7 V
VCC = 2.7 V to 3.6 V
VCC = 3.6 V to 4.3 V
0.65VCC
-
-
-
-
-
-
-
-
-
-
0.65VCC
-
-
-
-
-
-
-
-
V
V
V
V
V
V
V
V
A
1.7
-
1.7
2.0
-
2.0
0.7VCC
-
0.35VCC
0.7
0.7VCC
VIL
LOW-level
input voltage
-
-
-
-
-
-
-
-
-
-
0.35VCC 0.35VCC
0.7
0.8
0.7
0.8
0.8
0.3VCC
-
0.3VCC 0.3VCC
II
input leakage select input S;
0.5
1
current
VI = GND to 4.3 V;
VCC = 1.4 V to 4.3 V
IS(OFF)
OFF-state
leakage
current
Y0 and Y1 port;
see Figure 5
VCC = 1.4 V to 3.6 V
VCC = 3.6 V to 4.3 V
Z port; see Figure 6
VCC = 1.4 V to 3.6 V
VCC = 3.6 V to 4.3 V
-
-
-
-
5
-
-
50
50
500 nA
500 nA
10
IS(ON)
ON-state
leakage
current
-
-
-
-
5
-
-
50
50
500 nA
500 nA
10
ICC
supply current VI = VCC or GND;
VSW = GND or VCC
VCC = 3.6 V
VCC = 4.3 V
-
-
-
-
-
100
150
-
-
-
-
690
800
-
6000 nA
7000 nA
CI
input
1.0
-
-
-
pF
pF
pF
capacitance
CS(OFF) OFF-state
capacitance
-
-
35
-
-
-
-
-
-
CS(ON)
ON-state
130
capacitance
NX3L1G3157
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
Product data sheet
Rev. 10 — 7 August 2012
5 of 22
NX3L1G3157
NXP Semiconductors
Low-ohmic single-pole double-throw analog switch
11.1 Test circuits
switch
S
V
CC
1
2
V
IH
V
IL
S
Z
Y0
Y1
1
2
V
or V
IH
IL
switch
I
S
V
V
O
I
GND
001aac358
VI = 0.3 V or VCC 0.3 V; VO = VCC 0.3 V or 0.3 V.
Fig 5. Test circuit for measuring OFF-state leakage current
switch
S
V
CC
1
2
V
IH
V
IL
S
Z
Y0
Y1
1
2
V
or V
IH
IL
switch
I
S
V
V
I
O
GND
001aac359
VI = 0.3 V or VCC 0.3 V; VO = VCC 0.3 V or 0.3 V.
Fig 6. Test circuit for measuring ON-state leakage current
NX3L1G3157
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
Product data sheet
Rev. 10 — 7 August 2012
6 of 22
NX3L1G3157
NXP Semiconductors
Low-ohmic single-pole double-throw analog switch
11.2 ON resistance
Table 8.
ON resistance
At recommended operating conditions; voltages are referenced to GND (ground = 0 V); for graphs see Figure 8 to Figure 14.
Symbol Parameter Conditions Tamb = 40 C to +85 C Tamb = 40 C to +125 C Unit
Min
Typ[1]
Max
Min
Max
RON(peak) ON resistance (peak) VI = GND to VCC
SW = 100 mA;
;
I
see Figure 7
VCC = 1.4 V
VCC = 1.65 V
VCC = 2.3 V
VCC = 2.7 V
VCC = 4.3 V
-
-
-
-
-
1.6
1.0
3.7
1.6
-
-
-
-
-
4.1
1.7
0.9
0.9
0.9
0.55
0.5
0.8
0.75
0.75
0.5
[2]
RON
ON resistance
mismatch between
channels
VI = GND to VCC
ISW = 100 mA
;
VCC = 1.4 V
VCC = 1.65 V
VCC = 2.3 V
VCC = 2.7 V
VCC = 4.3 V
-
-
-
-
-
0.04
0.04
0.02
0.02
0.02
0.3
0.2
-
-
-
-
-
0.3
0.3
0.1
0.1
0.1
0.08
0.075
0.075
[3]
RON(flat)
ON resistance
(flatness)
VI = GND to VCC
ISW = 100 mA
;
VCC = 1.4 V
VCC = 1.65 V
VCC = 2.3 V
VCC = 2.7 V
VCC = 4.3 V
-
-
-
-
-
1.0
0.5
3.3
1.2
0.3
0.3
0.4
-
-
-
-
-
3.6
1.3
0.15
0.13
0.2
0.35
0.35
0.45
[1] Typical values are measured at Tamb = 25 C.
[2] Measured at identical VCC, temperature and input voltage.
[3] Flatness is defined as the difference between the maximum and minimum value of ON resistance measured at identical VCC and
temperature.
NX3L1G3157
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
Product data sheet
Rev. 10 — 7 August 2012
7 of 22
NX3L1G3157
NXP Semiconductors
Low-ohmic single-pole double-throw analog switch
11.3 ON resistance test circuit and graphs
001aag564
1.6
R
ON
(Ω)
1.2
(1)
V
SW
V
0.8
0.4
0
switch
S
(2)
V
CC
1
2
V
IL
(3)
V
(4)
S
Z
IH
(5)
Y0
Y1
1
2
V
or V
IH
IL
switch
(6)
V
I
SW
I
GND
0
1
2
3
4
5
V (V)
I
001aag563
RON = VSW / ISW
.
(1) VCC = 1.5 V.
(2) CC = 1.8 V.
V
(3) VCC = 2.5 V.
(4) VCC = 2.7 V.
(5)
(6) VCC = 4.3 V.
Measured at Tamb = 25 C.
VCC = 3.3 V.
Fig 7. Test circuit for measuring ON resistance
Fig 8. Typical ON resistance as a function of input
voltage
NX3L1G3157
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
Product data sheet
Rev. 10 — 7 August 2012
8 of 22
NX3L1G3157
NXP Semiconductors
Low-ohmic single-pole double-throw analog switch
001aag565
001aag566
1.6
1.0
R
(Ω)
ON
R
(Ω)
ON
0.8
1.2
(1)
(2)
(3)
(4)
0.6
0.4
0.2
0
(1)
(2)
(3)
(4)
0.8
0.4
0
0
1
2
3
0
1
2
3
V (V)
I
V (V)
I
(1) Tamb = 125 C.
(2) amb = 85 C.
(1) Tamb = 125 C.
(2) amb = 85 C.
T
T
(3) Tamb = 25 C.
(4) Tamb = 40 C.
(3) Tamb = 25 C.
(4) Tamb = 40 C.
Fig 9. ON resistance as a function of input voltage;
VCC = 1.5 V
Fig 10. ON resistance as a function of input voltage;
VCC = 1.8 V
001aag567
001aag568
1.0
1.0
R
ON
R
ON
(Ω)
(Ω)
0.8
0.8
0.6
0.4
0.2
0
0.6
0.4
0.2
0
(1)
(2)
(3)
(4)
(1)
(2)
(3)
(4)
0
1
2
3
0
1
2
3
V (V)
V (V)
I
I
(1) Tamb = 125 C.
(2) amb = 85 C.
(1) Tamb = 125 C.
(2) amb = 85 C.
T
T
(3) Tamb = 25 C.
(4) Tamb = 40 C.
(3) Tamb = 25 C.
(4) Tamb = 40 C.
Fig 11. ON resistance as a function of input voltage;
VCC = 2.5 V
Fig 12. ON resistance as a function of input voltage;
VCC = 2.7 V
NX3L1G3157
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
Product data sheet
Rev. 10 — 7 August 2012
9 of 22
NX3L1G3157
NXP Semiconductors
Low-ohmic single-pole double-throw analog switch
001aag569
001aaj896
1.0
1.0
R
ON
R
ON
(Ω)
(Ω)
0.8
0.8
(1)
(2)
(3)
(4)
0.6
0.4
0.2
0
0.6
0.4
0.2
0
(1)
(2)
(3)
(4)
0
1
2
3
4
0
1
2
3
4
5
V (V)
I
V (V)
I
(1) Tamb = 125 C.
(2) amb = 85 C.
(1) Tamb = 125 C.
(2) amb = 85 C.
T
T
(3) Tamb = 25 C.
(4) Tamb = 40 C.
(3) Tamb = 25 C.
(4) Tamb = 40 C.
Fig 13. ON resistance as a function of input voltage;
VCC = 3.3 V
Fig 14. ON resistance as a function of input voltage;
VCC = 4.3 V
12. Dynamic characteristics
Table 9.
Dynamic characteristics
At recommended operating conditions; voltages are referenced to GND (ground = 0 V); for load circuit see Figure 17.
Symbol Parameter
Conditions
Tamb = 25 C
Tamb = 40 C to +125 C Unit
Min Typ[1] Max
Min
Max
Max
(85 C) (125 C)
ten
enable time
S to Z or Yn;
see Figure 15
VCC = 1.4 V to 1.6 V
VCC = 1.65 V to 1.95 V
VCC = 2.3 V to 2.7 V
VCC = 2.7 V to 3.6 V
VCC = 3.6 V to 4.3 V
-
-
-
-
-
28
23
17
14
14
43
35
27
25
25
-
-
-
-
-
48
38
29
27
27
52
42
32
30
30
ns
ns
ns
ns
ns
tdis
disable time
S to Z or Yn;
see Figure 15
VCC = 1.4 V to 1.6 V
VCC = 1.65 V to 1.95 V
VCC = 2.3 V to 2.7 V
VCC = 2.7 V to 3.6 V
VCC = 3.6 V to 4.3 V
-
-
-
-
-
9
6
5
4
4
20
15
11
10
10
-
-
-
-
-
25
20
14
12
12
30
23
16
14
14
ns
ns
ns
ns
ns
NX3L1G3157
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
Product data sheet
Rev. 10 — 7 August 2012
10 of 22
NX3L1G3157
NXP Semiconductors
Low-ohmic single-pole double-throw analog switch
Table 9.
Dynamic characteristics …continued
At recommended operating conditions; voltages are referenced to GND (ground = 0 V); for load circuit see Figure 17.
Symbol Parameter
Conditions
Tamb = 25 C
Tamb = 40 C to +125 C Unit
Min Typ[1] Max
Min
Max
Max
(85 C) (125 C)
[2]
tb-m
break-before-make see Figure 16
time
VCC = 1.4 V to 1.6 V
-
-
-
-
-
19
17
13
10
10
-
-
-
-
-
4
4
2
2
2
-
-
-
-
-
-
-
-
-
-
ns
ns
ns
ns
ns
VCC = 1.65 V to 1.95 V
VCC = 2.3 V to 2.7 V
VCC = 2.7 V to 3.6 V
VCC = 3.6 V to 4.3 V
[1] Typical values are measured at Tamb = 25 C and VCC = 1.5 V, 1.8 V, 2.5 V, 3.3 V and 4.3 V respectively.
[2] Break-before-make guaranteed by design.
12.1 Waveform and test circuits
V
I
V
S input
M
t
GND
t
en
dis
V
OH
V
V
X
X
Z output
OFF to HIGH
HIGH to OFF
Y1 connected to V
EXT
GND
t
t
en
dis
V
OH
V
V
X
X
Z output
Y0 connected to V
EXT
HIGH to OFF
OFF to HIGH
001aag570
GND
Measurement points are given in Table 10.
Logic level: VOH is typical output voltage level that occurs with the output load.
Fig 15. Enable and disable times
Table 10. Measurement points
Supply voltage
VCC
Input
VM
Output
VX
1.4 V to 4.3 V
0.5VCC
0.9VOH
NX3L1G3157
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
Product data sheet
Rev. 10 — 7 August 2012
11 of 22
NX3L1G3157
NXP Semiconductors
Low-ohmic single-pole double-throw analog switch
V
CC
S
Z
Y0
Y1
G
V
= 1.5 V
EXT
V
V
R
L
C
L
V
I
O
GND
001aag571
a. Test circuit
V
I
0.5V
I
0.9V
O
0.9V
O
V
O
t
b-m
001aag572
b. Input and output measurement points
Fig 16. Test circuit for measuring break-before-make timing
V
CC
S
Z
Y0
Y1
1
2
switch
G
V
V
V
R
L
C
L
V
= 1.5 V
EXT
I
O
GND
001aag642
Test data is given in Table 11.
Definitions test circuit:
RL = Load resistance.
CL = Load capacitance including jig and probe capacitance.
EXT = External voltage for measuring switching times.
V
Fig 17. Load circuit for switching times
Table 11. Test data
Supply voltage
VCC
Input
Load
CL
VI
tr, tf
2.5 ns
RL
1.4 V to 4.3 V
VCC
35 pF
50
NX3L1G3157
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
Product data sheet
Rev. 10 — 7 August 2012
12 of 22
NX3L1G3157
NXP Semiconductors
Low-ohmic single-pole double-throw analog switch
12.2 Additional dynamic characteristics
Table 12. Additional dynamic characteristics
At recommended operating conditions; voltages are referenced to GND (ground = 0 V); VI = GND or VCC (unless otherwise
specified); tr = tf 2.5 ns; Tamb = 25 C.
Symbol Parameter
Conditions
Min
Typ
Max
Unit
[1]
THD
total harmonic
distortion
fi = 20 Hz to 20 kHz; RL = 32 ; see Figure 18
VCC = 1.4 V; VI = 1 V (p-p)
VCC = 1.65 V; VI = 1.2 V (p-p)
VCC = 2.3 V; VI = 1.5 V (p-p)
VCC = 2.7 V; VI = 2 V (p-p)
VCC = 4.3 V; VI = 2 V (p-p)
RL = 50 ; see Figure 19
VCC = 1.4 V to 4.3 V
-
-
-
-
-
0.15
-
-
-
-
-
%
%
%
%
%
0.10
0.02
0.02
0.02
[1]
[1]
f(3dB)
3 dB frequency
response
-
-
60
-
-
MHz
dB
iso
isolation (OFF-state)
crosstalk voltage
fi = 100 kHz; RL = 50 ; see Figure 20
VCC = 1.4 V to 4.3 V
90
Vct
between digital inputs and switch;
fi = 1 MHz; CL = 50 pF; RL = 50 ; see Figure 21
VCC = 1.4 V to 3.6 V
VCC = 3.6 V to 4.3 V
-
-
0.2
0.3
-
-
V
V
Qinj
charge injection
fi = 1 MHz; CL = 0.1 nF; RL = 1 M; Vgen = 0 V;
Rgen = 0 ; see Figure 22
VCC = 1.5 V
VCC = 1.8 V
VCC = 2.5 V
VCC = 3.3 V
VCC = 4.3 V
-
-
-
-
-
3
4
-
-
-
-
-
pC
pC
pC
pC
pC
6
9
15
[1] fi is biased at 0.5VCC
.
12.3 Test circuits
V
0.5V
CC
CC
switch
S
R
L
1
2
V
IL
S
Z
Y0
Y1
1
2
V
or V
IH
IL
switch
V
IH
f
D
i
GND
001aag573
Fig 18. Test circuit for measuring total harmonic distortion
NX3L1G3157
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
Product data sheet
Rev. 10 — 7 August 2012
13 of 22
NX3L1G3157
NXP Semiconductors
Low-ohmic single-pole double-throw analog switch
V
0.5V
CC
CC
switch
S
R
L
1
2
V
IL
S
Z
Y0
Y1
1
2
V
or V
IH
IL
switch
V
IH
f
dB
i
GND
001aag574
Adjust fi voltage to obtain 0 dBm level at output. Increase fi frequency until dB meter reads 3 dB.
Fig 19. Test circuit for measuring the frequency response when channel is in ON-state
0.5V
V
0.5V
CC
CC
CC
switch
S
R
L
R
L
1
2
V
IH
S
Z
Y0
Y1
1
2
V
or V
IH
IL
switch
V
IL
f
dB
i
GND
001aag561
Adjust fi voltage to obtain 0 dBm level at input.
Fig 20. Test circuit for measuring isolation (OFF-state)
NX3L1G3157
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
Product data sheet
Rev. 10 — 7 August 2012
14 of 22
NX3L1G3157
NXP Semiconductors
Low-ohmic single-pole double-throw analog switch
switch
S
V
CC
1
2
V
IL
V
IH
S
Z
Y0
Y1
1
2
switch
0.5V
logic
input
G
V
I
R
L
R
L
C
L
V
O
V
0.5V
CC
CC
001aah442
a. Test circuit
logic
input (S)
off
on
off
V
V
O
ct
001aah443
b. Input and output pulse definitions
Fig 21. Test circuit for measuring crosstalk voltage between digital inputs and switch
NX3L1G3157
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
Product data sheet
Rev. 10 — 7 August 2012
15 of 22
NX3L1G3157
NXP Semiconductors
Low-ohmic single-pole double-throw analog switch
V
CC
S
Z
Y0
Y1
1
2
switch
R
gen
G
V
V
R
L
C
L
I
O
V
gen
GND
001aac366
a. Test circuit
logic
input
(S) off
on
off
V
O
ΔV
O
001aac478
b. Input and output pulse definitions
Definition: Qinj = VO CL.
VO = output voltage variation.
Rgen = generator resistance.
Vgen = generator voltage.
Fig 22. Test circuit for measuring charge injection
NX3L1G3157
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
Product data sheet
Rev. 10 — 7 August 2012
16 of 22
NX3L1G3157
NXP Semiconductors
Low-ohmic single-pole double-throw analog switch
13. Package outline
Plastic surface-mounted package; 6 leads
SOT363
D
B
E
A
X
y
H
v
M
A
E
6
5
4
Q
pin 1
index
A
A
1
1
2
3
c
e
1
b
L
p
w
M B
p
e
detail X
0
1
2 mm
scale
DIMENSIONS (mm are the original dimensions)
A
1
UNIT
A
b
c
D
E
e
e
H
L
Q
v
w
y
p
p
1
E
max
0.30
0.20
1.1
0.8
0.25
0.10
2.2
1.8
1.35
1.15
2.2
2.0
0.45
0.15
0.25
0.15
mm
0.1
1.3
0.65
0.2
0.2
0.1
REFERENCES
JEDEC JEITA
EUROPEAN
PROJECTION
OUTLINE
VERSION
ISSUE DATE
IEC
04-11-08
06-03-16
SOT363
SC-88
Fig 23. Package outline SOT363 (SC-88)
NX3L1G3157
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
Product data sheet
Rev. 10 — 7 August 2012
17 of 22
NX3L1G3157
NXP Semiconductors
Low-ohmic single-pole double-throw analog switch
XSON6: plastic extremely thin small outline package; no leads; 6 terminals; body 1 x 1.45 x 0.5 mm
SOT886
b
1
2
3
4x
(2)
L
L
1
e
6
5
4
e
1
e
1
6x
(2)
A
A
1
D
E
terminal 1
index area
0
1
2 mm
scale
Dimensions (mm are the original dimensions)
(1)
Unit
A
A
1
b
D
E
e
e
L
L
1
1
max 0.5 0.04 0.25 1.50 1.05
0.35 0.40
0.20 1.45 1.00 0.6 0.5 0.30 0.35
0.17 1.40 0.95 0.27 0.32
mm nom
min
Notes
1. Including plating thickness.
2. Can be visible in some manufacturing processes.
sot886_po
References
Outline
version
European
projection
Issue date
IEC
JEDEC
MO-252
JEITA
04-07-22
12-01-05
SOT886
Fig 24. Package outline SOT886 (XSON6)
NX3L1G3157
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
Product data sheet
Rev. 10 — 7 August 2012
18 of 22
NX3L1G3157
NXP Semiconductors
Low-ohmic single-pole double-throw analog switch
14. Abbreviations
Table 13. Abbreviations
Acronym
CDM
CMOS
ESD
Description
Charged Device Model
Complementary Metal-Oxide Semiconductor
ElectroStatic Discharge
HBM
MM
Human Body Model
Machine Model
PDA
Personal Digital Assistant
Transistor-Transistor Logic
TTL
15. Revision history
Table 14. Revision history
Document ID
Release date
20120807
Data sheet status
Change notice
Supersedes
NX3L1G3157 v.10
Modifications:
Product data sheet
-
NX3L1G3157 v.9
• Package outline drawing of SOT886 (Figure 24) modified.
NX3L1G3157 v.9
Modifications:
20111109
Product data sheet
-
NX3L1G3157 v.8
• Legal pages updated.
NX3L1G3157 v.8
NX3L1G3157 v.7
NX3L1G3157 v.6
NX3L1G3157 v.5
NX3L1G3157 v.4
NX3L1G3157 v.3
NX3L1G3157 v.2
NX3L1G3157 v.1
20100426
20100324
20100208
20090407
20080730
20080721
20080415
20071008
Product data sheet
-
-
-
-
-
-
-
-
NX3L1G3157 v.7
NX3L1G3157 v.6
NX3L1G3157 v.5
NX3L1G3157 v.4
NX3L1G3157 v.3
NX3L1G3157 v.2
NX3L1G3157 v.1
-
Product data sheet
Product data sheet
Product data sheet
Product data sheet
Product data sheet
Product data sheet
Product data sheet
NX3L1G3157
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
Product data sheet
Rev. 10 — 7 August 2012
19 of 22
NX3L1G3157
NXP Semiconductors
Low-ohmic single-pole double-throw analog switch
16. Legal information
16.1 Data sheet status
Document status[1][2]
Product status[3]
Development
Definition
Objective [short] data sheet
This document contains data from the objective specification for product development.
This document contains data from the preliminary specification.
This document contains the product specification.
Preliminary [short] data sheet Qualification
Product [short] data sheet Production
[1]
[2]
[3]
Please consult the most recently issued document before initiating or completing a design.
The term ‘short data sheet’ is explained in section “Definitions”.
The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status
information is available on the Internet at URL http://www.nxp.com.
Suitability for use — NXP Semiconductors products are not designed,
16.2 Definitions
authorized or warranted to be suitable for use in life support, life-critical or
safety-critical systems or equipment, nor in applications where failure or
malfunction of an NXP Semiconductors product can reasonably be expected
to result in personal injury, death or severe property or environmental
damage. NXP Semiconductors and its suppliers accept no liability for
inclusion and/or use of NXP Semiconductors products in such equipment or
applications and therefore such inclusion and/or use is at the customer’s own
risk.
Draft — The document is a draft version only. The content is still under
internal review and subject to formal approval, which may result in
modifications or additions. NXP Semiconductors does not give any
representations or warranties as to the accuracy or completeness of
information included herein and shall have no liability for the consequences of
use of such information.
Short data sheet — A short data sheet is an extract from a full data sheet
with the same product type number(s) and title. A short data sheet is intended
for quick reference only and should not be relied upon to contain detailed and
full information. For detailed and full information see the relevant full data
sheet, which is available on request via the local NXP Semiconductors sales
office. In case of any inconsistency or conflict with the short data sheet, the
full data sheet shall prevail.
Applications — Applications that are described herein for any of these
products are for illustrative purposes only. NXP Semiconductors makes no
representation or warranty that such applications will be suitable for the
specified use without further testing or modification.
Customers are responsible for the design and operation of their applications
and products using NXP Semiconductors products, and NXP Semiconductors
accepts no liability for any assistance with applications or customer product
design. It is customer’s sole responsibility to determine whether the NXP
Semiconductors product is suitable and fit for the customer’s applications and
products planned, as well as for the planned application and use of
customer’s third party customer(s). Customers should provide appropriate
design and operating safeguards to minimize the risks associated with their
applications and products.
Product specification — The information and data provided in a Product
data sheet shall define the specification of the product as agreed between
NXP Semiconductors and its customer, unless NXP Semiconductors and
customer have explicitly agreed otherwise in writing. In no event however,
shall an agreement be valid in which the NXP Semiconductors product is
deemed to offer functions and qualities beyond those described in the
Product data sheet.
NXP Semiconductors does not accept any liability related to any default,
damage, costs or problem which is based on any weakness or default in the
customer’s applications or products, or the application or use by customer’s
third party customer(s). Customer is responsible for doing all necessary
testing for the customer’s applications and products using NXP
Semiconductors products in order to avoid a default of the applications and
the products or of the application or use by customer’s third party
customer(s). NXP does not accept any liability in this respect.
16.3 Disclaimers
Limited warranty and liability — Information in this document is believed to
be accurate and reliable. However, NXP Semiconductors does not give any
representations or warranties, expressed or implied, as to the accuracy or
completeness of such information and shall have no liability for the
consequences of use of such information. NXP Semiconductors takes no
responsibility for the content in this document if provided by an information
source outside of NXP Semiconductors.
Limiting values — Stress above one or more limiting values (as defined in
the Absolute Maximum Ratings System of IEC 60134) will cause permanent
damage to the device. Limiting values are stress ratings only and (proper)
operation of the device at these or any other conditions above those given in
the Recommended operating conditions section (if present) or the
Characteristics sections of this document is not warranted. Constant or
repeated exposure to limiting values will permanently and irreversibly affect
the quality and reliability of the device.
In no event shall NXP Semiconductors be liable for any indirect, incidental,
punitive, special or consequential damages (including - without limitation - lost
profits, lost savings, business interruption, costs related to the removal or
replacement of any products or rework charges) whether or not such
damages are based on tort (including negligence), warranty, breach of
contract or any other legal theory.
Terms and conditions of commercial sale — NXP Semiconductors
products are sold subject to the general terms and conditions of commercial
sale, as published at http://www.nxp.com/profile/terms, unless otherwise
agreed in a valid written individual agreement. In case an individual
agreement is concluded only the terms and conditions of the respective
agreement shall apply. NXP Semiconductors hereby expressly objects to
applying the customer’s general terms and conditions with regard to the
purchase of NXP Semiconductors products by customer.
Notwithstanding any damages that customer might incur for any reason
whatsoever, NXP Semiconductors’ aggregate and cumulative liability towards
customer for the products described herein shall be limited in accordance
with the Terms and conditions of commercial sale of NXP Semiconductors.
Right to make changes — NXP Semiconductors reserves the right to make
changes to information published in this document, including without
limitation specifications and product descriptions, at any time and without
notice. This document supersedes and replaces all information supplied prior
to the publication hereof.
No offer to sell or license — Nothing in this document may be interpreted or
construed as an offer to sell products that is open for acceptance or the grant,
conveyance or implication of any license under any copyrights, patents or
other industrial or intellectual property rights.
NX3L1G3157
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
Product data sheet
Rev. 10 — 7 August 2012
20 of 22
NX3L1G3157
NXP Semiconductors
Low-ohmic single-pole double-throw analog switch
Export control — This document as well as the item(s) described herein
may be subject to export control regulations. Export might require a prior
authorization from competent authorities.
NXP Semiconductors’ specifications such use shall be solely at customer’s
own risk, and (c) customer fully indemnifies NXP Semiconductors for any
liability, damages or failed product claims resulting from customer design and
use of the product for automotive applications beyond NXP Semiconductors’
standard warranty and NXP Semiconductors’ product specifications.
Non-automotive qualified products — Unless this data sheet expressly
states that this specific NXP Semiconductors product is automotive qualified,
the product is not suitable for automotive use. It is neither qualified nor tested
in accordance with automotive testing or application requirements. NXP
Semiconductors accepts no liability for inclusion and/or use of
Translations — A non-English (translated) version of a document is for
reference only. The English version shall prevail in case of any discrepancy
between the translated and English versions.
non-automotive qualified products in automotive equipment or applications.
In the event that customer uses the product for design-in and use in
automotive applications to automotive specifications and standards, customer
(a) shall use the product without NXP Semiconductors’ warranty of the
product for such automotive applications, use and specifications, and (b)
whenever customer uses the product for automotive applications beyond
16.4 Trademarks
Notice: All referenced brands, product names, service names and trademarks
are the property of their respective owners.
17. Contact information
For more information, please visit: http://www.nxp.com
For sales office addresses, please send an email to: salesaddresses@nxp.com
NX3L1G3157
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2012. All rights reserved.
Product data sheet
Rev. 10 — 7 August 2012
21 of 22
NX3L1G3157
NXP Semiconductors
Low-ohmic single-pole double-throw analog switch
18. Contents
1
2
3
4
5
6
General description. . . . . . . . . . . . . . . . . . . . . . 1
Features and benefits . . . . . . . . . . . . . . . . . . . . 1
Applications . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2
Ordering information. . . . . . . . . . . . . . . . . . . . . 2
Marking. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2
Functional diagram . . . . . . . . . . . . . . . . . . . . . . 2
7
7.1
7.2
Pinning information. . . . . . . . . . . . . . . . . . . . . . 3
Pinning . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3
Pin description . . . . . . . . . . . . . . . . . . . . . . . . . 3
8
Functional description . . . . . . . . . . . . . . . . . . . 3
Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . . 4
Recommended operating conditions. . . . . . . . 4
9
10
11
Static characteristics. . . . . . . . . . . . . . . . . . . . . 5
Test circuits. . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
ON resistance. . . . . . . . . . . . . . . . . . . . . . . . . . 7
ON resistance test circuit and graphs. . . . . . . . 8
11.1
11.2
11.3
12
Dynamic characteristics . . . . . . . . . . . . . . . . . 10
Waveform and test circuits . . . . . . . . . . . . . . . 11
Additional dynamic characteristics . . . . . . . . . 13
Test circuits. . . . . . . . . . . . . . . . . . . . . . . . . . . 13
12.1
12.2
12.3
13
14
15
Package outline . . . . . . . . . . . . . . . . . . . . . . . . 17
Abbreviations. . . . . . . . . . . . . . . . . . . . . . . . . . 19
Revision history. . . . . . . . . . . . . . . . . . . . . . . . 19
16
Legal information. . . . . . . . . . . . . . . . . . . . . . . 20
Data sheet status . . . . . . . . . . . . . . . . . . . . . . 20
Definitions. . . . . . . . . . . . . . . . . . . . . . . . . . . . 20
Disclaimers. . . . . . . . . . . . . . . . . . . . . . . . . . . 20
Trademarks. . . . . . . . . . . . . . . . . . . . . . . . . . . 21
16.1
16.2
16.3
16.4
17
18
Contact information. . . . . . . . . . . . . . . . . . . . . 21
Contents . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22
Please be aware that important notices concerning this document and the product(s)
described herein, have been included in section ‘Legal information’.
© NXP B.V. 2012.
All rights reserved.
For more information, please visit: http://www.nxp.com
For sales office addresses, please send an email to: salesaddresses@nxp.com
Date of release: 7 August 2012
Document identifier: NX3L1G3157
相关型号:
935284306115
LVC/LCX/Z SERIES, 1-BIT DRIVER, TRUE OUTPUT, PDSO6, 1 MM X 1.45 MM, 0.50 MM HEIGHT, PLASTIC, MO-252, SOT-886, XSON-6
NXP
935284306132
LVC/LCX/Z SERIES, 1-BIT DRIVER, TRUE OUTPUT, PDSO6, 1 MM X 1.45 MM, 0.50 MM HEIGHT, PLASTIC, MO-252, SOT-886, XSON-6
NXP
935284307132
LVC/LCX/Z SERIES, 1-BIT DRIVER, TRUE OUTPUT, PDSO6, 1 X 1 MM, 0.50 MM HEIGHT, PLASTIC, SOT-891, XSON-6
NXP
935284591118
AVC SERIES, 8-BIT TRANSCEIVER, TRUE OUTPUT, PQCC24, 3.50 X 5.50 MM, 0.85 MM HEIGHT, PLASTIC, SOT815-1, DHVQFN-24
NXP
935284593112
AVC SERIES, 8-BIT TRANSCEIVER, TRUE OUTPUT, PDSO24, 4.40 MM, PLASTIC, MO-153, SOT355-1, TSSOP-24
NXP
935284593118
AVC SERIES, 8-BIT TRANSCEIVER, TRUE OUTPUT, PDSO24, 4.40 MM, PLASTIC, MO-153, SOT355-1, TSSOP-24
NXP
©2020 ICPDF网 联系我们和版权申明