BUK9640-100A,118 [NXP]
N-channel TrenchMOS logic level FET D2PAK 3-Pin;型号: | BUK9640-100A,118 |
厂家: | NXP |
描述: | N-channel TrenchMOS logic level FET D2PAK 3-Pin 开关 脉冲 晶体管 |
文件: | 总13页 (文件大小:196K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
BUK9640-100A
N-channel TrenchMOS logic level FET
Rev. 04 — 31 May 2010
Product data sheet
1. Product profile
1.1 General description
Logic level N-channel enhancement mode Field-Effect Transistor (FET) in a plastic
package using TrenchMOS technology. This product has been designed and qualified to
the appropriate AEC standard for use in automotive critical applications.
1.2 Features and benefits
Low conduction losses due to low
Suitable for logic level gate drive
on-state resistance
sources
Q101 compliant
Suitable for thermally demanding
environments due to 175 °C rating
1.3 Applications
12 V, 24 V and 42 V loads
Motors, lamps and solenoids
Automotive and general purpose
power switching
1.4 Quick reference data
Table 1.
Symbol
VDS
Quick reference data
Parameter
Conditions
Min Typ Max Unit
drain-source
voltage
Tj ≥ 25 °C; Tj ≤ 175 °C
-
-
-
-
-
-
100
V
ID
drain current
VGS = 5 V; Tmb = 25 °C;
39
A
see Figure 1; see Figure 3
Ptot
total power
dissipation
Tmb = 25 °C; see Figure 2
158
W
Static characteristics
RDSon drain-source
VGS = 4.5 V; ID = 25 A;
Tj = 25 °C
-
-
-
-
43
39
40
mΩ
mΩ
mΩ
on-state
resistance
VGS = 10 V; ID = 25 A;
29
34
Tj = 25 °C
VGS = 5 V; ID = 25 A;
Tj = 25 °C;
see Figure 11; see Figure 12
BUK9640-100A
NXP Semiconductors
N-channel TrenchMOS logic level FET
Table 1.
Symbol
Avalanche ruggedness
Quick reference data …continued
Parameter Conditions
Min Typ Max Unit
EDS(AL)S
non-repetitive
drain-source
ID = 39 A; ID A; Vsup ≤ 100 V;
RGS = 50 Ω; VGS = 5 V;
-
-
182 mJ
avalanche energy Tj(init) = 25 °C; unclamped
Dynamic characteristics
QGD
gate-drain charge VGS = 5 V; ID = 25 A;
DS = 80 V; Tj = 25 °C;
-
20
-
nC
V
see Figure 13
2. Pinning information
Table 2.
Pinning information
Symbol Description
Pin
1
Simplified outline
Graphic symbol
G
D
S
D
gate
drain[1]
mb
D
S
2
3
source
G
mb
mounting base; connected to
drain
mbb076
2
1
3
SOT404 (D2PAK)
[1] It is not possible to make a connection to pin 2.
3. Ordering information
Table 3.
Ordering information
Type number
Package
Name
Description
Version
BUK9640-100A
D2PAK
plastic single-ended surface-mounted package (D2PAK); 3 leads SOT404
(one lead cropped)
BUK9640-100A
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2010. All rights reserved.
Product data sheet
Rev. 04 — 31 May 2010
2 of 13
BUK9640-100A
NXP Semiconductors
N-channel TrenchMOS logic level FET
4. Limiting values
Table 4.
Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134).
Symbol
VDS
Parameter
Conditions
Min
Typ
Max
100
100
15
Unit
V
drain-source voltage
drain-gate voltage
gate-source voltage
drain current
Tj ≥ 25 °C; Tj ≤ 175 °C
RGS = 20 kΩ
-
-
-
-
-
VDGR
VGS
-
V
-15
-
V
ID
Tmb = 25 °C; VGS = 5 V;
39
A
see Figure 1; see Figure 3
Tmb = 100 °C; VGS = 5 V; see Figure 1
-
-
-
-
28
A
A
IDM
peak drain current
Tmb = 25 °C; tp ≤ 10 µs; pulsed;
159
see Figure 3
Ptot
Tstg
Tj
total power dissipation Tmb = 25 °C; see Figure 2
storage temperature
-
-
-
-
158
175
175
W
-55
-55
°C
°C
junction temperature
Source-drain diode
IS
source current
peak source current
Tmb = 25 °C
-
-
-
-
39
A
A
ISM
tp ≤ 10 µs; pulsed; Tmb = 25 °C
159
Avalanche ruggedness
EDS(AL)S non-repetitive
ID = 39 A; ID A; Vsup ≤ 100 V;
RGS = 50 Ω; VGS = 5 V; Tj(init) = 25 °C;
unclamped
-
-
182
mJ
drain-source
avalanche energy
03na19
03nh74
120
40
I
D
P
der
(%)
(A)
30
20
10
0
80
40
0
0
50
100
150
200
25
50
75
100
125
150
175
T
200
(°C)
T
(°C)
mb
mb
Fig 1. Normalized continuous drain current as a
function of mounting base temperature
Fig 2. Normalized total power dissipation as a
function of mounting base temperature
BUK9640-100A
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2010. All rights reserved.
Product data sheet
Rev. 04 — 31 May 2010
3 of 13
BUK9640-100A
NXP Semiconductors
N-channel TrenchMOS logic level FET
03nh72
3
10
I
D
(A)
t
= 10 μs
p
2
10
R
DSon
= V / I
DS D
100 μs
10
DC
1 ms
10 ms
100 ms
1
2
3
1
10
10
10
V
(V)
DS
Fig 3. Safe operating area; continuous and peak drain currents as a function of drain-source voltage
5. Thermal characteristics
Table 5.
Symbol
Rth(j-mb)
Thermal characteristics
Parameter
Conditions
Min
Typ
Max
Unit
thermal resistance
from junction to
mounting base
see Figure 4
-
-
0.95
K/W
Rth(j-a)
thermal resistance
from junction to
ambient
mounted on a printed-circuit board ;
minimum footprint
-
50
-
K/W
03nh73
1
Z
th(j-mb)
δ = 0.5
(K/W)
0.2
−1
0.1
10
10
10
0.05
0.02
t
p
P
δ =
−2
T
Single Shot
t
t
p
T
−3
10
−6
−5
−4
−3
−2
−1
10
10
10
10
10
1
t
p
(s)
Fig 4. Transient thermal impedance from junction to mounting base as a function of pulse duration
BUK9640-100A
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2010. All rights reserved.
Product data sheet
Rev. 04 — 31 May 2010
4 of 13
BUK9640-100A
NXP Semiconductors
N-channel TrenchMOS logic level FET
6. Characteristics
Table 6.
Symbol
Characteristics
Parameter
Conditions
Min
Typ
Max
Unit
Static characteristics
V(BR)DSS drain-source
breakdown voltage
ID = 0.25 mA; VGS = 0 V; Tj = 25 °C
ID = 0.25 mA; VGS = 0 V; Tj = -55 °C
100
89
1
-
-
V
V
V
-
-
VGS(th)
gate-source threshold ID = 1 mA; VDS = VGS; Tj = 25 °C;
1.5
2
voltage
see Figure 10
ID = 1 mA; VDS = VGS; Tj = 175 °C;
see Figure 10
0.5
-
-
-
-
V
V
ID = 1 mA; VDS = VGS; Tj = -55 °C;
see Figure 10
2.3
IDSS
drain leakage current
gate leakage current
VDS = 100 V; VGS = 0 V; Tj = 175 °C
VDS = 100 V; VGS = 0 V; Tj = 25 °C
VDS = 0 V; VGS = 10 V; Tj = 25 °C
VDS = 0 V; VGS = -10 V; Tj = 25 °C
VGS = 4.5 V; ID = 25 A; Tj = 25 °C
-
-
-
-
-
-
-
500
10
µA
µA
nA
0.05
IGSS
2
2
-
100
100
43
nA
RDSon
drain-source on-state
resistance
mΩ
mΩ
VGS = 5 V; ID = 25 A; Tj = 175 °C;
see Figure 11; see Figure 12
-
100
VGS = 10 V; ID = 25 A; Tj = 25 °C
-
-
29
34
39
40
mΩ
mΩ
VGS = 5 V; ID = 25 A; Tj = 25 °C;
see Figure 11; see Figure 12
Dynamic characteristics
QG(tot)
QGS
QGD
Ciss
total gate charge
ID = 25 A; VDS = 80 V; VGS = 5 V;
Tj = 25 °C; see Figure 13
-
-
-
-
-
-
48
5.4
20
-
-
-
nC
nC
nC
gate-source charge
gate-drain charge
input capacitance
output capacitance
VGS = 0 V; VDS = 25 V; f = 1 MHz;
Tj = 25 °C; see Figure 14
2304 3072 pF
Coss
Crss
222
151
266
207
pF
pF
reverse transfer
capacitance
td(on)
tr
td(off)
tf
turn-on delay time
rise time
VDS = 30 V; RL = 1.2 Ω; VGS = 5 V;
RG(ext) = 10 Ω; Tj = 25 °C
-
-
-
-
-
20
-
-
-
-
-
ns
ns
ns
ns
nH
135
125
90
turn-off delay time
fall time
LD
internal drain
inductance
from upper edge of drain mounting base
to centre of die ; Tj = 25 °C
2.5
from drain lead 6 mm from package to
centre of die ; Tj = 25 °C
-
-
4.5
7.5
-
-
nH
nH
LS
internal source
inductance
from source lead to source bond pad ;
Tj = 25 °C
Source-drain diode
BUK9640-100A
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2010. All rights reserved.
Product data sheet
Rev. 04 — 31 May 2010
5 of 13
BUK9640-100A
NXP Semiconductors
N-channel TrenchMOS logic level FET
Table 6.
Symbol
VSD
Characteristics …continued
Parameter
Conditions
Min
Typ
Max
Unit
source-drain voltage
IS = 25 A; VGS = 0 V; Tj = 25 °C;
see Figure 15
-
0.85
1.2
V
trr
reverse recovery time IS = 37 A; dIS/dt = -100 A/µs;
-
-
60
-
-
ns
VGS = -10 V; VDS = 30 V; Tj = 25 °C
Qr
recovered charge
240
nC
03na66
03na64
120
34
V
= 10 (V)
I
GS
D
(A)
R
DSon
(mΩ)
5.0
4.0
100
32
80
60
40
20
0
30
28
26
24
3.0
2.4
0
2
4
6
8
10
0
5
10
15
V
DS
(V)
V
(V)
GS
Fig 5. Output characteristics: drain current as a
function of drain-source voltage; typical values
Fig 6. Drain-source on-state resistance as a function
of gate-source voltage; typical values
03aa36
03na65
10-1
80
ID
g
(S)
fs
(A)
10-2
10-3
60
40
20
0
min
typ
max
10-4
10-5
10-6
0
10
20
30
40
0
1
2
3
VGS (V)
I
(A)
D
Fig 7. Sub-threshold drain current as a function of
gate-source voltage
Fig 8. Forward transconductance as a function of
drain current; typical values
BUK9640-100A
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2010. All rights reserved.
Product data sheet
Rev. 04 — 31 May 2010
6 of 13
BUK9640-100A
NXP Semiconductors
N-channel TrenchMOS logic level FET
03na61
03aa33
2.5
VGS(th)
(V)
80
I
D
(A)
2
1.5
1
max
60
typ
40
20
0
min
0.5
0
T = 175 °C
T = 25 °C
j
j
0
1
2
3
4
-60
0
60
120
180
T ( C)
°
V
(V)
j
GS
Fig 9. Transfer characteristics: drain current as a
function of gate-source voltage; typical values
Fig 10. Gate-source threshold voltage as a function of
junction temperature
03na67
03ng41
2.8
50
R
DSon
(mΩ)
a
45
V
GS
= 3.0 (V)
2.1
3.2
3.4
40
35
30
25
20
3.6
4.0
5.0
1.4
0.7
0
10
10
20
30
40
50
60
70
-60
0
60
120
180
Tj (°C)
I
(A)
D
Fig 11. Drain-source on-state resistance as a function
of drain current; typical values
Fig 12. Normalized drain-source on-state resistance
factor as a function of junction temperature
BUK9640-100A
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2010. All rights reserved.
Product data sheet
Rev. 04 — 31 May 2010
7 of 13
BUK9640-100A
NXP Semiconductors
N-channel TrenchMOS logic level FET
03na63
03na68
5
6000
C
V
(V)
GS
(pF)
5000
4000
3000
2000
1000
0
C
C
iss
4
3
2
1
0
V
= 14 (V)
V
= 80 (V)
DD
DD
oss
C
rss
−2
−1
2
10
10
1
10
10
0
20
40
60
Q
(nC)
V
(V)
DS
G
Fig 13. Gate-source voltage as a function of gate
charge; typical values
Fig 14. Input, output and reverse transfer capacitances
as a function of drain-source voltage; typical
values
03na62
100
I
S
(A)
80
60
40
20
0
T = 175 °C
T
= 25 °C
j
j
0
0.5
1.0
1.5
2.0
V
(V)
SD
Fig 15. Source current as a function of source-drain voltage; typical values
BUK9640-100A
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2010. All rights reserved.
Product data sheet
Rev. 04 — 31 May 2010
8 of 13
BUK9640-100A
NXP Semiconductors
N-channel TrenchMOS logic level FET
7. Package outline
Plastic single-ended surface-mounted package (D2PAK); 3 leads (one lead cropped)
SOT404
A
A
E
1
mounting
base
D
1
D
H
D
2
L
p
1
3
c
b
e
e
Q
0
2.5
5 mm
scale
DIMENSIONS (mm are the original dimensions)
D
E
A
A
b
UNIT
c
D
e
L
H
Q
1
1
p
D
max.
4.50
4.10
1.40
1.27
0.85
0.60
0.64
0.46
1.60
1.20
10.30
9.70
2.90 15.80 2.60
2.10 14.80 2.20
mm
11
2.54
REFERENCES
JEDEC JEITA
EUROPEAN
PROJECTION
OUTLINE
VERSION
ISSUE DATE
IEC
05-02-11
06-03-16
SOT404
Fig 16. Package outline SOT404 (D2PAK)
BUK9640-100A
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2010. All rights reserved.
Product data sheet
Rev. 04 — 31 May 2010
9 of 13
BUK9640-100A
NXP Semiconductors
N-channel TrenchMOS logic level FET
8. Revision history
Table 7.
Revision history
Document ID
Release date
Data sheet status
Change notice
Supersedes
BUK9640-100A v.4
Modifications:
20100531
Product data sheet
-
BUK95_9640_100A-03
• The format of this data sheet has been redesigned to comply with the new identity guidelines
of NXP Semiconductors.
• Legal texts have been adapted to the new company name where appropriate.
• Type number BUK9640-100A separated from data sheet BUK95_9640_100A-03.
BUK95_9640_100A-03
20020208
Product data sheet
-
-
BUK9640-100A
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2010. All rights reserved.
Product data sheet
Rev. 04 — 31 May 2010
10 of 13
BUK9640-100A
NXP Semiconductors
N-channel TrenchMOS logic level FET
9. Legal information
9.1 Data sheet status
Document status[1][2]
Product status[3]
Definition
Objective [short] data sheet
Development
This document contains data from the objective specification for product development.
This document contains data from the preliminary specification.
This document contains the product specification.
Preliminary [short] data sheet Qualification
Product [short] data sheet Production
[1]
[2]
[3]
Please consult the most recently issued document before initiating or completing a design.
The term 'short data sheet' is explained in section "Definitions".
The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product
status information is available on the Internet at URL http://www.nxp.com.
Suitability for use in automotive applications — This NXP
9.2 Definitions
Semiconductors product has been qualified for use in automotive
applications. The product is not designed, authorized or warranted to be
suitable for use in medical, military, aircraft, space or life support equipment,
nor in applications where failure or malfunction of an NXP Semiconductors
product can reasonably be expected to result in personal injury, death or
severe property or environmental damage. NXP Semiconductors accepts no
liability for inclusion and/or use of NXP Semiconductors products in such
equipment or applications and therefore such inclusion and/or use is at the
customer’s own risk.
Draft — The document is a draft version only. The content is still under
internal review and subject to formal approval, which may result in
modifications or additions. NXP Semiconductors does not give any
representations or warranties as to the accuracy or completeness of
information included herein and shall have no liability for the consequences of
use of such information.
Short data sheet — A short data sheet is an extract from a full data sheet
with the same product type number(s) and title. A short data sheet is intended
for quick reference only and should not be relied upon to contain detailed and
full information. For detailed and full information see the relevant full data
sheet, which is available on request via the local NXP Semiconductors sales
office. In case of any inconsistency or conflict with the short data sheet, the
full data sheet shall prevail.
Applications — Applications that are described herein for any of these
products are for illustrative purposes only. NXP Semiconductors makes no
representation or warranty that such applications will be suitable for the
specified use without further testing or modification.
NXP Semiconductors does not accept any liability related to any default,
damage, costs or problem which is based on a weakness or default in the
customer application/use or the application/use of customer’s third party
customer(s) (hereinafter both referred to as “Application”). It is customer’s
sole responsibility to check whether the NXP Semiconductors product is
suitable and fit for the Application planned. Customer has to do all necessary
testing for the Application in order to avoid a default of the Application and the
product. NXP Semiconductors does not accept any liability in this respect.
Product specification — The information and data provided in a Product
data sheet shall define the specification of the product as agreed between
NXP Semiconductors and its customer, unless NXP Semiconductors and
customer have explicitly agreed otherwise in writing. In no event however,
shall an agreement be valid in which the NXP Semiconductors product is
deemed to offer functions and qualities beyond those described in the
Product data sheet.
Quick reference data — The Quick reference data is an extract of the
product data given in the Limiting values and Characteristics sections of this
document, and as such is not complete, exhaustive or legally binding.
Limiting values — Stress above one or more limiting values (as defined in the
Absolute Maximum Ratings System of IEC 60134) will cause permanent
damage to the device. Limiting values are stress ratings only and (proper)
operation of the device at these or any other conditions above those given in
the Recommended operating conditions section (if present) or the
Characteristics sections of this document is not warranted. Constant or
repeated exposure to limiting values will permanently and irreversibly affect
the quality and reliability of the device.
9.3 Disclaimers
Limited warranty and liability — Information in this document is believed to
be accurate and reliable. However, NXP Semiconductors does not give any
representations or warranties, expressed or implied, as to the accuracy or
completeness of such information and shall have no liability for the
consequences of use of such information.
In no event shall NXP Semiconductors be liable for any indirect, incidental,
punitive, special or consequential damages (including - without limitation - lost
profits, lost savings, business interruption, costs related to the removal or
replacement of any products or rework charges) whether or not such
damages are based on tort (including negligence), warranty, breach of
contract or any other legal theory.
Terms and conditions of commercial sale — NXP Semiconductors
products are sold subject to the general terms and conditions of commercial
sale, as published at http://www.nxp.com/profile/terms, unless otherwise
agreed in a valid written individual agreement. In case an individual
agreement is concluded only the terms and conditions of the respective
agreement shall apply. NXP Semiconductors hereby expressly objects to
applying the customer’s general terms and conditions with regard to the
purchase of NXP Semiconductors products by customer.
Notwithstanding any damages that customer might incur for any reason
whatsoever, NXP Semiconductors’ aggregate and cumulative liability towards
customer for the products described herein shall be limited in accordance
with the Terms and conditions of commercial sale of NXP Semiconductors.
Right to make changes — NXP Semiconductors reserves the right to make
changes to information published in this document, including without
limitation specifications and product descriptions, at any time and without
notice. This document supersedes and replaces all information supplied prior
to the publication hereof.
No offer to sell or license — Nothing in this document may be interpreted or
construed as an offer to sell products that is open for acceptance or the grant,
conveyance or implication of any license under any copyrights, patents or
other industrial or intellectual property rights.
BUK9640-100A
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2010. All rights reserved.
Product data sheet
Rev. 04 — 31 May 2010
11 of 13
BUK9640-100A
NXP Semiconductors
N-channel TrenchMOS logic level FET
Export control — This document as well as the item(s) described herein may
be subject to export control regulations. Export might require a prior
authorization from national authorities.
Adelante, Bitport, Bitsound, CoolFlux, CoReUse, DESFire, EZ-HV,
FabKey, GreenChip, HiPerSmart, HITAG, I²C-bus logo, ICODE, I-CODE,
ITEC, Labelution, MIFARE, MIFARE Plus, MIFARE Ultralight, MoReUse,
QLPAK, Silicon Tuner, SiliconMAX, SmartXA, STARplug, TOPFET,
TrenchMOS, TriMedia and UCODE — are trademarks of NXP B.V.
9.4 Trademarks
HD Radio and HD Radio logo — are trademarks of iBiquity Digital
Notice: All referenced brands, product names, service names and trademarks
are the property of their respective owners.
Corporation.
10. Contact information
For more information, please visit: http://www.nxp.com
For sales office addresses, please send an email to: salesaddresses@nxp.com
BUK9640-100A
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2010. All rights reserved.
Product data sheet
Rev. 04 — 31 May 2010
12 of 13
BUK9640-100A
NXP Semiconductors
N-channel TrenchMOS logic level FET
11. Contents
1
Product profile . . . . . . . . . . . . . . . . . . . . . . . . . . .1
1.1
1.2
1.3
1.4
General description . . . . . . . . . . . . . . . . . . . . . .1
Features and benefits. . . . . . . . . . . . . . . . . . . . .1
Applications . . . . . . . . . . . . . . . . . . . . . . . . . . . .1
Quick reference data . . . . . . . . . . . . . . . . . . . . .1
2
3
4
5
6
7
8
Pinning information. . . . . . . . . . . . . . . . . . . . . . .2
Ordering information. . . . . . . . . . . . . . . . . . . . . .2
Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . . .3
Thermal characteristics . . . . . . . . . . . . . . . . . . .4
Characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . .5
Package outline . . . . . . . . . . . . . . . . . . . . . . . . . .9
Revision history. . . . . . . . . . . . . . . . . . . . . . . . .10
9
Legal information. . . . . . . . . . . . . . . . . . . . . . . .11
Data sheet status . . . . . . . . . . . . . . . . . . . . . . .11
Definitions. . . . . . . . . . . . . . . . . . . . . . . . . . . . .11
Disclaimers. . . . . . . . . . . . . . . . . . . . . . . . . . . .11
Trademarks. . . . . . . . . . . . . . . . . . . . . . . . . . . .12
9.1
9.2
9.3
9.4
10
Contact information. . . . . . . . . . . . . . . . . . . . . .12
Please be aware that important notices concerning this document and the product(s)
described herein, have been included in section ‘Legal information’.
© NXP B.V. 2010.
All rights reserved.
For more information, please visit: http://www.nxp.com
For sales office addresses, please send an email to: salesaddresses@nxp.com
Date of release: 31 May 2010
Document identifier: BUK9640-100A
相关型号:
©2020 ICPDF网 联系我们和版权申明