PHP50N06LT [NXP]

TrenchMOS transistor Logic level FET; 的TrenchMOS晶体管逻辑电平场效应管
PHP50N06LT
型号: PHP50N06LT
厂家: NXP    NXP
描述:

TrenchMOS transistor Logic level FET
的TrenchMOS晶体管逻辑电平场效应管

晶体 晶体管
文件: 总10页 (文件大小:84K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
Philips Semiconductors  
Product specification  
TrenchMOS transistor  
Logic level FET  
PHP50N06LT, PHB50N06LT, PHD50N06LT  
FEATURES  
SYMBOL  
QUICK REFERENCE DATA  
’Trench’ technology  
• Very low on-state resistance  
• Fast switching  
• Stable off-state characteristics  
• High thermal cycling performance  
• Low thermal resistance  
VDSS = 55 V  
d
ID = 50 A  
R
DS(ON) 24 m(VGS = 5 V)  
g
RDS(ON) 22 m(VGS = 10 V)  
s
GENERAL DESCRIPTION  
N-channel enhancement mode, logic level, field-effect power transistor in a plastic envelope using ’trench’ technology.  
The device has very low on-state resistance. It is intended for use in dc to dc converters and general purpose switching  
applications.  
The PHP50N06LT is supplied in the SOT78 (TO220AB) conventional leaded package.  
The PHB50N06LT is supplied in the SOT404 surface mounting package.  
The PHD50N06LT is supplied in the SOT428 surface mounting package.  
PINNING  
SOT78 (TO220AB)  
SOT404  
SOT428  
PIN  
1
DESCRIPTION  
tab  
tab  
tab  
gate  
2
drain1  
source  
3
2
2
tab drain  
1
3
1
3
1 2 3  
LIMITING VALUES  
Limiting values in accordance with the Absolute Maximum System (IEC 134)  
SYMBOL PARAMETER  
CONDITIONS  
MIN.  
MAX.  
UNIT  
VDSS  
VDGR  
VGS  
ID  
Drain-source voltage  
Drain-gate voltage  
Gate-source voltage  
Continuous drain current  
Tj = 25 ˚C to 175˚C  
Tj = 25 ˚C to 175˚C; RGS = 20 k  
-
-
-
-
-
-
-
55  
55  
± 13  
50  
V
V
V
A
A
A
W
˚C  
Tmb = 25 ˚C  
Tmb = 100 ˚C  
Tmb = 25 ˚C  
Tmb = 25 ˚C  
35  
IDM  
PD  
Tj, Tstg  
Pulsed drain current  
Total power dissipation  
Operating junction and  
storage temperature  
200  
125  
175  
- 55  
1 It is not possible to make connection to pin 2 of the SOT428 or SOT404 packages.  
September 1998  
1
Rev 1.400  
Philips Semiconductors  
Product specification  
TrenchMOS transistor  
Logic level FET  
PHP50N06LT, PHB50N06LT, PHD50N06LT  
THERMAL RESISTANCES  
SYMBOL PARAMETER  
CONDITIONS  
TYP.  
MAX.  
UNIT  
Rth j-mb  
Thermal resistance junction  
to mounting base  
-
1.2  
K/W  
Rth j-a  
Thermal resistance junction SOT78 package, in free air  
60  
50  
-
-
K/W  
K/W  
to ambient  
SOT404 and SOT428 package, pcb  
mounted, minimum footprint  
ESD LIMITING VALUE  
SYMBOL PARAMETER  
CONDITIONS  
MIN.  
MAX.  
UNIT  
VC  
Electrostatic discharge  
capacitor voltage, all pins  
Human body model (100 pF, 1.5 k)  
-
2
kV  
ELECTRICAL CHARACTERISTICS  
Tj= 25˚C unless otherwise specified  
SYMBOL PARAMETER  
CONDITIONS  
MIN. TYP. MAX. UNIT  
V(BR)DSS  
V(BR)GSS  
VGS(TO)  
Drain-source breakdown  
voltage  
Gate-source breakdown  
voltage  
VGS = 0 V; ID = 0.25 mA;  
55  
50  
10  
-
-
-
-
-
-
V
V
V
Tj = -55˚C  
IG = ±1 mA;  
Gate threshold voltage  
VDS = VGS; ID = 1 mA  
1.0  
0.5  
-
-
-
-
15  
-
-
-
1.5  
-
-
19  
17  
-
40  
0.02  
-
2.0  
-
2.3  
24  
22  
50  
-
V
V
V
Tj = 175˚C  
Tj = -55˚C  
RDS(ON)  
Drain-source on-state  
resistance  
VGS = 5 V; ID = 12.5 A  
VGS = 10 V; ID = 12.5 A  
mΩ  
mΩ  
mΩ  
S
µA  
µA  
µA  
µA  
Tj = 175˚C  
gfs  
IGSS  
Forward transconductance  
Gate source leakage current VGS = ±5 V; VDS = 0 V  
VDS = 25 V; ID = 25 A  
1
Tj = 175˚C  
Tj = 175˚C  
20  
10  
500  
IDSS  
Zero gate voltage drain  
current  
VDS = 55 V; VGS = 0 V;  
0.05  
-
-
Qg(tot)  
Qgs  
Qgd  
Total gate charge  
Gate-source charge  
Gate-drain (Miller) charge  
ID = 50 A; VDD = 44 V; VGS = 5 V  
-
-
-
27  
4
14  
-
-
-
nC  
nC  
nC  
td on  
tr  
td off  
tf  
Turn-on delay time  
Turn-on rise time  
Turn-off delay time  
Turn-off fall time  
VDD = 30 V; ID = 25 A;  
VGS = 5 V; RG = 10 Ω  
Resistive load  
-
-
-
-
30  
80  
95  
40  
45  
130  
135  
55  
ns  
ns  
ns  
ns  
Ld  
Ld  
Internal drain inductance  
Internal drain inductance  
Measured from tab to centre of die  
Measured from drain lead to centre of die  
(SOT78 package only)  
-
-
3.5  
4.5  
-
-
nH  
nH  
Ls  
Internal source inductance  
Measured from source lead to source  
bond pad  
-
7.5  
-
nH  
Ciss  
Coss  
Crss  
Input capacitance  
Output capacitance  
Feedback capacitance  
VGS = 0 V; VDS = 25 V; f = 1 MHz  
-
-
-
1500 2000  
pF  
pF  
pF  
300  
360  
200  
150  
September 1998  
2
Rev 1.400  
Philips Semiconductors  
Product specification  
TrenchMOS transistor  
Logic level FET  
PHP50N06LT, PHB50N06LT, PHD50N06LT  
REVERSE DIODE LIMITING VALUES AND CHARACTERISTICS  
Tj = 25˚C unless otherwise specified  
SYMBOL PARAMETER  
CONDITIONS  
MIN. TYP. MAX. UNIT  
IS  
Continuous source current  
(body diode)  
Pulsed source current (body  
diode)  
Diode forward voltage  
-
-
-
-
50  
A
A
ISM  
VSD  
200  
IF = 25 A; VGS = 0 V  
IF = 40 A; VGS = 0 V  
-
-
0.95  
1.0  
1.2  
-
V
V
trr  
Qrr  
Reverse recovery time  
Reverse recovery charge  
IF = 40 A; -dIF/dt = 100 A/µs;  
VGS = -10 V; VR = 30 V  
-
-
40  
0.07  
-
-
ns  
µC  
AVALANCHE LIMITING VALUE  
SYMBOL PARAMETER  
CONDITIONS  
MIN.  
MAX.  
80  
UNIT  
WDSS  
Drain-source non-repetitive ID = 40 A; VDD 25 V; VGS = 5 V;  
unclamped inductive turn-off RGS = 50 ; Tmb = 25 ˚C  
energy  
-
mJ  
Normalised Power Derating  
PD%  
Normalised Current Derating  
ID%  
120  
120  
110  
100  
90  
80  
70  
60  
50  
40  
30  
20  
10  
0
110  
100  
90  
80  
70  
60  
50  
40  
30  
20  
10  
0
0
20  
40  
60  
80  
Tmb /  
100 120 140 160 180  
C
0
20  
40  
60  
80  
100 120 140 160 180  
Tmb /  
C
Fig.1. Normalised power dissipation.  
PD% = 100 PD/PD 25 ˚C = f(Tmb)  
Fig.2. Normalised continuous drain current.  
ID% = 100 ID/ID 25 ˚C = f(Tmb); conditions: VGS 5 V  
September 1998  
3
Rev 1.400  
Philips Semiconductors  
Product specification  
TrenchMOS transistor  
Logic level FET  
PHP50N06LT, PHB50N06LT, PHD50N06LT  
RDS(ON)/mOhm  
40  
ID / A  
1000  
35  
VGS/V =  
4
4.2  
RDS(ON) = VDS / ID  
100  
tp = 10 us  
30  
25  
20  
15  
4.4  
4.6  
4.8  
5
100 us  
1 ms  
10  
DC  
10 ms  
100 ms  
1
1
10  
100  
1000  
10 15 20 25 30 35 40 45 50 55 60 65 70 75  
ID/A  
VDS / V  
Fig.3. Safe operating area. Tmb = 25 ˚C  
ID & IDM = f(VDS); IDM single pulse; parameter tp  
Fig.6. Typical on-state resistance, Tj = 25 ˚C.  
RDS(ON) = f(ID); parameter VGS  
100  
ID/A  
80  
Transient thermal impedance, Zth (K/W)  
10  
1
0.5  
0.2  
0.1  
0.05  
60  
40  
20  
0.1  
0.02  
tp  
T
tp  
P
D
D =  
0.01  
0
t
T
Tj/C = 175  
2
25  
0.001  
0
10us  
1ms  
pulse width, tp (s)  
0.1s  
10s  
0
1
3
4
5
6
7
VGS/V  
Fig.4. Transient thermal impedance.  
Zth j-mb = f(t); parameter D = tp/T  
Fig.7. Typical transfer characteristics.  
ID = f(VGS) ; conditions: VDS = 25 V; parameter Tj  
Drain current, ID (A)  
Transconductance, gfs (S)  
40  
100  
80  
60  
40  
20  
0
10  
8
6
4.8  
VGS = 5.0 V  
35  
30  
25  
20  
15  
10  
5
4.6  
4.4  
4.2  
4.0  
3.8  
3.6  
3.4  
3.2  
2.6  
3.0  
2.8  
0
20  
40  
60  
80  
100  
0
2
4
6
8
10  
Drain-source voltage, VDS (V)  
Drain current, ID (A)  
Fig.5. Typical output characteristics, Tj = 25 ˚C.  
ID = f(VDS); parameter VGS  
Fig.8. Typical transconductance, Tj = 25 ˚C.  
gfs = f(ID); conditions: VDS = 25 V  
September 1998  
4
Rev 1.400  
Philips Semiconductors  
Product specification  
TrenchMOS transistor  
Logic level FET  
PHP50N06LT, PHB50N06LT, PHD50N06LT  
3
2.5  
2
Rds(on) normlised to 25degC  
a
2.5  
2
1.5  
1.5  
1
Ciss  
hTounsadFp  
1
0.5  
0
Coss  
Crss  
100  
0.5  
-100  
-50  
0
50  
Tmb / degC  
100  
150  
200  
0.01  
0.1  
1
10  
VDS/V  
Fig.9. Normalised drain-source on-state resistance.  
a = RDS(ON)/RDS(ON)25 ˚C = f(Tj); ID = 25 A; VGS = 5 V  
Fig.12. Typical capacitances, Ciss, Coss, Crss.  
C = f(VDS); conditions: VGS = 0 V; f = 1 MHz  
6
VGS(TO) / V  
max.  
2.5  
2
VGS/V  
5
4
3
2
1
0
VDS = 14V  
typ.  
VDS = 44V  
1.5  
1
min.  
0.5  
0
0
5
10  
15  
QG/nC  
20  
25  
30  
-100  
-50  
0
50  
Tj / C  
100  
150  
200  
Fig.10. Gate threshold voltage.  
VGS(TO) = f(Tj); conditions: ID = 1 mA; VDS = VGS  
Fig.13. Typical turn-on gate-charge characteristics.  
VGS = f(QG); conditions: ID = 50 A; parameter VDS  
100  
IF/A  
80  
Sub-Threshold Conduction  
1E-01  
1E-02  
1E-03  
1E-04  
1E-05  
1E-05  
60  
40  
2%  
typ  
98%  
Tj/C =  
175  
25  
20  
0
0
0.5  
1
1.5  
0
0.5  
1
1.5  
2
2.5  
3
VSDS/V  
Fig.11. Sub-threshold drain current.  
ID = f(VGS); conditions: Tj = 25 ˚C; VDS = VGS  
Fig.14. Typical reverse diode current.  
IF = f(VSDS); conditions: VGS = 0 V; parameter Tj  
September 1998  
5
Rev 1.400  
Philips Semiconductors  
Product specification  
TrenchMOS transistor  
Logic level FET  
PHP50N06LT, PHB50N06LT, PHD50N06LT  
WDSS%  
120  
VDD  
110  
100  
90  
80  
70  
60  
50  
40  
30  
20  
10  
0
+
L
VDS  
-
VGS  
-ID/100  
T.U.T.  
0
R 01  
RGS  
shunt  
20  
40  
60  
80  
100  
120  
140  
160  
180  
Tmb /  
C
Fig.16. Avalanche energy test circuit.  
Fig.15. Normalised avalanche energy rating.  
WDSS% = f(Tmb); conditions: ID = 40 A  
WDSS = 0.5 LID2 BVDSS/(BVDSS VDD  
)
September 1998  
6
Rev 1.400  
Philips Semiconductors  
Product specification  
TrenchMOS transistor  
Logic level FET  
PHP50N06LT, PHB50N06LT, PHD50N06LT  
MECHANICAL DATA  
Dimensions in mm  
Net Mass: 2 g  
4,5  
max  
10,3  
max  
1,3  
3,7  
2,8  
5,9  
min  
15,8  
max  
3,0 max  
not tinned  
3,0  
13,5  
min  
1,3  
1 2 3  
max  
(2x)  
0,9 max (3x)  
0,6  
2,4  
2,54 2,54  
Fig.17. SOT78 (TO220AB); pin 2 connected to mounting base.  
Notes  
1. Observe the general handling precautions for electrostatic-discharge sensitive devices (ESDs) to prevent  
damage to MOS gate oxide.  
2. Refer to mounting instructions for SOT78 (TO220) envelopes.  
3. Epoxy meets UL94 V0 at 1/8".  
September 1998  
7
Rev 1.400  
Philips Semiconductors  
Product specification  
TrenchMOS transistor  
Logic level FET  
PHP50N06LT, PHB50N06LT, PHD50N06LT  
MECHANICAL DATA  
Dimensions in mm  
Net Mass: 1.4 g  
4.5 max  
1.4 max  
10.3 max  
11 max  
15.4  
2.5  
0.85 max  
0.5  
(x2)  
2.54 (x2)  
Fig.18. SOT404 : centre pin connected to mounting base.  
MOUNTING INSTRUCTIONS  
Dimensions in mm  
11.5  
9.0  
17.5  
2.0  
3.8  
5.08  
Fig.19. SOT404 : soldering pattern for surface mounting.  
Notes  
1. Observe the general handling precautions for electrostatic-discharge sensitive devices (ESDs) to prevent  
damage to MOS gate oxide.  
2. Epoxy meets UL94 V0 at 1/8".  
September 1998  
8
Rev 1.400  
Philips Semiconductors  
Product specification  
TrenchMOS transistor  
Logic level FET  
PHP50N06LT, PHB50N06LT, PHD50N06LT  
MECHANICAL DATA  
Dimensions in mm : Net Mass: 1.4 g  
seating plane  
1.1  
2.38 max  
0.93 max  
5.4  
6.73 max  
tab  
4 min  
6.22 max  
0.5 min  
10.4 max  
4.6  
0.5  
2
0.3  
0.5  
3
1
0.8 max  
(x2)  
2.285 (x2)  
Fig.20. SOT428 : centre pin connected to mounting base.  
MOUNTING INSTRUCTIONS  
Dimensions in mm  
7.0  
7.0  
2.15  
2.5  
1.5  
4.57  
Fig.21. SOT428 : soldering pattern for surface mounting.  
Notes  
1. Observe the general handling precautions for electrostatic-discharge sensitive devices (ESDs) to prevent  
damage to MOS gate oxide.  
2. Epoxy meets UL94 V0 at 1/8".  
September 1998  
9
Rev 1.400  
Philips Semiconductors  
Product specification  
TrenchMOS transistor  
Logic level FET  
PHP50N06LT, PHB50N06LT, PHD50N06LT  
DEFINITIONS  
Data sheet status  
Objective specification  
This data sheet contains target or goal specifications for product development.  
Preliminary specification This data sheet contains preliminary data; supplementary data may be published later.  
Product specification  
This data sheet contains final product specifications.  
Limiting values  
Limiting values are given in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one  
or more of the limiting values may cause permanent damage to the device. These are stress ratings only and  
operation of the device at these or at any other conditions above those given in the Characteristics sections of  
this specification is not implied. Exposure to limiting values for extended periods may affect device reliability.  
Application information  
Where application information is given, it is advisory and does not form part of the specification.  
Philips Electronics N.V. 1998  
All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the  
copyright owner.  
The information presented in this document does not form part of any quotation or contract, it is believed to be  
accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any  
consequence of its use. Publication thereof does not convey nor imply any license under patent or other  
industrial or intellectual property rights.  
LIFE SUPPORT APPLICATIONS  
These products are not designed for use in life support appliances, devices or systems where malfunction of these  
products can be reasonably expected to result in personal injury. Philips customers using or selling these products  
for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting  
from such improper use or sale.  
September 1998  
10  
Rev 1.400  

相关型号:

PHP50N06T

TRANSISTOR 50 A, 55 V, 0.024 ohm, N-CHANNEL, Si, POWER, MOSFET, TO-220AB, FET General Purpose Power
NXP

PHP50N06T

Power Field-Effect Transistor, N-Channel, Metal-oxide Semiconductor FET,
PHILIPS

PHP52N06T

N-channel enhancement mode field-effect transistor
NXP

PHP52N06T,127

PHP52N06T - N-channel TrenchMOS standard level FET TO-220 3-Pin
NXP

PHP54N06T

N-channel enhancement mode field-effect transistor
NXP

PHP54N06T,127

PHP54N06T - N-channel TrenchMOS standard level FET TO-220 3-Pin
NXP

PHP55N03LT

N-channel TrenchMOS transistor Logic level FET
NXP

PHP55N03LTA

N-channel enhancement mode field-effect transistor
NXP

PHP55N03T

TrenchMOS transistor Standard level FET
NXP

PHP55N04LT

TRANSISTOR | MOSFET | N-CHANNEL | 35V V(BR)DSS | 55A I(D) | TO-220AB
ETC

PHP5N20E

PowerMOS transistor
NXP

PHP5N40

PowerMOS transistor
NXP