PTN3392BS/FXY [NXP]
SPECIALTY ANALOG CIRCUIT;型号: | PTN3392BS/FXY |
厂家: | NXP |
描述: | SPECIALTY ANALOG CIRCUIT |
文件: | 总32页 (文件大小:257K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
PTN3392
2-lane DisplayPort to VGA adapter IC
Rev. 5 — 5 June 2014
Product data sheet
1. General description
The PTN3392 is a DisplayPort to VGA adapter IC designed to connect a DisplayPort
source to a VGA sink. The PTN3392 integrates a DisplayPort receiver and a high-speed
triple video digital-to-analog converter that supports display resolutions from VGA to
WUXGA (see Table 5). The PTN3392 supports either one or two DisplayPort v1.1a lanes
operating at either 2.7 Gbit/s or 1.62 Gbit/s per lane. The PTN3392 has ‘Flash-over-AUX’
capability enabling simple firmware upgradability in the field.
The PTN3392 supports I2C-bus over AUX per DisplayPort v1.1a specification (Ref. 1),
and bridges the VESA DDC channel to the DisplayPort Interface.
The PTN3392 is designed for single supply and minimizes application costs. It can be
powered directly from the DisplayPort source side 3.3 V supply without a need for
additional core voltage regulator. The VGA output is powered down when there is no valid
DisplayPort source data being transmitted. The PTN3392 also aids in monitor detection
by performing load sensing and reporting sink connection status to the source.
2. Features and benefits
2.1 VESA-compliant DisplayPort v1.1a converter
Main Link: 1-lane and 2-lane modes supported
HBR (High Bit Rate) at 2.7 Gbit/s per lane
RBR (Reduced Bit Rate) at 1.62 Gbit/s per lane
BER (Bit Error Rate) better than 109
Down-spreading SSC (Spread Spectrum Clocking) supported
1 MHz AUX channel
Supports native AUX CH syntax
Supports I2C-bus over AUX CH syntax
Hot Plug Detect (HPD) signal to the source
Cost-effective design optimized for VGA application
2.2 DDC channel output
Supports 100 kbit/s I2C-bus speed, declared in DPCD register
Support of I2C-bus speed control by DisplayPort source via DPCD registers,
facilitating use of longer VGA cables
I2C Over Aux feature facilitates full support of MCCS, DDC-CI, and DDC protocols
(see Ref. 2)
PTN3392
NXP Semiconductors
2-lane DisplayPort to VGA adapter IC
2.3 Analog video output
VSIS 1.2 compliance (Ref. 3) for all supported video output modes
Analog RGB current-source outputs
VSYNC and HSYNC outputs
Pixel clock up to 240 MHz
Triple 8-bit Digital-to-Analog Converter (DAC)
Direct drive of double terminated 75 load with standard 700 mV (peak-to-peak)
signals
2.4 General features
Supports ‘Flash-over-AUX’ field upgradability
Monitor presence detection. Connection/disconnection reported via HPD IRQ and
DPCD update.
All display resolutions from VGA to WUXGA are supported1, including e.g.:
WUXGA: 6 bits, 1920 1200, 60 Hz, 193 MHz pixel clock rate
WUXGA: 1920 1200, 60 Hz, reduced blanking, 154 MHz pixel clock rate
UXGA: 1600 1200, 60 Hz, 162 MHz pixel clock rate
SXGA: 1280 1024, 60 Hz, 108 MHz pixel clock rate
XGA: 1024 768, 60 Hz, 65 MHz pixel clock rate
SVGA: 800 600, 60 Hz, 40 MHz pixel clock rate
VGA: 640 480, 60 Hz, 25 MHz pixel clock rate
Any resolution and refresh rates are supported up to 8 bit color
Bits per color (bpc) supported1
6, 8 bits supported
10, 12, 16 bits supported by truncation to 8 MSBs
All VGA colorimetry formats (RGB) supported
Power modes
Active-mode power consumption:
~600 mW at UXGA / 162 MHz pixel clock
~500 mW at SXGA / 108 MHz pixel clock
~40 mW at Low-power mode or before link training started
On-board crystal oscillator for use with external 27 MHz crystal
ESD protection
7 kV ESD HBM JEDEC
8 kV ESD HBM IEC 61000-4-2 (Ref. 4)
3.3 V 10 % power supply
Commercial temperature range: 0 C to 85 C
48-pin HVQFN, 7 mm 7 mm 0.85 mm (nominal); 0.5 mm pitch; lead-free package
1. Except for color depth beyond 8 bits, display resolutions and refresh rates are only limited to those which a standard 2-lane
DisplayPort configuration is able to support.
PTN3392
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2014. All rights reserved.
Product data sheet
Rev. 5 — 5 June 2014
2 of 32
PTN3392
NXP Semiconductors
2-lane DisplayPort to VGA adapter IC
3. Applications
Dongle PC accessory
Dongle connected to PC DisplayPort output and connected to RGB monitor via
VGA cable
PTN3392 is powered by the DP_PWR pin on the DisplayPort connector
Desktop and notebook computers
Notebook docking stations
4. Ordering information
Table 1.
Ordering information
Type number
Topside mark Package
Name
Description
Version
PTN3392BS[1]
PTN3392BS
HVQFN48 plastic thermal enhanced very thin quad flat package;
SOT619-1
no leads; 48 terminals; 7 7 0.85 mm
PTN3392BS/FX[2]
PTN3392BS
HVQFN48 plastic thermal enhanced very thin quad flat package;
SOT619-1
no leads; 48 terminals; 7 7 0.85 mm
[1] PTN3392BS uses latest firmware version.
[2] PTN3392BS/FX uses specific firmware version (‘X’ = 1, 2, 3, etc., and changes according to firmware version).
4.1 Ordering options
Table 2.
Ordering options
Type number
Orderable
Package
Packing method
Minimum Temperature
part number
order
quantity
PTN3392BS[1]
PTN3392BS,518
HVQFN48 Reel 13” Q1/T1
*standard mark SMD
dry pack
4000
4000
4000
Tamb = 0 C to +85 C
Tamb = 0 C to +85 C
Tamb = 0 C to +85 C
PTN3392BS/FX[2] PTN3392BS/FX,518[3] HVQFN48 Reel 13” Q1/T1
*standard mark SMD
dry pack
PTN3392BS/FXY[3]
HVQFN48 Reel 13” Q1/T1
*standard mark SMD
dry pack
[1] PTN3392BS uses latest firmware version.
[2] PTN3392BS/FX uses specific firmware version (‘X’ = 1, 2, 3, etc., and changes according to firmware version).
[3] PTN3392BS/FX,518 is orderable part number for firmware versions 1, 2, or 3.
PTN3392BS/FXY is orderable part number for firmware versions 4 or higher.
PTN3392
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2014. All rights reserved.
Product data sheet
Rev. 5 — 5 June 2014
3 of 32
PTN3392
NXP Semiconductors
2-lane DisplayPort to VGA adapter IC
5. Functional diagram
PTN3392
RX PHY
ANALOG
SUBSYSTEM
VIDEO DAC SUBSYSTEM
RX PHY DIGITAL
ISOCHRONOUS LINK
MAIN
R[7:0]
G[7:0]
B[7:0]
R
G
B
DAC
DAC
DAC
VGA
OUTPUT
STREAM
DIFF CDR,
RCV S2P
TIME
lane 0
lane 1
CONV.
H, V
sync
HSYNC
VSYNC
TIMING RECOVERY
V
bias
DIFF CDR,
RCV S2P
CONTROL
FLASH MCU
DPCD
REGISTERS
V
bias
2
SCL
SDA
I C-BUS
RCV
MASTER
MANCHESTER
CODEC
AUX COMMAND
LEVEL MODULE
AUX
DRV
RX ACLI
RX DIGITAL SUBSYSTEM
V
bias
002aae032
Fig 1. Functional diagram
PTN3392
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2014. All rights reserved.
Product data sheet
Rev. 5 — 5 June 2014
4 of 32
PTN3392
NXP Semiconductors
2-lane DisplayPort to VGA adapter IC
6. Pinning information
6.1 Pinning
terminal 1
index area
1
2
36
35
34
33
32
31
30
29
28
27
26
25
RESET_N
CLK_O
HPD
S3
S2
3
S1
4
VDDA_DP
TCK
S0
5
VDDD
VDDD
LDOCAP_CORE
GNDD
GNDD
OSC_OUT
OSC_IN
RED
6
TDO
PTN3392BS
7
GND_IO
TMS
8
9
TRST_N
TDI
10
11
12
SCL
VDD_IO
002aae033
Transparent top view
Fig 2. Pin configuration for HVQFN48
6.2 Pin description
Table 3.
Symbol
Pin description
Pin
Type
Description
VDDD
VDDA
32, 31
37
power
power
digital core 3.3 V supply
analog AUX, bias and PLL 3.3 V supply
voltage
VDDA_DP
4
power
analog 3.3 V supply for DisplayPort receiver
module
VDD_IO
12
power
power
power
power
power
power
power
power
I/O 3.3 V supply voltage
VDD_DAC
GND_IO[1]
GND_DAC[1]
GNDA_DP0[1]
GNDA_DP1[1]
GNDA[1]
17, 18
7
analog 3.3 V supply for DAC
I/O supply ground
23
analog ground for DAC
45
analog ground for DisplayPort Lane0
analog ground for DisplayPort Lane1
analog AUX, bias and PLL supply ground
digital core supply ground
48
41
GNDD[1]
28, 29
PTN3392
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2014. All rights reserved.
Product data sheet
Rev. 5 — 5 June 2014
5 of 32
PTN3392
NXP Semiconductors
2-lane DisplayPort to VGA adapter IC
Table 3.
Pin description …continued
Symbol
Pin
Type
Description
DisplayPort
ML0_P
43
44
46
47
39
self-biasing
differential input
DisplayPort main lane signal lane 0, positive
DisplayPort main lane signal lane 0, negative
DisplayPort main lane signal lane 1, positive
DisplayPort main lane signal lane 1, negative
DisplayPort auxiliary channel signal, positive
ML0_N
ML1_P
ML1_N
AUX_P
self-biasing
differential input
self-biasing
differential input
self-biasing
differential input
self-biasing
differential
input/output
AUX_N
HPD
40
3
self-biasing
differential
input/output
DisplayPort auxiliary channel signal, negative
Hot-plug detect
3.3 V TTL
single-ended output
RGB DAC outputs
BLU
16
analog output
analog output
analog output
analog output
analog output
analog output
analog input/output
‘blue’ current analog output
BLU_N
GRN
19
21
20
25
24
22
‘blue’ current complementary analog output
‘green’ current analog output
GRN_N
RED
‘green’ current complementary analog output
‘red’ current analog output
RED_N
RSET
‘red’ current complementary analog output
DAC full-scale current control resistor.
Pull down to ground by an external
1.2 k 1 % resistor.
DDC
SCL
11
13
single-ended 5 V
open-drain DDC I/O 1.2 k external resistor to 5 V.
5 V sink-side DDC clock I/O. Pulled up by
SDA
single-ended 5 V
5 V sink-side DDC data I/O. Pulled up by
open-drain DDC I/O 1.2 k external resistor to 5 V.
Monitor-side sync
HSYNC
15
single-ended 3.3 V
TTL output
horizontal sync signal to monitor; serial
resistance of 36 is recommended.
VSYNC
14
single-ended 3.3 V
TTL output
vertical sync signal to monitor; serial
resistance of 36 is recommended.
JTAG
TCK
5
input
output
input
input
input
JTAG clock input
TDO
6
JTAG data output
TMS
8
JTAG mode select input
JTAG reset (active LOW) input
JTAG data input
TRST_N
TDI
9
10
PTN3392
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2014. All rights reserved.
Product data sheet
Rev. 5 — 5 June 2014
6 of 32
PTN3392
NXP Semiconductors
2-lane DisplayPort to VGA adapter IC
Table 3.
Pin description …continued
Symbol
Pin
Type
Description
Strap pins, S[3:0]
S0
33
input
Open (internal pull-down) = logic 0:
Implement VGA-side monitor detect
according to VESA DisplayPort Standard
v1.1a sections 7 and 8 (Ref. 1). Refer to
Section 7.4.1 for S0 = 0 behavior.
HIGH (external pull-up) = logic 1:
Set HPD HIGH upon VGA monitor
detection; set HPD LOW upon VGA monitor
detachment. Refer to Section 7.4.2 for
S0 = 1 behavior.
Default S0 = 0 for standard compliance.
S1
S2
34
35
input
input
reserved; leave open-circuit (default internal
pull-down)
Open (internal pull-down) = logic 0 to set
default I2C speed to 50 kbit/s for
PTN3392BS/F3, 100 kbit/s for
PTN3392BS/F1, PTN3392BS/F2.
HIGH (external pull-up) = logic 1, to set
default I2C speed to 10 kbit/s.
This pin may be left open-circuit (internal
pull-down) or tied to VDD according to the
desired default I2C speed. See more
explanation in Table 4 about S2 pin setting
and DPCD register 00109h.
S3
36
1
input
input
reserved; leave open-circuit (default internal
pull-down)
Miscellaneous
RESET_N
Hardware reset input (active LOW); internal
pull-up. A capacitor must be connected
between this pin and ground. A 1 F capacitor
is recommended.
CLK_O
2
output
power
input
DisplayPort receiver test clock output
1.8 V digital core supply decoupling
crystal oscillator input
LDOCAP_CORE 30
OSC_IN
26
27
OSC_OUT
output
power
input
crystal oscillator output
LDOCAP_AUX 38
RRX 42
1.8 V AUX supply decoupling
Receiver termination resistance control. A
12 k resistor must be connected between
this pin and LDOCAP_AUX (pin 38).
[1] HVQFN48 package die supply ground is connected to both GND pins and exposed center pad. GND pins
7, 23, 28, 29, 41, 45, 48, and exposed center pad must be connected to supply ground for proper device
operation. For enhanced thermal, electrical, and board level performance, the exposed pad must be
soldered to the board using a corresponding thermal pad on the board and for proper heat conduction
through the board, thermal vias must be incorporated in the PCB in the thermal pad region.
PTN3392
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2014. All rights reserved.
Product data sheet
Rev. 5 — 5 June 2014
7 of 32
PTN3392
NXP Semiconductors
2-lane DisplayPort to VGA adapter IC
7. Functional description
Referring to Figure 1 “Functional diagram”, the PTN3392 converts the DisplayPort
AC-coupled high-speed differential signaling protocol into a VESA VSIS 1.2 compliant
analog VGA signaling. The PTN3392 integrates a DisplayPort receiver (according to
VESA DisplayPort v1.1a specification, Ref. 1) and a high-speed triple 8-bit video
digital-to-analog converter that supports display resolution from VGA to WUXGA (see
Table 5 “Display resolution and pixel clock rate[1]”), up to a pixel clock rate of 240 MHz.
The PTN3392 supports one or two DisplayPort v1.1a Main Link lanes operating at either
in 2.7 Gbit/s or 1.62 Gbit/s per lane. The PTN3392 can drive up to 100 feet of analog
video cable.
The DisplayPort receiver comprises the following functional blocks:
• Main Link
• AUX CH (Auxiliary Channel)
• DPCD (DisplayPort Configuration Data)
• Monitor detection
• EDID handling
• Video DAC
The RGB video data with corresponding synchronization references is extracted from the
main stream video data. Main stream video attribute information is also extracted. This
information is inserted once per video frame during the vertical blanking period by the
DisplayPort source. The attributes describe the main video stream format in terms of
geometry, timing, and color format. The original clock and video stream are derived from
these main link data.
The PTN3392 internal DPCD registers can be accessed by the source via the auxiliary
channel. The monitor’s DDC control bus may also be controlled via the auxiliary channel.
A bridging conversion block translates the input DisplayPort auxiliary channel signals from
the source side to the DDC signals on the sink side. The PTN3392 passes through
sink-side status change (e.g., hot-plug events) to the source side, through HPD interrupts
and DPCD registers.
7.1 DisplayPort Main Link
The DisplayPort main link consists of doubly terminated, AC-coupled differential pair. The
50 internally calibrated termination resistors are integrated inside PTN3392.
The PTN3392 supports HBR at 2.7 Gbit/s and RBR at 1.62 Gbit/s per lane.
7.2 DisplayPort auxiliary channel
The AUX CH is a half-duplex, bidirectional channel between DisplayPort transmitter and
receiver. It consists of one differential pair transporting self-clocked data at 1 Mbit/s. The
PTN3392 integrates the AUX CH replier (or slave), and responds to transactions initiated
by the DisplayPort source AUX CH requester (or master).
The AUX CH uses the Manchester-II code for the self-clocked transmission of signals;
every ‘zero’ is represented by LOW-to-HIGH transition, and ‘one’ represented by
HIGH-to-LOW transition, in the middle of the bit time.
PTN3392
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2014. All rights reserved.
Product data sheet
Rev. 5 — 5 June 2014
8 of 32
PTN3392
NXP Semiconductors
2-lane DisplayPort to VGA adapter IC
7.3 DPCD registers
DPCD registers that are part of the VESA DisplayPort v1.1a are described in detail in
Ref. 1. The following paragraphs only describe the specific implementation by PTN3392.
The PTN3392 DisplayPort receiver capability and status information about the link are
reported by DisplayPort Configuration Data (DPCD) registers, when a DisplayPort source
issues a read command on the AUX CH. The DisplayPort source device can also write to
the link configuration field of DPCD to configure and initialize the link. The DPCD is
DisplayPort v1.1a compliant.
It is the responsibility of the host to only issue commands within the capability of the
PTN3392 as defined in the ‘Receiver Capability Field’ in order to prevent undefined
behavior. PTN3392 specific DPCD registers are listed in Table 4.
7.3.1 PTN3392 specific DPCD register settings
Table 4.
PTN3392 specific DPCD registers
DPCD
register [1]
Description
Power-on
Reset value over AUX CH
Read/write
Receiver Capability Field
0000Bh
0000Ch
RECEIVE_PORT1_CAP_1. ReceiverPort1 Capability_1.
I2C-bus speed control capabilities bit map. The bit values in this register are
assigned to I2C-bus speeds as follows:
00h
8Fh
read only
read only
Bits 7:0
0000 0001b = 1 kbit/s; supported by PTN3392
0000 0010b = 3 kbit/s; supported by PTN3392
0000 0100b = 10 kbit/s; supported by PTN3392
0000 1000b = 100 kbit/s; supported by PTN3392
0001 0000b = 400 kbit/s; not supported by PTN3392
0010 0000b = 1 Mbit/s; not supported by PTN3392
0100 0000b = reserved
1000 0000b = 50 kbit/s; supported by PTN3392BS/F3
1000 0000b = reserved in PTN3392BS/F1, PTN3392BS/F2
PTN3392
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2014. All rights reserved.
Product data sheet
Rev. 5 — 5 June 2014
9 of 32
PTN3392
NXP Semiconductors
2-lane DisplayPort to VGA adapter IC
Table 4.
PTN3392 specific DPCD registers …continued
Description
DPCD
register [1]
Power-on
Read/write
Reset value over AUX CH
Link Configuration Field
00109h
I2C-bus speed control/status bit map. Bit values in this register are assigned to S2 setting
I2C-bus speeds as follows:
Bits 7:0
0000 0001b = 1 kbit/s; supported by PTN3392
read/write
0000 0010b = 3 kbit/s; supported by PTN3392
0000 0100b = 10 kbit/s; supported by PTN3392
0000 1000b = 100 kbit/s; supported by PTN3392
0001 0000b = 400 kbit/s; not supported by PTN3392
0010 0000b = 1 Mbit/s; not supported by PTN3392
0100 0000b = reserved
1000 0000b = 50 kbit/s; supported by PTN3392BS/F3
1000 0000b = reserved in PTN3392BS/F1, PTN3392BS/F2
Default value: 1000 0000b (50 kbit/s) for PTN3392BS/F3
Default value: 0000 1000b (100 kbit/s) for PTN3392BS/F1, PTN3392BS/F2
See also behavior of pin S2 in Table 3.
Automated testing sub-field (optional)
00218h to
0027Fh
Not supported.
Branch device-specific field
00500h
BRANCH_IEEE_OUI 7:0
00h
read only
Branch vendor 24-bit IEEE OUI.
NXP OUI = 00
00501h
00502h
BRANCH_IEEE_OUI 15:8
NXP OUI = 60
60h
37h
read only
read only
BRANCH_IEEE_OUI 23:16
NXP OUI = 37
00503h
00504h
00505h
00506h
00507h
00508h
00509h
0050Ah,
0050Bh
ID string = 3392N2
33h
33h
39h
32h
4Eh
32h
12h
01h,
26h
read only
read only
read only
read only
read only
read only
read only
read only
Hardware revision level v1.2
Major revision level (example: v1.38),
Minor revision level (example: v1.38)
RESERVED
0050Ch to
005FFh
read only
[1] Byte fields that are not explicitly listed are by definition reserved (‘RES’) and their default value is 0h.
PTN3392
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2014. All rights reserved.
Product data sheet
Rev. 5 — 5 June 2014
10 of 32
PTN3392
NXP Semiconductors
2-lane DisplayPort to VGA adapter IC
7.3.2 I2C over AUX CH registers
7.3.2.1 I2C-bus speed control register (read only, 0000Ch)
Bit or bits are set to indicate I2C-bus speed control capabilities.
DisplayPort source reads register 0000Ch and sets the I2C-bus speed according to the
DPCD register 00109h setting. The PTN3392 then adapts its I2C-bus bit rate to the speed
set by the DisplayPort source.
7.3.2.2 I2C-bus speed control/status register (read/write, 00109h)
Bit values in this register are assigned to I2C-bus speeds.
Prior to software writing to this register, PTN3392 defaults to the I2C-bus speed (either
50 kbit/s or 10 kbit/s) selected by the S2 pin (Table 3).
On read, the PTN3392 returns a value set to indicate the speed currently in use.
On write, software provides a mask to limit the speeds to be enabled:
• The PTN3392 uses the slowest speed enabled by the mask and the PTN3392 speed
capabilities.
• If the result of the mask with the speed capabilities is 0000 0000b, then the PTN3392
keeps the S2 setting I2C-bus speed that it is using before the software write (i.e., no
change).
Some specific examples are listed below for clarification purposes:
• If the source writes 1111 1111b, the PTN3392 uses the lowest speed of 1 kbit/s.
• If the source writes 0000 1100b, the PTN3392 uses the lower of 10 kbit/s and
100 kbit/s, i.e., 10 kbit/s.
• If the source writes 0011 0000b, the PTN3392 would stay using the same I2C-bus
speed that it is using before the software write (i.e., no change).
For DDC communication, the PTN3392 generates defer responses to the source while the
I2C-bus transfer is taking place as specified in the DisplayPort standard v1.1a. Note that
when the I2C-bus bit rate is set to 1 kbit/s, each bit takes 1 ms. One byte including
I2C_ACK takes 9 ms. Given this, the DisplayPort source should expect over
20 I2C_DEFER’s when requesting to read a byte over I2C-bus at the slowest rate.
PTN3392
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2014. All rights reserved.
Product data sheet
Rev. 5 — 5 June 2014
11 of 32
PTN3392
NXP Semiconductors
2-lane DisplayPort to VGA adapter IC
7.4 Monitor detection
The PTN3392 assumes 75 double termination, as shown in Figure 6. The load sensing
circuit of the PTN3392 senses a 37.5 or 75 termination respectively, when the
monitor is connected or disconnected. The load-sensing circuit is active during the vertical
blanking period (never during the horizontal retrace period), so that there is no
disturbance to the screen image caused by the load-sensing circuit.
Upon detection of an RGB monitor being connected, the PTN3392 dynamically updates
DPCD register 00200h and 00204h, to indicate the presence of a sink device being
connected (see Section 7.3). After updating the DPCD register 00200h, the PTN3392
generates an IRQ request on HPD.
The PTN3392 implements two different ways to handle the HPD signal. The HPD
behavior is governed by the S0 pin value after the reset and initialization sequence is
completed (see Figure 3).
• If S0 is tied LOW, HPD is driven HIGH irrespective of whether a VGA monitor is
detected.
• If S0 pin is tied HIGH, HPD is only driven HIGH when a monitor is detected.
S0 = LOW
Power-up
S0 = HIGH
Power-up
HPD = 0;
initialize
HPD = 0;
initialize
HPD = 1
monitor
monitor
yes
no
yes
no
detected?
detected?
SINK_COUNT = 1
HPD = 1
SINK_COUNT = 0
HPD = 0
SINK_COUNT = 1
SINK_COUNT = 0
monitor
detected
changed?
monitor
detected
changed?
no
no
yes
yes
generate IRQ_HPD pulse
002aaf365
Fig 3. Pin S0 behavior
PTN3392
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2014. All rights reserved.
Product data sheet
Rev. 5 — 5 June 2014
12 of 32
PTN3392
NXP Semiconductors
2-lane DisplayPort to VGA adapter IC
7.4.1 S0 = logic 0
If S0 is left open-circuit (internal pull-down) (DisplayPort v1.1a compliant behavior),
PTN3392 behaves as stated in VESA DisplayPort v1.1a, sections 7 and 8. PTN3392 will
keep HPD LOW during its internal initialization sequence after power-up. It will then
update DPCD register SINK_COUNT to the expected value, depending if a VGA monitor
is detected or not, and will then assert HPD HIGH whatever is the value of SINK_COUNT
register. Each time PTN3392 detects a change in the VGA monitor connection status, it
updates the SINK_COUNT register accordingly, set
DOWNSTREAM_PORT_STATUS_CHANGED register bit to 1 and generate IRQ_HPD
pulse to signal the source about the status change. Refer to Figure 3, S0 = LOW
flowchart.
7.4.2 S0 = logic 1
If S1 is tied to HIGH with external pull-up (best interoperability behavior), the PTN3392 will
keep HPD LOW during its internal initialization sequence after power-up. It then waits for
a VGA monitor to be connected downstream before asserting HPD HIGH to force source
waiting for a VGA monitor before starting protocol negotiations. If a VGA monitor is
disconnected during normal operations, PTN3392 asserts HPD LOW so that the source
considers that no sink device is connected anymore. Refer to Figure 3, S0 = HIGH
flowchart.
7.5 EDID handling
Figure 4 shows a DisplayPort-to-analog video converter (or dongle) situated between the
DisplayPort source and a VGA monitor. The PTN3392 converts a DP I2C Over AUX
request to I2C on the monitor's DDC bus. The monitor's EDID read data is then returned to
the DP source via an I2C Over AUX response issued by the PTN3392.
It is the responsibility of the source to choose only video modes which are declared in the
EDID and to adjust the DisplayPort link capabilities (link rate and lane count) to provide
the necessary video bandwidth. The PTN3392 does not cache or modify the EDID to
match the capabilities of the DisplayPort link data.
If the DisplayPort source drives display modes that are not specified in the EDID mode
list, the PTN3392 does not detect such conditions, and displays at its output what it is
presented by the DisplayPort source.
sink device
DisplayPort to VGA adapter IC
source device
DP Tx
DP Rx
VIDEO DAC
with DPCD
box-to-box
DisplayPort
box-to-box
legacy
VGA DISPLAY
WITH EDID
002aae039
Fig 4. DisplayPort to VGA adapter IC (dongle) sits between the DisplayPort source and a
VGA monitor with EDID
PTN3392
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2014. All rights reserved.
Product data sheet
Rev. 5 — 5 June 2014
13 of 32
PTN3392
NXP Semiconductors
2-lane DisplayPort to VGA adapter IC
7.6 Triple 8-bit video DACs and VGA outputs
The triple 8-bit video DACs output a 700 mV (peak-to-peak) analog video output signal
into 37.5 load, as is the case of a doubly terminated 75 cable. The DAC is capable of
supporting the maximum pixel rate supported by a two-lane DP link (240 MHz).
The PTN3392 generates the RGB video timing and synchronization signals, RGB signals
are then sent to the DACs for conversion to analog signals.
7.6.1 DAC reference resistor
An external reference resistor must be connected between pin RSET and analog ground.
This resistor sets the reference current which determines the analog output level, and is
specified as 1.2 k with a 1 % tolerance. This value allows a 0.7 V (peak-to-peak) output
into a 37.5 load, such as a double-terminated 75 coaxial cable.
8. Power-up and reset
PTN3392 has built-in power-on reset circuitry which automatically sequences the part
through reset and initialization.
For proper behavior, a capacitor should be connected from the RESET_N pin to ground to
slow down the internal reset pulse; 1 F capacitance is recommended.
Before link is established, the PTN3392 holds VSYNC and HSYNC signals LOW and
blanks the RGB signals.
While the PTN3392 performs initialization,
• The HPD signal is driven LOW, to indicate to the DisplayPort source that the
PTN3392 is not ready for link communication
• The RED, GRN, BLU and complementary outputs (RED_N, GRN_N, BLU_N) are
disabled
• The VSYNC and HSYNC outputs are driven LOW
PTN3392
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2014. All rights reserved.
Product data sheet
Rev. 5 — 5 June 2014
14 of 32
xxxx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxx x xxxxxxxxxxxxxx xxxxxxxxxx xxx xxxxxx xxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxxxx
xxxxx xxxxxx xx xxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxx xxxxxxx xxxxxxxxxxxxxxxxxxx
xxxxxxxxxxxxxxxx xxxxxxxxxxxxxx xxxxxx xx xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxxxxxxxxxxxxxxx xxxxxxx
xxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxxx xxxxxxxxxxx xxxxx x x
V
V
DD(3V3)
47 Ω at
100 MHz
DD(3V3)AUX
(2)
2
1
VDD_CONN_5V
V
DD(5V)
0.22 μF
V
DD(3V3)
4
6
1
2
DC/DC
20 pF
IN
OUT
5
3
1
2
1
SHDN
0.1 μF
27 MHz
V
DD(3V3)
2
V
GND
DD(3V3)AUX
2.2 μF
1
2
2
1
47 Ω at
100 MHz
20 pF
0.1 μF
V
DD(3V3)
J1
2.2 μF
LANE0p
GND
LANE0n
LANE1p
GND
LANE1n
LANE2p
GND
LANE2n
LANE3p
GND
VDD_CONN_5V
RED_RTN
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
6
47 nH
12 kΩ
VDDA
LDOCAP_AUX
AUX_P
RED_N
GND_DAC
RSET
n.c. 11
37
38
39
40
41
42
43
44
45
46
47
48
24
23
22
21
20
19
18
17
16
15
14
13
RED
GRN_RTN
1
7
AUX_N
GNDA
RRX
ML0_P
ML0_N
GNDA_DP
ML1_P
ML1_N
GNDA_DP
GRN
SDA 12
47 nH
GRN_N
BLU_N
VDD_DAC
VDD_DAC
BLU
HSYNC
VSYNC
SDA
GRN
2
BLUE_RTN
8
PTN3392
HS 13
BLUE
VDD(5V)
3
9
LANE3n
36 Ω
VS 14
n.c.
GND_DOWN1
GND_DOWN2
AUXp
GND
AUXn
HPD
RTN
DP_PWR
36 Ω
4
GND 10
SCL 15
47 nH
1
1
2
0.1 μF
GND
5
GND_C
GND_C
GND_C
GND_C
2
1.2 kΩ
1 %
21
22
23
24
0.1 μF
VGA connector
V
V
DD(3V3)
DD(3V3)
DP CONN
0.1 μF
100 kΩ
(1)
47 Ω at
100 MHz
V
V
DD(3V3)
DD(5V)
V
DD(3V3)
002aae252
(1) 1 F is recommended.
(2) Example of external DC-to-DC regulator.
Fig 5. Application diagram
PTN3392
NXP Semiconductors
2-lane DisplayPort to VGA adapter IC
9.1 Display resolution
Table 5 lists some example display resolutions and clock rates that PTN3392 supports.
(Refer to Footnote 1 on page 2.)
Table 5.
Display resolution and pixel clock rate[1]
Active video Total frame
Display
type
Bits
per
Vertical
frequency clock
Pixel
Data
rate
Standard type
Horizontal Vertical Horizontal Vertical
total (pixel) total (line)
pixel (Hz)
(MHz)
(Gbit/s)
VGA
SVGA
XGA
XGA+
HD
640
480
800
525
24
24
24
24
24
24
24
24
24
24
24
24
24
24
24
24
24
24
24
24
24
18
24
18
24
24
59.94
60.317
60.004
75
25.175
40.000
65.000
0.76
1.20
1.95
Industry standard
VESA guidelines
VESA guidelines
VESA standard
VESA standard
VESA standard
CEA standard
CVT
800
600
1056
1344
1600
1792
1792
1650
1680
1696
1712
1800
1688
1688
1728
1864
1904
1800
2160
2160
2240
2200
2592
2080
2600
2250
2144
628
1024
1152
1360
768
806
864
900
108.000 3.24
768
795
60.015
59.79
60
85.500
85.501
74.250
83.500
2.56
2.57
2.23
2.50
HD/WXGA 1366
HD/WXGA 1280
768
798
720
750
WXGA
WXGA
WXGA
SXGA
SXGA
1280
1280
1280
1280
1280
1280
1280
1400
1440
1600
1600
1600
1680
1920
1920
1920
1920
2048
2048
800
831
59.81
74.934
84.88
60
800
838
106.500 3.19
122.500 3.68
108.000 3.24
108.000 3.24
135.001 4.05
157.500 4.72
121.749 3.65
106.499 3.19
108.000 3.24
162.000 4.86
175.500 5.27
146.249 4.39
148.500 4.46
193.251 4.35
154.000 4.62
234.000 5.27
162.000 4.86
164.249 4.93
CVT
800
843
CVT
960
1000
1066
1066
1072
1089
934
VESA standard
VESA standard
VESA standard
VESA standard
CVT
1024
1024
1024
1050
900
60.02
75.025
85.024
59.978
59.887
60
SXGA
SXGA
SXGA+
WXGA+
HD+
CVT
900
1000
1250
1250
1089
1125
1245
1235
1500
1200
1555
VESA standard
VESA standard
VESA standard
CVT
UXGA
UXGA
WSXGA+
FHD
1200
1200
1050
1080
1200
1200
1440
1152
1536
60
65
59.954
60
CEA standard
CVT
WUXGA
WUXGA
59.885
59.95
60
CVT RB
CVT RB
QWXGA
QXGA
60
VESA standard
CVT
49.266
[1] Contact NXP team for other monitor timings not listed in this table.
The available bandwidth over a 2-lane HBR DisplayPort v1.1a link limits pixel clock rate
support to:
• 240 MHz at 6 bpc
• 180 MHz at 8 bpc
PTN3392
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2014. All rights reserved.
Product data sheet
Rev. 5 — 5 June 2014
16 of 32
PTN3392
NXP Semiconductors
2-lane DisplayPort to VGA adapter IC
9.2 Power supply filter
All supply pins can be tied to a single 3.3 V power source. Sufficient decoupling
capacitance to ground should be connected from each VDD pin directly to ground to filter
supply noise. (Refer to Figure 5 “Application diagram”.)
9.3 DAC terminations
double-ended
termination
75 Ω
EMI filter
VGA cable
RED, GRN, BLU
PCB
DAC
RED_N, GRN_N, BLU_N
75 Ω
75 Ω
DONGLE
MONITOR
002aae044
Fig 6. Recommended DAC terminations for PTN3392
We recommend the DAC outputs to use 75 double termination. Figure 6 shows an
example of VGA dongle application. A 75 termination is used to terminate inside the
dongle, and another 75 termination is typically used inside the RGB monitor. The load
sensing mechanism assumes this double termination.
10. Limiting values
Table 6.
Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134).
Symbol
VDDA
VDDD
VI
Parameter
Conditions
Min
0.3
0.3
0.3
65
-
Max
Unit
V
analog supply voltage
digital supply voltage
input voltage
+3.8
+4.6
V
3.3 V CMOS inputs
VDD + 0.5
+150
7000
1000
8000
V
Tstg
storage temperature
electrostatic discharge voltage
C
V
[1]
[2]
[3]
VESD
HBM
CDM
-
V
IEC contact discharge to signal
pins (to GND)
-
V
[1] Human Body Model: ANSI/ESDA/JEDEC JDS-001-2012 (Revision of ANSI/ESDA/JEDEC JS-001-2011), ESDA/JEDEC Joint standard
for ESD sensitivity testing, Human Body Model - Component level; Electrostatic Discharge Association, Rome, NY, USA; JEDEC Solid
State Technology Association, Arlington, VA, USA.
[2] Charged Device Model: JESD22-C101E December 2009 (Revision of JESD22-C101D, October 2008), standard for ESD sensitivity
testing, Charged Device Model - Component level; JEDEC Solid State Technology Association, Arlington, VA, USA.
[3] IEC 61000-4-2, Level 4 (Ref. 4).
PTN3392
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2014. All rights reserved.
Product data sheet
Rev. 5 — 5 June 2014
17 of 32
PTN3392
NXP Semiconductors
2-lane DisplayPort to VGA adapter IC
11. Recommended operating conditions
Table 7.
Symbol
VDDA
Operating conditions
Parameter
Conditions
Min
3.0
3.0
0
Typ
3.3
3.3
3.3
5
Max
3.6
3.6
3.6
5.5
Unit
V
analog supply voltage
digital supply voltage
input voltage
VDDD
V
VI
3.3 V CMOS inputs
V
SDA and SCL inputs with respect
to ground
0
V
[1]
VI(AV)
average input voltage
DC value at
-
0
-
V
ML_LANE0+, ML_LANE0,
ML_LANE1+, ML_LANE1,
AUX_CH+, AUX_CH inputs
Rext(RSET) external resistance on pin RSET between RSET (pin 22) and GND
Tamb ambient temperature commercial grade
-
1.2 1 %
-
k
C
0
-
85
[1] Input signals to these pins must be AC-coupled.
12. Characteristics
12.1 Current consumption, power dissipation and thermal characteristics
Table 8.
Symbol
IDD
Current consumption, power dissipation and thermal characteristics
Parameter
Conditions
Min
Typ
Max
Unit
supply current
normal operation,
-
180
-
mA
UXGA / 162 MHz pixel clock
IDD(stb)
P
standby supply current
power dissipation
Standby mode
-
-
12
-
-
mA
normal operation,
600
mW
UXGA / 162 MHz pixel clock
Rth(j-a)
thermal resistance from junction in free air for SOT619-1
to ambient
-
35
-
K/W
RPU
Rpd
pull-up resistance
RESET_N pin; 0 V VI VDD
S0 to S3 pins; 0 V VI VDD
44
44
66
66
95
95
k
k
pull-down resistance
PTN3392
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2014. All rights reserved.
Product data sheet
Rev. 5 — 5 June 2014
18 of 32
PTN3392
NXP Semiconductors
2-lane DisplayPort to VGA adapter IC
12.2 DisplayPort receiver main link
Table 9.
Symbol
UI
DisplayPort receiver main link characteristics
Parameter
Conditions
Min
Typ
Max
Unit
[1]
[1]
[2]
unit interval
for high bit rate
-
370
-
ps
(2.7 Gbit/s per lane)
for low bit rate
(1.62 Gbit/s per lane)
-
617
-
-
ps
%
fDOWN_SPREAD
link clock down spreading
0.0
0.5
VRX_DIFFp-p
differential input peak-to-peak at RX package pins
voltage
[3]
[3]
for high bit rate
120
40
-
-
-
-
-
-
-
-
-
mV
mV
UI
for reduced bit rate
-
[4]
tRX_EYE_CONN
receiver eye time at RX-side
connector pins
for high bit rate
0.51
0.25
0.47
0.22
-
-
[4][5]
[4]
for reduced bit rate
for high bit rate
-
UI
tRX_EYE_CHIP
receiver eye time at RX
package pins
-
UI
[4][5]
[4]
for reduced bit rate
-
UI
tRX_EYE_m-mJT_CHP time between jitter median and for high bit rate
0.265
0.39
UI
maximum median deviation
(package pins)
[4][5]
for reduced bit rate
-
UI
[6]
[7]
[8]
VRX_DC_CM
IRX_SHORT
LRX_SKEW
RX DC common mode voltage
RX short-circuit current limit
total skew
0
-
-
-
-
2.0
V
50
mA
ps
inter-pair; lane-to-lane skew
at RX package pins
-
5200
lane intra-pair skew at RX
package pins;
[9]
[9]
for high bit rate
-
-
-
-
100
300
-
ps
for reduced bit rate
-
ps
[10]
fRX_TRACKING_BW
jitter tracking bandwidth
20
MHz
[1] Range is nominal 350 ppm. DisplayPort link RX does not require local crystal for link clock generation.
[2] Up to 0.5 % down spread is supported. Modulation frequency range of 30 kHz to 33 kHz must be supported.
[3] Informative; refer to Figure 7 for definition of differential voltage.
[4]
tRX_EYE_m-mJT_CHP specifies the total allowable Deterministic Jitter (DJ).
[5] 1 tRX_EYE_CONN specifies the allowable Total Jitter (TJ).
[6] Common mode voltage is equal to Vbias_RX voltage.
[7] Total drive current of the input bias circuit when it is shorted to its ground.
[8] Maximum skew limit between different RX lanes of a DisplayPort link.
[9] Maximum skew limit between D+ and D of the same lane.
[10] Minimum CDR tracking bandwidth at the receiver when the input is repetition of D10.2 symbols without scrambling.
PTN3392
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2014. All rights reserved.
Product data sheet
Rev. 5 — 5 June 2014
19 of 32
PTN3392
NXP Semiconductors
2-lane DisplayPort to VGA adapter IC
V
D+
V
V
V
DIFF_PRE
DIFF
CM
V
D−
002aaf363
pre-emphasis = 20Log(VDIFF_PRE / VDIFF
)
Fig 7. Definitions of pre-emphasis and differential voltage
12.3 DisplayPort receiver AUX CH
Table 10. DisplayPort receiver AUX CH characteristics
Symbol
Parameter
Conditions
Min
0.4
10
10
-
Typ
Max
0.6
16
Unit
[1]
[2]
[3]
[4]
[5]
[6]
[6]
UI
unit interval
AUX
0.5
s
NPRECHARGE_PULSES number of precharge pulses
-
tAUX_BUS_PARK
tjit(cc)
AUX CH bus park time
cycle-to-cycle jitter time
-
-
ns
UI
UI
V
transmitting device
receiving device
transmitting device
receiving device
-
0.04
0.05
1.38
1.36
-
-
-
VAUX_DIFFp-p
AUX differential peak-to-peak
voltage
0.39
0.32
-
-
-
V
RAUX_TERM(DC)
VAUX_DC_CM
AUX CH termination DC resistance informative
AUX DC common-mode voltage
100
V
[7]
[8]
0
-
-
2.0
0.4
VAUX_TURN_CM
AUX turnaround common-mode
voltage
-
V
[9]
IAUX_SHORT
CAUX
AUX short-circuit current limit
AUX AC coupling capacitor
-
-
-
90
mA
nF
[10]
75
200
[1] Results in the bit rate of 1 Mbit/s including the overhead of Manchester II coding.
[2] Each pulse is a ‘0’ in Manchester II code.
[3] Period after the AUX CH STOP condition for which the bus is parked.
[4] Maximum allowable UI variation within a single transaction at connector pins of a transmitting device. Equal to 24 ns maximum. The
transmitting device is a source device for a request transaction and a sink device for a reply transaction.
[5] Maximum allowable UI variation within a single transaction at connector pins of a receiving device. Equal to 30 ns maximum. The
transmitting device is a source device for a request transaction and a sink device for a reply transaction.
[6]
VAUX_DIFFp-p = 2 VAUX+ VAUX.
[7] Common-mode voltage is equal to Vbias_TX (or Vbias_RX) voltage.
[8] Steady-state common-mode voltage shift between transmit and receive modes of operation.
[9] Total drive current of the transmitter when it is shorted to its ground.
[10] The AUX CH AC coupling capacitor placed both on the DisplayPort source and sink devices.
PTN3392
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2014. All rights reserved.
Product data sheet
Rev. 5 — 5 June 2014
20 of 32
PTN3392
NXP Semiconductors
2-lane DisplayPort to VGA adapter IC
12.4 HPD characteristics
Table 11. HPD characteristics
Symbol Parameter
Output characteristics
Conditions
Min
Typ
Max
Unit
VOH
VOL
IOSH
HIGH-level output voltage
IOH = 2 mA
2
-
-
-
-
-
V
LOW-level output voltage
IOL = 2 mA
0.8
129
V
HIGH-level short-circuit output
current
drive HIGH;
cell connected to ground
-
mA
IOSL
LOW-level short-circuit output
current
drive LOW;
cell connected to VDD
-
-
126
mA
12.5 DDC characteristics
Table 12. DDC characteristics
CC = 4.5 V to 5.5 V.[1]
V
Symbol Parameter
Input characteristics
Conditions
Min
Typ
Max
Unit
VIH
VIL
HIGH-level input voltage
2
-
-
-
-
5.5
+0.8
-
V
LOW-level input voltage
hysteresis of input voltage
input leakage current
0.5
V
VI(hys)
ILI
0.1 VDD
V
VI = 5.5 V
-
1
A
Output characteristics
IOL
LOW-level output current
VOL = 0.4 V
3.0
-
-
-
-
mA
mA
IO(sc)
short-circuit output current
drive LOW;
40.0
cell connected to VDD
Cio
input/output capacitance
VI = 3 V or 0 V; VDD = 3.3 V
VI = 3 V or 0 V; VDD = 0 V
-
-
6
6
7
7
pF
pF
[1] VCC is the pull-up voltage for DDC.
12.6 DAC
Table 13. DAC characteristics
Symbol
Nres(DAC)
fclk
Parameter
Conditions
Min
Typ
Max
Unit
bit
DAC resolution
-
-
8
clock frequency
-
-
240
4
MHz
%
Io(DAC)
INL
DAC output current variation
integral non-linearity
differential non-linearity
DAC output voltage
DAC output capacitance
DAC crosstalk
DAC-to-DAC
-
-
1
1
0
-
0.5
-
+1
+1
1.25
-
LSB
LSB
V
DNL
Vo(DAC)
Co(DAC)
ct(DAC)
-
3.5
54
pF
between DAC outputs
-
-
dB
PTN3392
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2014. All rights reserved.
Product data sheet
Rev. 5 — 5 June 2014
21 of 32
PTN3392
NXP Semiconductors
2-lane DisplayPort to VGA adapter IC
12.7 HSYNC, VSYNC characteristics
Table 14. HSYNC and VSYNC characteristics
Symbol Parameter
Output characteristics
Conditions
Min
Typ
Max Unit
VOH
VOL
IOSH
IOSL
HIGH-level output voltage
LOW-level output voltage
IOH = 8 mA
2
-
-
-
-
-
-
V
V
IOL = 8 mA
0.8
[1]
[1]
HIGH-level short-circuit output current drive HIGH; cell connected to ground
LOW-level short-circuit output current drive LOW; cell connected to VDD
-
129.0 mA
126.0 mA
-
[1] The parameter values specified are simulated and absolute values.
12.8 Strap pins S[3:0]
Table 15. Strap pins S[3:0] characteristics
Symbol
Parameter
Conditions
Min
Typ
Max
Unit
Input characteristics
VIH
VIL
HIGH-level input voltage
LOW-level input voltage
0.7 VDD
-
-
V
0.3 VDD
V
Weak pull-down characteristics
Ipd pull-down current
VI = VDD
25.0
50.0
95.0
A
12.9 JTAG and RESET_N
Table 16. JTAG and RESET_N characteristics
Symbol Parameter
Input characteristics
Conditions
Min
Typ
Max
Unit
VIH
VIL
HIGH-level input voltage
LOW-level input voltage
0.7 VDD
-
-
V
V
0.3 VDD
Output characteristics
VOH HIGH-level output voltage
RESET_N; IOH = 4 mA
JTAG; IOH = 2 mA
2
2
-
-
-
-
-
-
V
V
V
V
-
VOL
LOW-level output voltage
RESET_N; IOL = 4 mA
JTAG; IOL = 2 mA
0.8
0.8
-
PTN3392
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2014. All rights reserved.
Product data sheet
Rev. 5 — 5 June 2014
22 of 32
PTN3392
NXP Semiconductors
2-lane DisplayPort to VGA adapter IC
13. Package outline
+94)1ꢀꢁꢂꢃSODVWLFꢃWKHUPDOꢃHQKDQFHGꢃYHU\ꢃWKLQꢃTXDGꢃIODWꢃSDFNDJHꢄꢃQRꢃOHDGVꢄ
ꢀꢁꢃWHUPLQDOVꢄꢃERG\ꢃꢅꢃ[ꢃꢅꢃ[ꢃꢆꢇꢁꢈꢃPP
627ꢉꢊꢋꢌꢊ
'
%
$
WHUPLQDOꢀꢂ
LQGH[ꢀDUHD
$
$
ꢂ
(
F
GHWDLOꢀ;
&
H
ꢂ
H
E
\
\
%
$
ꢂꢏꢅꢀH
Y
Z
&
&
&
ꢂ
ꢂꢎ
ꢅꢍ
/
ꢅꢋ
ꢂꢅ
H
(
K
H
ꢅ
ꢂꢏꢅꢀH
ꢂ
ꢎꢁ
WHUPLQDOꢀꢂ
LQGH[ꢀDUHD
ꢍꢇ
ꢎꢌ
'
K
;
ꢆ
ꢅꢊꢋ
VFDOH
ꢋꢀPP
'LPHQVLRQVꢀꢈPPꢀDUHꢀWKHꢀRULJLQDOꢀGLPHQVLRQVꢉ
ꢈꢂꢉ
8QLW
$
$
E
&
'
'
K
(
(
H
H
ꢂ
H
ꢅ
/
Y
Z
\
\
ꢂ
ꢂ
K
PD[ ꢂꢊꢆꢆ ꢆꢊꢆꢋ ꢆꢊꢎꢆ
ꢌꢊꢂ ꢋꢊꢅꢋ ꢌꢊꢂ ꢋꢊꢅꢋ
ꢆꢊꢋ
ꢆꢊꢍ
ꢆꢊꢎ
QRP ꢆꢊꢇꢋ ꢆꢊꢆꢅ ꢆꢊꢅꢂ ꢆꢊꢅ ꢌꢊꢆ ꢋꢊꢂꢆ ꢌꢊꢆ ꢋꢊꢂꢆ
PLQ ꢆꢊꢇꢆ ꢆꢊꢆꢆ ꢆꢊꢂꢇ ꢁꢊꢃ ꢍꢊꢃꢋ ꢁꢊꢃ ꢍꢊꢃꢋ
ꢆꢊꢆꢋ ꢆꢊꢆꢋ ꢆꢊꢂ
PP
ꢆꢊꢋ ꢋꢊꢋ ꢋꢊꢋ
ꢆꢊꢂ
1RWH
ꢂꢊꢀ3ODVWLFꢀRUꢀPHWDOꢀSURWUXVLRQVꢀRIꢀꢆꢊꢆꢌꢋꢀPPꢀPD[LPXPꢀSHUꢀVLGHꢀDUHꢀQRWꢀLQFOXGHG
VRWꢀꢁꢂꢃꢁBSR
5HIHUHQFHV
2XWOLQH
YHUVLRQ
(XURSHDQ
SURMHFWLRQ
,VVXHꢀGDWH
,(&
-('(&
-(,7$
ꢆꢅꢄꢂꢆꢄꢂꢇ
ꢂꢅꢄꢂꢂꢄꢅꢅ
627ꢁꢂꢃꢄꢂ
02ꢄꢅꢅꢆ
Fig 8. Package outline SOT619-1 (HVQFN48)
PTN3392
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2014. All rights reserved.
Product data sheet
Rev. 5 — 5 June 2014
23 of 32
PTN3392
NXP Semiconductors
2-lane DisplayPort to VGA adapter IC
14. Soldering of SMD packages
This text provides a very brief insight into a complex technology. A more in-depth account
of soldering ICs can be found in Application Note AN10365 “Surface mount reflow
soldering description”.
14.1 Introduction to soldering
Soldering is one of the most common methods through which packages are attached to
Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both
the mechanical and the electrical connection. There is no single soldering method that is
ideal for all IC packages. Wave soldering is often preferred when through-hole and
Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not
suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high
densities that come with increased miniaturization.
14.2 Wave and reflow soldering
Wave soldering is a joining technology in which the joints are made by solder coming from
a standing wave of liquid solder. The wave soldering process is suitable for the following:
• Through-hole components
• Leaded or leadless SMDs, which are glued to the surface of the printed circuit board
Not all SMDs can be wave soldered. Packages with solder balls, and some leadless
packages which have solder lands underneath the body, cannot be wave soldered. Also,
leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered,
due to an increased probability of bridging.
The reflow soldering process involves applying solder paste to a board, followed by
component placement and exposure to a temperature profile. Leaded packages,
packages with solder balls, and leadless packages are all reflow solderable.
Key characteristics in both wave and reflow soldering are:
• Board specifications, including the board finish, solder masks and vias
• Package footprints, including solder thieves and orientation
• The moisture sensitivity level of the packages
• Package placement
• Inspection and repair
• Lead-free soldering versus SnPb soldering
14.3 Wave soldering
Key characteristics in wave soldering are:
• Process issues, such as application of adhesive and flux, clinching of leads, board
transport, the solder wave parameters, and the time during which components are
exposed to the wave
• Solder bath specifications, including temperature and impurities
PTN3392
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2014. All rights reserved.
Product data sheet
Rev. 5 — 5 June 2014
24 of 32
PTN3392
NXP Semiconductors
2-lane DisplayPort to VGA adapter IC
14.4 Reflow soldering
Key characteristics in reflow soldering are:
• Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to
higher minimum peak temperatures (see Figure 9) than a SnPb process, thus
reducing the process window
• Solder paste printing issues including smearing, release, and adjusting the process
window for a mix of large and small components on one board
• Reflow temperature profile; this profile includes preheat, reflow (in which the board is
heated to the peak temperature) and cooling down. It is imperative that the peak
temperature is high enough for the solder to make reliable solder joints (a solder paste
characteristic). In addition, the peak temperature must be low enough that the
packages and/or boards are not damaged. The peak temperature of the package
depends on package thickness and volume and is classified in accordance with
Table 17 and 18
Table 17. SnPb eutectic process (from J-STD-020D)
Package thickness (mm) Package reflow temperature (C)
Volume (mm3)
< 350
235
350
220
< 2.5
2.5
220
220
Table 18. Lead-free process (from J-STD-020D)
Package thickness (mm) Package reflow temperature (C)
Volume (mm3)
< 350
260
350 to 2000
> 2000
260
< 1.6
260
250
245
1.6 to 2.5
> 2.5
260
245
250
245
Moisture sensitivity precautions, as indicated on the packing, must be respected at all
times.
Studies have shown that small packages reach higher temperatures during reflow
soldering, see Figure 9.
PTN3392
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2014. All rights reserved.
Product data sheet
Rev. 5 — 5 June 2014
25 of 32
PTN3392
NXP Semiconductors
2-lane DisplayPort to VGA adapter IC
maximum peak temperature
= MSL limit, damage level
temperature
minimum peak temperature
= minimum soldering temperature
peak
temperature
time
001aac844
MSL: Moisture Sensitivity Level
Fig 9. Temperature profiles for large and small components
For further information on temperature profiles, refer to Application Note AN10365
“Surface mount reflow soldering description”.
PTN3392
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2014. All rights reserved.
Product data sheet
Rev. 5 — 5 June 2014
26 of 32
PTN3392
NXP Semiconductors
2-lane DisplayPort to VGA adapter IC
15. Soldering: PCB footprints
)RRWSULQWꢃLQIRUPDWLRQꢃIRUꢃUHIORZꢃVROGHULQJꢃRIꢃ+94)1ꢀꢁꢃSDFNDJH
627ꢉꢊꢋꢌꢊ
+[
*[
'
3
ꢆꢊꢆꢅꢋ
ꢆꢊꢆꢅꢋ
&
ꢈꢆꢊꢂꢆꢋꢉ
63[
63\
Q63[
+\ *\
6/\ %\
$\
Q63\
63[ꢀWRW
6/[
%[
$[
*HQHULFꢀIRRWSULQWꢀSDWWHUQꢀ
5HIHUꢀWRꢀWKHꢀSDFNDJHꢀRXWOLQHꢀGUDZLQJꢀIRUꢀDFWXDOꢀOD\RXW
VROGHUꢀODQG
VROGHUꢀSDVWHꢀGHSRVLW
VROGHUꢀODQGꢀSOXVꢀVROGHUꢀSDVWH
RFFXSLHGꢀDUHD
Q63[ Q63\
ꢎ
ꢎ
'LPHQVLRQVꢀLQꢀPP
$[
3
$\
%[
%\
&
'
6/[
6/\
63[ꢀWRW 63\ꢀWRW
ꢎꢊꢆꢆꢆ ꢎꢊꢆꢆꢆ
63[
63\
*[
*\
+[
+\
ꢆꢊꢋꢆꢆ ꢇꢊꢆꢆꢆ ꢇꢊꢆꢆꢆ ꢁꢊꢅꢆꢆ ꢁꢊꢅꢆꢆ ꢆꢊꢃꢆꢆ ꢆꢊꢅꢃꢆ ꢋꢊꢂꢆꢆ ꢋꢊꢂꢆꢆ
ꢆꢊꢌꢋꢆ ꢆꢊꢌꢋꢆ ꢌꢊꢎꢆꢆ ꢌꢊꢎꢆꢆ ꢇꢊꢅꢋꢆ ꢇꢊꢅꢋꢆ
ꢆꢌꢄꢆꢋꢄꢆꢌꢀ
,VVXHꢀGDWH
VRWꢀꢁꢂꢃꢁBIU
ꢆꢃꢄꢆꢁꢄꢂꢋ
Fig 10. PCB footprint for SOT619-1 (HVQFN48); reflow soldering
PTN3392
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2014. All rights reserved.
Product data sheet
Rev. 5 — 5 June 2014
27 of 32
PTN3392
NXP Semiconductors
2-lane DisplayPort to VGA adapter IC
16. Abbreviations
Table 19. Abbreviations
Acronym
AUX CH
BER
Description
Auxiliary Channel
Bit Error Rate
bpc
bits per color
CDM
CMOS
CVT
Charged-Device Model
Complementary Metal-Oxide Semiconductor
Coordinated Video Timings
CVT Reduced Blanking
CVT RB
DAC
Digital-to-Analog Converter
Data Display Channel
DDC
DJ
Deterministic Jitter
DP
DisplayPort (VESA)
DPCD
ECC
DisplayPort Configuration Data
Error Correction Code
EDID
ESD
Extended Display Identification Data
ElectroStatic Discharge
HBM
HBR
Human Body Model
High Bit Rate
HDCP
High-bandwidth Digital Content Protection
Hot Plug Detect
HPD
I2C-bus
IEC
Inter-Integrated Circuit bus
International Electrotechnical Commission
Input/Output
I/O
LSB
Least Significant Bit
MCCS
MSB
QXGA
RBR
Monitor Control Command Set (VESA)
Most Significant Bit
Quad eXtended Graphics Array
Reduced Bit Rate
RGB
SSC
Red/Green/Blue
Spread Spectrum Clocking
Super Video Graphics Array
Super eXtended Graphics Array
Total Jitter
SVGA
SXGA
TJ
UI
Unit Interval
UXGA
VESA
VGA
Ultra eXtended Graphics Array
Video Electronics Standards Association
Video Graphics Array
VSIS
WUXGA
XGA
Video Signal Interface Standard
Wide Ultra eXtended Graphics Array
eXtended Graphics Array
PTN3392
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2014. All rights reserved.
Product data sheet
Rev. 5 — 5 June 2014
28 of 32
PTN3392
NXP Semiconductors
2-lane DisplayPort to VGA adapter IC
17. References
[1] VESA DisplayPort Standard — Version 1, Revision 1a; January 11, 2008
[2] Display Data Channel Command Interface Standard — Version 1.1;
October 29, 2004
[3] Video Signal Standard (VSIS) — Version 1, Rev. 2; December 12, 2002
[4] IEC 61000-4-2, Electromagnetic compatibility (EMC) - Part 4-2: Testing and
measurement techniques — ElectroStatic Discharge (ESD) immunity test, edition
2.0, 2008-12
18. Revision history
Table 20. Revision history
Document ID
PTN3392 v.5
Modifications:
Release date
Data sheet status
Change notice
Supersedes
20140605
Product data sheet
-
PTN3392 v.4
• Added Section 4.1 “Ordering options”
• Table 5 “Display resolution and pixel clock rate[1]” is updated
• Table 6 “Limiting values”:
–
Table note [1] updated to new ESD testing standards
–
Table note [2] updated to new ESD testing standards
• Added Section 15 “Soldering: PCB footprints”
PTN3392 v.4
PTN3392 v.3
PTN3392 v.2
PTN3392 v.1
20121008
20120808
20100715
20100604
Product data sheet
Product data sheet
Product data sheet
Product data sheet
-
-
-
-
PTN3392 v.3
PTN3392 v.2
PTN3392 v.1
-
PTN3392
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2014. All rights reserved.
Product data sheet
Rev. 5 — 5 June 2014
29 of 32
PTN3392
NXP Semiconductors
2-lane DisplayPort to VGA adapter IC
19. Legal information
19.1 Data sheet status
Document status[1][2]
Product status[3]
Development
Definition
Objective [short] data sheet
This document contains data from the objective specification for product development.
This document contains data from the preliminary specification.
This document contains the product specification.
Preliminary [short] data sheet Qualification
Product [short] data sheet Production
[1]
[2]
[3]
Please consult the most recently issued document before initiating or completing a design.
The term ‘short data sheet’ is explained in section “Definitions”.
The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status
information is available on the Internet at URL http://www.nxp.com.
Suitability for use — NXP Semiconductors products are not designed,
19.2 Definitions
authorized or warranted to be suitable for use in life support, life-critical or
safety-critical systems or equipment, nor in applications where failure or
malfunction of an NXP Semiconductors product can reasonably be expected
to result in personal injury, death or severe property or environmental
damage. NXP Semiconductors and its suppliers accept no liability for
inclusion and/or use of NXP Semiconductors products in such equipment or
applications and therefore such inclusion and/or use is at the customer’s own
risk.
Draft — The document is a draft version only. The content is still under
internal review and subject to formal approval, which may result in
modifications or additions. NXP Semiconductors does not give any
representations or warranties as to the accuracy or completeness of
information included herein and shall have no liability for the consequences of
use of such information.
Short data sheet — A short data sheet is an extract from a full data sheet
with the same product type number(s) and title. A short data sheet is intended
for quick reference only and should not be relied upon to contain detailed and
full information. For detailed and full information see the relevant full data
sheet, which is available on request via the local NXP Semiconductors sales
office. In case of any inconsistency or conflict with the short data sheet, the
full data sheet shall prevail.
Applications — Applications that are described herein for any of these
products are for illustrative purposes only. NXP Semiconductors makes no
representation or warranty that such applications will be suitable for the
specified use without further testing or modification.
Customers are responsible for the design and operation of their applications
and products using NXP Semiconductors products, and NXP Semiconductors
accepts no liability for any assistance with applications or customer product
design. It is customer’s sole responsibility to determine whether the NXP
Semiconductors product is suitable and fit for the customer’s applications and
products planned, as well as for the planned application and use of
customer’s third party customer(s). Customers should provide appropriate
design and operating safeguards to minimize the risks associated with their
applications and products.
Product specification — The information and data provided in a Product
data sheet shall define the specification of the product as agreed between
NXP Semiconductors and its customer, unless NXP Semiconductors and
customer have explicitly agreed otherwise in writing. In no event however,
shall an agreement be valid in which the NXP Semiconductors product is
deemed to offer functions and qualities beyond those described in the
Product data sheet.
NXP Semiconductors does not accept any liability related to any default,
damage, costs or problem which is based on any weakness or default in the
customer’s applications or products, or the application or use by customer’s
third party customer(s). Customer is responsible for doing all necessary
testing for the customer’s applications and products using NXP
Semiconductors products in order to avoid a default of the applications and
the products or of the application or use by customer’s third party
customer(s). NXP does not accept any liability in this respect.
19.3 Disclaimers
Limited warranty and liability — Information in this document is believed to
be accurate and reliable. However, NXP Semiconductors does not give any
representations or warranties, expressed or implied, as to the accuracy or
completeness of such information and shall have no liability for the
consequences of use of such information. NXP Semiconductors takes no
responsibility for the content in this document if provided by an information
source outside of NXP Semiconductors.
Limiting values — Stress above one or more limiting values (as defined in
the Absolute Maximum Ratings System of IEC 60134) will cause permanent
damage to the device. Limiting values are stress ratings only and (proper)
operation of the device at these or any other conditions above those given in
the Recommended operating conditions section (if present) or the
Characteristics sections of this document is not warranted. Constant or
repeated exposure to limiting values will permanently and irreversibly affect
the quality and reliability of the device.
In no event shall NXP Semiconductors be liable for any indirect, incidental,
punitive, special or consequential damages (including - without limitation - lost
profits, lost savings, business interruption, costs related to the removal or
replacement of any products or rework charges) whether or not such
damages are based on tort (including negligence), warranty, breach of
contract or any other legal theory.
Terms and conditions of commercial sale — NXP Semiconductors
products are sold subject to the general terms and conditions of commercial
sale, as published at http://www.nxp.com/profile/terms, unless otherwise
agreed in a valid written individual agreement. In case an individual
agreement is concluded only the terms and conditions of the respective
agreement shall apply. NXP Semiconductors hereby expressly objects to
applying the customer’s general terms and conditions with regard to the
purchase of NXP Semiconductors products by customer.
Notwithstanding any damages that customer might incur for any reason
whatsoever, NXP Semiconductors’ aggregate and cumulative liability towards
customer for the products described herein shall be limited in accordance
with the Terms and conditions of commercial sale of NXP Semiconductors.
Right to make changes — NXP Semiconductors reserves the right to make
changes to information published in this document, including without
limitation specifications and product descriptions, at any time and without
notice. This document supersedes and replaces all information supplied prior
to the publication hereof.
No offer to sell or license — Nothing in this document may be interpreted or
construed as an offer to sell products that is open for acceptance or the grant,
conveyance or implication of any license under any copyrights, patents or
other industrial or intellectual property rights.
PTN3392
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2014. All rights reserved.
Product data sheet
Rev. 5 — 5 June 2014
30 of 32
PTN3392
NXP Semiconductors
2-lane DisplayPort to VGA adapter IC
Export control — This document as well as the item(s) described herein
may be subject to export control regulations. Export might require a prior
authorization from competent authorities.
NXP Semiconductors’ specifications such use shall be solely at customer’s
own risk, and (c) customer fully indemnifies NXP Semiconductors for any
liability, damages or failed product claims resulting from customer design and
use of the product for automotive applications beyond NXP Semiconductors’
standard warranty and NXP Semiconductors’ product specifications.
Non-automotive qualified products — Unless this data sheet expressly
states that this specific NXP Semiconductors product is automotive qualified,
the product is not suitable for automotive use. It is neither qualified nor tested
in accordance with automotive testing or application requirements. NXP
Semiconductors accepts no liability for inclusion and/or use of
Translations — A non-English (translated) version of a document is for
reference only. The English version shall prevail in case of any discrepancy
between the translated and English versions.
non-automotive qualified products in automotive equipment or applications.
In the event that customer uses the product for design-in and use in
automotive applications to automotive specifications and standards, customer
(a) shall use the product without NXP Semiconductors’ warranty of the
product for such automotive applications, use and specifications, and (b)
whenever customer uses the product for automotive applications beyond
19.4 Trademarks
Notice: All referenced brands, product names, service names and trademarks
are the property of their respective owners.
20. Contact information
For more information, please visit: http://www.nxp.com
For sales office addresses, please send an email to: salesaddresses@nxp.com
PTN3392
All information provided in this document is subject to legal disclaimers.
© NXP Semiconductors N.V. 2014. All rights reserved.
Product data sheet
Rev. 5 — 5 June 2014
31 of 32
PTN3392
NXP Semiconductors
2-lane DisplayPort to VGA adapter IC
21. Contents
1
General description. . . . . . . . . . . . . . . . . . . . . . 1
12.8
12.9
Strap pins S[3:0]. . . . . . . . . . . . . . . . . . . . . . . 22
JTAG and RESET_N . . . . . . . . . . . . . . . . . . . 22
2
Features and benefits . . . . . . . . . . . . . . . . . . . . 1
VESA-compliant DisplayPort v1.1a converter . 1
DDC channel output . . . . . . . . . . . . . . . . . . . . . 1
Analog video output . . . . . . . . . . . . . . . . . . . . . 2
General features. . . . . . . . . . . . . . . . . . . . . . . . 2
13
Package outline. . . . . . . . . . . . . . . . . . . . . . . . 23
2.1
2.2
2.3
2.4
14
Soldering of SMD packages. . . . . . . . . . . . . . 24
Introduction to soldering. . . . . . . . . . . . . . . . . 24
Wave and reflow soldering. . . . . . . . . . . . . . . 24
Wave soldering . . . . . . . . . . . . . . . . . . . . . . . 24
Reflow soldering . . . . . . . . . . . . . . . . . . . . . . 25
14.1
14.2
14.3
14.4
3
Applications . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3
Ordering information. . . . . . . . . . . . . . . . . . . . . 3
Ordering options. . . . . . . . . . . . . . . . . . . . . . . . 3
Functional diagram . . . . . . . . . . . . . . . . . . . . . . 4
4
4.1
5
15
16
17
18
Soldering: PCB footprints . . . . . . . . . . . . . . . 27
Abbreviations . . . . . . . . . . . . . . . . . . . . . . . . . 28
References. . . . . . . . . . . . . . . . . . . . . . . . . . . . 29
Revision history . . . . . . . . . . . . . . . . . . . . . . . 29
6
6.1
6.2
Pinning information. . . . . . . . . . . . . . . . . . . . . . 5
Pinning . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5
Pin description . . . . . . . . . . . . . . . . . . . . . . . . . 5
19
Legal information . . . . . . . . . . . . . . . . . . . . . . 30
Data sheet status . . . . . . . . . . . . . . . . . . . . . . 30
Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . 30
Disclaimers . . . . . . . . . . . . . . . . . . . . . . . . . . 30
Trademarks . . . . . . . . . . . . . . . . . . . . . . . . . . 31
7
7.1
7.2
7.3
7.3.1
7.3.2
7.3.2.1
Functional description . . . . . . . . . . . . . . . . . . . 8
DisplayPort Main Link. . . . . . . . . . . . . . . . . . . . 8
DisplayPort auxiliary channel . . . . . . . . . . . . . . 8
DPCD registers. . . . . . . . . . . . . . . . . . . . . . . . . 9
PTN3392 specific DPCD register settings . . . . 9
I2C over AUX CH registers . . . . . . . . . . . . . . . 11
I2C-bus speed control register (read only,
19.1
19.2
19.3
19.4
20
21
Contact information . . . . . . . . . . . . . . . . . . . . 31
Contents. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 32
0000Ch) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11
I2C-bus speed control/status register
7.3.2.2
(read/write, 00109h) . . . . . . . . . . . . . . . . . . . . 11
Monitor detection . . . . . . . . . . . . . . . . . . . . . . 12
S0 = logic 0. . . . . . . . . . . . . . . . . . . . . . . . . . . 13
S0 = logic 1. . . . . . . . . . . . . . . . . . . . . . . . . . . 13
EDID handling . . . . . . . . . . . . . . . . . . . . . . . . 13
Triple 8-bit video DACs and VGA outputs . . . 14
DAC reference resistor. . . . . . . . . . . . . . . . . . 14
7.4
7.4.1
7.4.2
7.5
7.6
7.6.1
8
Power-up and reset . . . . . . . . . . . . . . . . . . . . . 14
9
Application design-in information . . . . . . . . . 15
Display resolution . . . . . . . . . . . . . . . . . . . . . . 16
Power supply filter . . . . . . . . . . . . . . . . . . . . . 17
DAC terminations . . . . . . . . . . . . . . . . . . . . . . 17
9.1
9.2
9.3
10
Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . 17
Recommended operating conditions. . . . . . . 18
11
12
12.1
Characteristics. . . . . . . . . . . . . . . . . . . . . . . . . 18
Current consumption, power dissipation
and thermal characteristics. . . . . . . . . . . . . . . 18
DisplayPort receiver main link . . . . . . . . . . . . 19
DisplayPort receiver AUX CH. . . . . . . . . . . . . 20
HPD characteristics . . . . . . . . . . . . . . . . . . . . 21
DDC characteristics . . . . . . . . . . . . . . . . . . . . 21
DAC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21
HSYNC, VSYNC characteristics. . . . . . . . . . . 22
12.2
12.3
12.4
12.5
12.6
12.7
Please be aware that important notices concerning this document and the product(s)
described herein, have been included in section ‘Legal information’.
© NXP Semiconductors N.V. 2014.
All rights reserved.
For more information, please visit: http://www.nxp.com
For sales office addresses, please send an email to: salesaddresses@nxp.com
Date of release: 5 June 2014
Document identifier: PTN3392
相关型号:
©2020 ICPDF网 联系我们和版权申明