TJA1052IT/5 [NXP]

DATACOM, INTERFACE CIRCUIT, PDSO16, 7.50 MM, PLASTIC, SOT162-1, MS-013, SOP-16;
TJA1052IT/5
型号: TJA1052IT/5
厂家: NXP    NXP
描述:

DATACOM, INTERFACE CIRCUIT, PDSO16, 7.50 MM, PLASTIC, SOT162-1, MS-013, SOP-16

电信 光电二极管 电信集成电路
文件: 总20页 (文件大小:454K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
TJA1052i  
CAN  
Galvanically isolated high-speed CAN transceiver  
Rev. 2 — 12 July 2013  
Product data sheet  
1. General description  
The TJA1052i is a high-speed CAN transceiver that provides a galvanically isolated  
interface between a Controller Area Network (CAN) protocol controller and the physical  
two-wire CAN bus. The TJA1052i is specifically targeted at Electric Vehicles (EV) and  
Hybrid Electric Vehicles (HEV), where galvanic isolation barriers are needed between the  
high- and low-voltage parts.  
Safety: Isolation is required for safety reasons, eg. to protect humans from electric shock  
or to prevent the electronics being damaged by high voltages.  
Signal integrity: The isolator uses proprietary capacitive isolation technology to transmit  
and receive CAN signals. This technology enables more reliable data communications in  
noisy environments, such as high-voltage battery management systems or the drive and  
regeneration systems in EVs and HEVs.  
Performance: The transceiver is designed for high-speed (up to 1 Mbit/s) CAN  
applications in the automotive industry, supplying the differential transmit and receive  
capability to a CAN protocol controller in a microcontroller. Integrating the galvanic  
isolation along with the transceiver in the TJA1052i removes the need for stand-alone  
isolation. It also improves reliability and system performance parameters such as loop  
delay.  
The TJA1052i belongs to the third generation of high-speed CAN transceivers from NXP  
Semiconductors, offering significant improvements over first- and second-generation  
devices. It offers improved ElectroMagnetic Compatibility (EMC) and ElectroStatic  
Discharge (ESD) performance, and also features ideal passive behavior to the CAN bus  
when the transceiver supply voltage is off.  
The TJA1052i is an excellent choice for all types of automotive and industrial CAN  
networks where isolation is required for safety reasons or to enhance signal integrity in  
noisy environments.  
2. Features and benefits  
2.1 General  
Isolator and Transceiver integrated into a single SO16 package, reducing board space  
Flawless cooperation between the Isolator and the Transceiver  
Fewer components improves reliability in applications  
Guaranteed performance (eg. max loop delay <220 ns)  
Electrical transient immunity of 45 kV/s (typ)  
ISO 11898-2 compliant  
 
 
 
TJA1052i  
NXP Semiconductors  
Galvanically isolated high-speed CAN transceiver  
Suitable for use in 12 V and 24 V systems; compatible with 3 V to 5 V microcontrollers  
Bus common mode voltage (Vcm) = 25 V  
Low ElectroMagnetic Emission (EME) and high ElectroMagnetic Immunity (EMI)  
2.2 Power management  
Functional behavior predictable under all supply conditions  
Transceiver disengages from the bus when not powered up (zero load)  
2.3 Protection  
Up to 5 kV (RMS) rated isolation  
Three versions available (1 kV, 2.5 kV and 5 kV)  
Voltage compliant with UL 1577 (pending), IEC 61010 and IEC 60950  
5 kV (RMS) rated isolation voltage compliant with UL 1577, IEC 61010 and IEC 60950  
Supports ISO6469 ‘Electrically propelled road vehicles. Safety specifications.’  
High ESD handling capability on the bus pins  
Bus pins protected against transients in automotive environments  
Transmit Data (TXD) dominant time-out function  
Undervoltage detection on supply pins  
3. Quick reference data  
Table 1.  
Symbol  
IDD1  
Quick reference data  
Parameter  
Conditions  
Min  
Typ Max Unit  
supply current 1  
VTXD = 0 V; bus dominant  
VTXD = VDD1; bus recessive  
VTXD = 0 V; bus dominant; 60 load  
VTXD = VDD1; bus recessive  
-
-
-
-
-
-
2.6  
5.6  
70  
mA  
mA  
mA  
mA  
V
-
IDD2  
supply current 2  
-
-
10  
Vuvd(swoff)(VDD2) switch-off undervoltage  
detection voltage on pin VDD2  
1.3  
2.7  
VESD  
VCANH  
VCANL  
Tvj  
electrostatic discharge voltage  
voltage on pin CANH  
IEC 61000-4-2 at pins CANH and CANL  
no time limit; DC limiting value  
8  
-
-
-
-
-
+8  
kV  
V
58  
58  
40  
40  
+58  
+58  
voltage on pin CANL  
no time limit; DC limiting value  
V
virtual junction temperature  
ambient temperature  
+150 C  
+125 C  
Tamb  
4. Ordering information  
Table 2.  
Ordering information  
Type number  
Package  
Name  
Description  
Version  
TJA1052IT/5  
TJA1052IT/2  
TJA1052IT/1  
SO16  
plastic small outline package; 16 leads; body width 7.5 mm  
SOT162-1  
TJA1052I  
All information provided in this document is subject to legal disclaimers.  
© NXP B.V. 2013. All rights reserved.  
Product data sheet  
Rev. 2 — 12 July 2013  
2 of 20  
 
 
 
 
TJA1052i  
NXP Semiconductors  
Galvanically isolated high-speed CAN transceiver  
Table 3.  
Voltage ratings  
Type number  
Rated insulation voltage according to  
UL 1577, IEC 61010 and IEC 60950  
TJA1052iT/5  
TJA1052iT/2  
TJA1052iT/1  
5 kV (RMS)  
2.5 kV (RMS)  
1 kV (RMS)  
5. Block diagram  
V
DD1  
V
DD2  
1
11, 16  
V
DD2  
TEMPERATURE  
PROTECTION  
TJA1052I  
13  
CANH  
CANL  
SLOPE  
CONTROL  
AND  
3
TIME-OUT  
TXD  
12  
DRIVER  
MODE  
CONTROL  
MUX  
AND  
DRIVER  
5
RXD  
WAKE-UP  
FILTER  
2, 7, 8  
14  
9, 10, 15  
015aaa331  
GND1  
STB  
GND2  
Fig 1. Block diagram  
TJA1052I  
All information provided in this document is subject to legal disclaimers.  
© NXP B.V. 2013. All rights reserved.  
Product data sheet  
Rev. 2 — 12 July 2013  
3 of 20  
 
 
TJA1052i  
NXP Semiconductors  
Galvanically isolated high-speed CAN transceiver  
6. Pinning information  
6.1 Pinning  
1
2
3
4
5
6
7
8
16  
15  
14  
13  
12  
11  
10  
9
V
V
DD2  
DD1  
GND1  
TXD  
GND2  
STB  
n.c.  
CANH  
CANL  
TJA1052I  
RXD  
n.c.  
V
DD2  
GND1  
GND1  
GND2  
GND2  
015aaa330  
Fig 2. Pin configuration diagram  
6.2 Pin description  
Table 4.  
Pin description  
Pin Description  
Symbol  
VDD1  
1
2
3
4
5
6
7
8
9
supply voltage 1  
ground supply 1[1]  
transmit data input  
not connected  
GND1  
TXD  
n/c  
RXD  
receive data output; reads out data from the bus lines  
n/c  
not connected  
ground supply 1[1]  
ground supply 1[1]  
ground supply 2[1]  
GND1  
GND1  
GND2  
GND2  
VDD2  
10 ground supply 2[1]  
11 supply voltage 2  
CANL  
CANH  
STB  
12 LOW-level CAN bus line  
13 HIGH-level CAN bus line  
14 Standby mode control input[2]  
15 ground supply 2[1]  
GND2  
VDD2  
16 supply voltage 2  
[1] All GND1 pins (pins 2, 7 and 8) should be connected together and to ground domain 1. All GND2 pins (pins  
9, 10 and 15) should be connected together and to ground domain 2. Refer to the application notes for  
further information.  
[2] Setting STB HIGH disables the CAN bus connection.  
TJA1052I  
All information provided in this document is subject to legal disclaimers.  
© NXP B.V. 2013. All rights reserved.  
Product data sheet  
Rev. 2 — 12 July 2013  
4 of 20  
 
 
 
 
 
TJA1052i  
NXP Semiconductors  
Galvanically isolated high-speed CAN transceiver  
7. Functional description  
7.1 Operation  
7.1.1 Normal mode  
During normal operation, the TJA1052i transceiver transmits and receives data via bus  
lines CANH and CANL (see Figure 1 for the block diagram). The differential receiver  
converts the analog data on the bus lines into digital data, which is output on pin RXD.  
The slope of the output signals on the bus lines is controlled and optimized in a way that  
guarantees the lowest possible EME.  
The isolator used in the TJA1052i is an AC device that employs on-off keying to  
guarantee the DC output state at all times. The states of TXD, RXD and the CAN bus at  
start-up, shut-down and during normal operation are described in Table 5.  
Care should be taken regarding power sequencing if the device is used in networks that  
support remote wake-up (see Section 12 “Application information”).  
Table 5.  
Input/output states at start-up, shut-down and during normal operation  
TXD  
H
RXD VDD1  
VDD2  
CAN  
Comments  
H
L
>Vuvd(VDD1)  
>Vuvd(stb)VDD2)  
>Vuvd(stb)VDD2)  
>Vuvd(stb)VDD2)  
recessive  
dominant  
dominant  
Normal mode operation  
L
>Vuvd(VDD1)  
unpowered  
Normal mode with TXD dominant time-out active  
X
X
dominant after VDD1 power loss until TXD dominant  
timeout; recessive while VDD2 is ramping up from  
an unpowered state  
X
L
>Vuvd(VDD1)  
unpowered  
disconnected  
RXD transitions L-to-H when VDD2 restored  
7.1.2 Standby mode  
Standby mode is provided to improve the response of the TJA1052i to an undervoltage on  
DD2. The microcontroller cannot switch the transceiver directly to Standby mode. The  
TJA1052i switches to Standby mode during VDD2 power-up and power-down. See  
V
Section 7.2.2 for a description of undervoltage protection on VDD2  
.
7.2 Fail-safe features  
7.2.1 TXD dominant time-out function  
A ‘TXD dominant time-out’ timer is started when pin TXD goes LOW. If the LOW state on  
TXD persists for longer than tto(dom)TXD, the transmitter is disabled, releasing the bus lines  
to recessive state. This function prevents a hardware and/or software application failure  
from driving the bus lines to a permanent dominant state (blocking all network  
communications). The TXD dominant time-out timer is reset by a positive edge on TXD.  
The TXD dominant time-out time also defines the minimum possible bit rate of 40 kbit/s.  
7.2.2 Undervoltage protection: VDD2  
If the voltage on pin VDD2 falls below the standby threshold, Vuvd(stb)(VDD2), the transceiver  
switches to Standby mode. In Standby mode, the transceiver is not able to transmit or  
receive data on the bus lines. The transmitter and the Normal mode receiver are switched  
off and the bus lines are biased to ground to minimize the supply current. The TJA1052i  
TJA1052I  
All information provided in this document is subject to legal disclaimers.  
© NXP B.V. 2013. All rights reserved.  
Product data sheet  
Rev. 2 — 12 July 2013  
5 of 20  
 
 
 
 
 
 
 
 
TJA1052i  
NXP Semiconductors  
Galvanically isolated high-speed CAN transceiver  
will remain in Standby mode until VDD2 rises above Vuvd(stb)(VDD2) (max). The low-power  
receiver continues to monitor the bus while the TJA1052i is in Standby mode. Data on the  
bus is still reflected onto RXD, but the transfer speed is reduced.  
If the voltage on VDD2 falls below the switch-off threshold, Vuvd(swoff)(VDD2), the transceiver  
switches off and disengages from the bus (zero load). It is guaranteed to switch on again  
in Standby mode when VDD2 rises above Vuvd(swoff)(VDD2) (max).  
7.2.3 Undervoltage protection: VDD1  
If the voltage on pin VDD1 falls below the undervoltage detection threshold, Vuvd(VDD1), the  
CAN bus switches to dominant state and the TXD dominant timeout timer is started. RXD  
will not go high again until the supply voltage has been restored on VDD1 (VDD1  
uvd(VDD1)).  
>
V
7.2.4 Overtemperature protection  
The output drivers are protected against overtemperature conditions. If the virtual junction  
temperature exceeds the shutdown junction temperature, Tj(sd), the output drivers are  
disabled. They are enabled again when the virtual junction temperature falls below Tj(sd)  
and TXD is HIGH. Including the TXD condition ensures that output driver oscillation due to  
temperature drift is avoided.  
7.3 Insulation characteristics and safety-related specifications  
Table 6.  
Symbol  
dL(IO1)  
dL(IO2)  
Rins  
Isolator characteristics  
Parameter  
Conditions  
Min  
8.6  
8.1  
100  
10  
2
Typ  
Max  
Unit  
mm  
mm  
G  
G  
-
[1]  
[2]  
[3]  
[3]  
minimum air gap  
-
-
-
-
-
-
-
-
-
-
-
-
minimum external tracking  
insulation resistance  
VIO = 500 V at TA = 125 C  
VIO = 500 V at TA = 150 C  
-
-
pollution degree  
-
material group (IEC 60664)  
2
-
[1] Based on the measured data in the package outline. dL(IO1) is the clearance distance. Note that the clearance distance cannot be larger  
than the creepage distance (dL(IO2)).  
[2] Based on the measured data in the package outline. dL(IO2) is the creepage distance. According to IEC 60950-1, normative annex F  
(also IEC60664 chapter 6.2, Example 11), the effective minimum external tracking is 1.0 mm less due to the presence of an intervening,  
unconnected conductive part.  
[3] Guaranteed by design.  
TJA1052I  
All information provided in this document is subject to legal disclaimers.  
© NXP B.V. 2013. All rights reserved.  
Product data sheet  
Rev. 2 — 12 July 2013  
6 of 20  
 
 
 
 
 
 
TJA1052i  
NXP Semiconductors  
Galvanically isolated high-speed CAN transceiver  
Table 7.  
Working voltages and isolation  
Insulation Characteristics  
Parameter  
Standard  
TJA1052i/1  
300 VRMS  
420 Vpeak  
2500 Vpeak  
TJA1052i/2  
450 VRMS  
630 Vpeak  
4000 Vpeak  
TJA1052i/5  
800 VRMS  
max. working insulation voltage IEC 60664  
[1]  
per IEC 60664 (VIORM  
)
1120 Vpeak  
6000 Vpeak  
max. transient overvoltage per  
tTEST = 1.2/50 s (certification)  
IEC 60664  
[2]  
IEC 60664 (VIOTM  
)
rated insulation voltage per  
UL 1577 (VISO  
UL 1577  
)
tTEST = 60 s (qualification)  
tTEST = 1 s (production)  
1000 VRMS  
1200 VRMS  
2500 VRMS  
3000 VRMS  
5000 VRMS  
6000 VRMS  
Insulation classification in terms of Overvoltage Category[3]  
Insulation type  
basic insulation[4]  
Max. working voltage  
150 VRMS  
TJA1052i/1  
TJA1052i/2  
TJA1052i/5  
I - IV  
I - IV  
I - III  
I - II  
I - III  
I - IV  
I - III  
I - II  
-
300 VRMS  
I - II  
600 VRMS  
I
1000 VRMS  
150 VRMS  
-
reinforced insulation[4]  
I - II  
I - III  
I - II  
I
I - IV  
I - III  
I - II  
300 VRMS  
I
600 VRMS  
-
-
1000 VRMS  
-
I
[1] The working voltage is the input-to-output voltage that can be applied without time limit. Which TJA1052i variant should be selected  
depends on the overvoltage category and the related insulation voltage.  
[2] UL stress test is performed at higher than IEC-specified levels.  
[3] Based on transient overvoltages as indicated in IEC60664; creepage and clearance distances not taken into account.  
[4] Reinforced insulation should have an impulse withstand voltage one step higher than that specified for basic insulation.  
Table 8.  
Safety approvals  
Standard  
IEC 60950  
File number  
CB NL-25981  
IEC 61010-1 2nd Edition  
UL1577  
CB NL-25982  
compliancy check pending  
TJA1052I  
All information provided in this document is subject to legal disclaimers.  
© NXP B.V. 2013. All rights reserved.  
Product data sheet  
Rev. 2 — 12 July 2013  
7 of 20  
 
 
 
 
TJA1052i  
NXP Semiconductors  
Galvanically isolated high-speed CAN transceiver  
8. Limiting values  
Table 9.  
Limiting values  
In accordance with the Absolute Maximum Rating System (IEC 60134). All voltages and currents are referenced to GND2  
unless otherwise specified.  
Symbol Parameter  
Conditions  
Min  
58  
58  
0.3  
0.3  
0.3  
0.3  
-
Max  
Unit  
V
VCANH  
VCANL  
VDD1  
VDD2  
VI  
voltage on pin CANH  
no time limit; DC value  
no time limit; DC value  
+58  
voltage on pin CANL  
supply voltage 1  
supply voltage 2  
input voltage  
+58  
V
[1]  
+6.0  
V
+6.0  
V
[1]  
[1]  
[1]  
on pin TXD  
VDD1 + 0.3  
VDD1 + 0.3  
10  
V
VO  
output voltage  
on pin RXD  
V
IO  
output current  
on pin RXD  
mA  
V
Vtrt  
transient voltage  
electrostatic discharge voltage  
on pins CANH and CANL  
IEC 61000-4-2  
at pins CANH and CANL  
HBM  
150  
+100  
[2]  
[3]  
[4]  
VESD  
8  
+8  
kV  
at pins CANH and CANL[5]  
at any other pin  
MM  
8  
4  
+8  
+4  
kV  
kV  
[6]  
[7]  
at any pin  
300  
+300  
V
CDM  
at corner pins  
at any pin  
750  
500  
40  
+750  
+500  
+150  
+125  
+150  
V
V
[8]  
Tvj  
virtual junction temperature  
ambient temperature  
storage temperature  
C  
C  
C  
Tamb  
Tstg  
40  
65  
[1] Referenced to GND1.  
[2] IEC 61000-4-2 (150 pF, 330 ); direct coupling.  
[3] ESD performance of pins CANH and CANL according to IEC 61000-4-2 (150 pF, 330 ) has been verified by an external test house.  
The result is equal to or better than 8 kV (unaided).  
[4] Human Body Model (HBM): according to AEC-Q100-002 (100 pF, 1.5 k).  
[5] 8 kV to GND2 and VDD2; 6 kV to GND1.  
[6] Machine Model (MM): according to AEC-Q100-003 (200 pF, 0.75 H, 10 ).  
[7] Charged Device Model (CDM): according to AEC-Q100-011 (field Induced charge; 4 pF); grade C3B.  
[8] An alternative definition of virtual junction temperature is: Tvj = Tamb + P Rth(vj-a), where Rth(vj-a) is a fixed value used in the calculation  
of Tvj. The rating for Tvj limits the allowable combinations of power dissipation (P) and ambient temperature (Tamb).  
9. Thermal characteristics  
Table 10. Thermal characteristics  
According to IEC 60747-1.  
Symbol Parameter  
Conditions  
Value  
Unit  
Rth(vj-a)  
thermal resistance from virtual junction to in free air  
ambient  
100  
K/W  
TJA1052I  
All information provided in this document is subject to legal disclaimers.  
© NXP B.V. 2013. All rights reserved.  
Product data sheet  
Rev. 2 — 12 July 2013  
8 of 20  
 
 
 
 
 
 
 
 
 
 
TJA1052i  
NXP Semiconductors  
Galvanically isolated high-speed CAN transceiver  
10. Static characteristics  
Table 11. Static characteristics  
Tvj = 40 C to +150 C; VDD1 = 3.0 V to 5.25 V; VDD2 = 4.75 V to 5.25 V unless otherwise specified. Positive currents flow  
into the IC. All voltages and currents are referenced to GND2 unless otherwise specified.  
Symbol  
Parameter  
Conditions  
Min  
Typ  
Max  
Unit  
DC supplies; pin VDD1 and VDD2  
[1]  
[1]  
IDD1  
supply current 1  
supply current 2  
VDD1 = 3 V to 5 V; VDD2 = 5 V;  
VTXD = 0 V; bus dominant  
-
-
-
-
-
-
2.6  
5.6  
70  
mA  
mA  
mA  
VDD1 = 3 V to 5 V; VDD2 = 5 V;  
VTXD = VDD1; bus recessive  
IDD2  
VDD1 = 3 V to 5 V; VDD2 = 5 V;  
VTXD = 0 V; bus dominant;  
RL = 60   
V
V
DD1 = 3 V to 5 V; VDD2 = 5 V;  
TXD = VDD1; bus recessive  
-
-
-
-
-
10  
mA  
V
Vuvd(stb)(VDD2)  
standby undervoltage  
3.5  
1.3  
1.3  
4.75  
2.7  
2.7  
detection voltage on pin VDD2  
Vuvd(swoff)(VDD2) switch-off undervoltage  
detection voltage on pin VDD2  
V
[1]  
[1]  
Vuvd(VDD1)  
undervoltage detection  
voltage on pin VDD1  
V
Vuvhys  
undervoltage hysteresis  
voltage  
on pin VDD1  
on pin VDD2  
40  
80  
-
-
100  
200  
mV  
mV  
CAN transmit data input; pin TXD  
VIH  
VIL  
ILI  
HIGH-level input voltage  
2.0  
0
-
-
-
VDD1  
0.8  
V
LOW-level input voltage  
input leakage current  
V
10  
+10  
A  
CAN receive data output; pin RXD  
VOH  
HIGH-level output voltage  
IOH = 4 mA  
VDD1  
0.4  
-
-
-
V
V
VOL  
LOW-level output voltage  
IOL = 4 mA  
-
0.4  
Standby mode control input; pin STB  
VIH  
HIGH-level input voltage  
0.7VCC  
-
VCC  
0.3  
+
V
VIL  
IIH  
IIL  
LOW-level input voltage  
HIGH-level input current  
LOW-level input current  
0.3  
1  
-
-
-
0.3VCC  
+1  
V
VSTB = VCC  
VSTB = 0 V  
A  
A  
15  
1  
Bus lines; pins CANH and CANL  
VO(dom)  
dominant output voltage  
VTXD = 0 V; t < tto(dom)TXD  
pin CANH  
2.75  
0.5  
3.5  
1.5  
-
4.5  
V
pin CANL  
2.25  
+400  
V
Vdom(TX)sym  
transmitter dominant voltage Vdom(TX)sym  
=
400  
mV  
symmetry  
VCC VCANH VCANL  
TJA1052I  
All information provided in this document is subject to legal disclaimers.  
© NXP B.V. 2013. All rights reserved.  
Product data sheet  
Rev. 2 — 12 July 2013  
9 of 20  
 
TJA1052i  
NXP Semiconductors  
Galvanically isolated high-speed CAN transceiver  
Table 11. Static characteristics …continued  
Tvj = 40 C to +150 C; VDD1 = 3.0 V to 5.25 V; VDD2 = 4.75 V to 5.25 V unless otherwise specified. Positive currents flow  
into the IC. All voltages and currents are referenced to GND2 unless otherwise specified.  
Symbol  
Parameter  
Conditions  
Min  
Typ  
Max  
Unit  
VO(dif)bus  
bus differential output voltage VTXD = 0 V; t < tto(dom)TXD  
1.5  
-
3
V
RL = 45 to 65   
VTXD = VCC recessive; no load  
50  
-
+50  
3
mV  
V
VO(rec)  
recessive output voltage  
Normal mode; VTXD = VCC; no load  
2
0.5VCC  
[2]  
[3]  
Vth(RX)dif  
differential receiver threshold Vcm(CAN) = 25 V to +25 V  
voltage  
Normal mode  
0.5  
0.4  
-
-
0.9  
V
V
Standby mode;  
1.15  
Vcm(CAN) = 12 V to +12 V  
Vhys(RX)dif  
IO(dom)  
differential receiver hysteresis Vcm(CAN) = 25 V to +25 V  
-
165  
-
mV  
voltage  
Normal mode  
dominant output current  
VTXD = 0 V; t < tto(dom)TXD;  
VDD2 = 5 V  
pin CANH; VCANH = 0 V  
100  
40  
70  
70  
-
40  
100  
+5  
mA  
mA  
mA  
pin CANL; VCANL = 5 V / 40 V  
IO(rec)  
recessive output current  
Normal mode; VTXD = VDD1  
5  
VCANH = VCANL = 27 V to +32 V  
IL  
leakage current  
VDD2 = 0 V; VCANH = VCANL = 5 V  
between VCANH and VCANL  
3  
9
-
+3  
28  
+3  
52  
20  
A  
k  
%
Ri  
input resistance  
15  
-
Ri  
Ri(dif)  
Ci(cm)  
input resistance deviation  
differential input resistance  
3  
19  
-
30  
-
k  
pF  
[4]  
[4]  
common-mode input  
capacitance  
Ci(dif)  
differential input capacitance  
-
-
-
10  
-
pF  
Temperature detection  
Tj(sd) shutdown junction  
temperature  
[4]  
[5]  
190  
C  
[1] Referenced to GND1.  
[2] cm(CAN) is the common mode voltage of CANH and CANL.  
V
[3] Standby mode entered when VDD2 falls below Vuvd(stb)(VDD2)  
.
[4] Guaranteed by design.  
[5] RXD is LOW during thermal shutdown.  
TJA1052I  
All information provided in this document is subject to legal disclaimers.  
© NXP B.V. 2013. All rights reserved.  
Product data sheet  
Rev. 2 — 12 July 2013  
10 of 20  
 
 
 
 
TJA1052i  
NXP Semiconductors  
Galvanically isolated high-speed CAN transceiver  
11. Dynamic characteristics  
Table 12. Dynamic characteristics  
Tvj = 40 C to +150 C; VDD1 = 3.0 V to 5.25 V; VDD2 = 4.75 V to 5.25 V unless specified otherwise  
Symbol  
Parameter  
Conditions  
Min  
Typ  
Max  
Unit  
Transceiver timing; pins CANH, CANL, TXD and RXD; see Figure 3  
td(TXD-busdom) delay time from TXD to bus dominant  
td(TXD-busrec) delay time from TXD to bus recessive  
td(busdom-RXD) delay time from bus dominant to RXD  
td(busrec-RXD) delay time from bus recessive to RXD  
Normal mode  
-
72  
97  
67  
72  
-
120  
120  
130  
130  
220  
5
ns  
Normal mode  
-
ns  
Normal mode  
-
ns  
Normal mode  
-
ns  
tPD(TXD-RXD)  
tto(dom)TXD  
fdata  
propagation delay from TXD to RXD  
TXD dominant time-out time  
data rate  
Normal mode  
72  
0.3  
0.04  
20  
-
ns  
VTXD = 0 V; Normal mode  
1.7  
-
ms  
Mbps  
kV/s  
s  
1.0  
-
[1]  
[2]  
CMTI  
common-mode transient immunity  
start-up time  
VI = VDD1 or VI = 0 V  
45  
-
tstartup  
500  
[1] See Figure 5.  
[2] The start-up time is the time from the application of power to valid data at the output. Guaranteed by design.  
HIGH  
TXD  
LOW  
CANH  
CANL  
dominant  
0.9 V  
V
O(dif)(bus)  
0.5 V  
recessive  
HIGH  
0.7V  
IO  
RXD  
0.3V  
IO  
LOW  
t
t
d(TXD-busrec)  
d(TXD-busdom)  
t
t
d(busrec-RXD)  
d(busdom-RXD)  
t
t
PD(TXD-RXD)  
PD(TXD-RXD)  
015aaa169  
Fig 3. CAN transceiver timing diagram  
TJA1052I  
All information provided in this document is subject to legal disclaimers.  
© NXP B.V. 2013. All rights reserved.  
Product data sheet  
Rev. 2 — 12 July 2013  
11 of 20  
 
 
 
 
 
TJA1052i  
NXP Semiconductors  
Galvanically isolated high-speed CAN transceiver  
12. Application information  
Isolated CAN applications are becoming increasingly common in electric and hybrid  
electric vehicles. The TJA1052i is the ideal solution in applications that require an isolated  
CAN node, such as Li-ion battery management, regenerative braking and 48 V-to-12 V  
level shifting. The device can also be used to isolate high-voltage on-demand pumps and  
motors in belt elimination projects.  
If the TJA1052i is used in a HS-CAN network that supports remote bus wake-up, the  
power-down sequence of the supplies must be managed properly to avoid a dominant  
pulse on the CAN bus. VDD2 should pass the minimum undervoltage threshold  
(Vuvd(stb)(VDD2) (min)) before VDD1 falls below its maximum undervoltage detection  
threshold (Vuvd(VDD1)(max)). Power-up sequencing can happen in any order.  
Digital inputs and outputs are 3 V compliant, allowing the TJA1052i to interface directly  
with 3 V and 5 V microcontrollers.  
isolated supply  
5 V  
5 V  
BAT  
V
V
DD1  
DD2  
V
CANH  
CANL  
TXD  
RXD  
DD  
TX0  
RX0  
CANH  
CANL  
MICRO-  
CONTROLLER  
TJA1052I  
GND  
STB GND2  
GND1  
015aaa340  
Fig 4. Typical application with TJA1052i and a 5 V microcontroller.  
13. Test information  
13.1 Quality information  
This product has been qualified in accordance with the Automotive Electronics Council  
(AEC) standard Q100 Rev-G - Failure mechanism based stress test qualification for  
integrated circuits, and is suitable for use in automotive applications.  
TJA1052I  
All information provided in this document is subject to legal disclaimers.  
© NXP B.V. 2013. All rights reserved.  
Product data sheet  
Rev. 2 — 12 July 2013  
12 of 20  
 
 
 
TJA1052i  
NXP Semiconductors  
Galvanically isolated high-speed CAN transceiver  
13.2 Test circuits  
9''ꢂ  
9''ꢃ  
9''ꢂ  
*1'ꢂ  
7;'  
QꢆFꢆ  
9''ꢃ  
/&ꢁILOWHU  
VXSSO\  
ꢂꢄ  
ꢂꢀ  
ꢂꢈ  
ꢂꢇ  
ꢂꢃ  
ꢂꢂ  
ꢂꢅ  
*1'ꢃ  
67%  
648$5(  
:$9(  
*(1(5$725  
%$7  
ꢀꢁ9  
&$1+  
&$1/  
9''ꢃ  
QꢆFꢆ  
7-$ꢀꢁꢂꢃ,  
ꢄꢅꢁȍ  
5;'  
QꢆFꢆ  
QꢆFꢆ  
*1'ꢂ  
*1'ꢃ  
/&ꢁILOWHU  
7(67ꢁ%2$5'  
*1'ꢃ  
*1'ꢂ  
6&23(  
38/6(  
*(1(5$725  
DDDꢀꢁꢁꢂꢁꢃꢄ  
Fig 5. CMTI test setup  
+5 V  
47 µF  
100 nF  
V
DD1  
V
DD2  
TXD  
CANH  
R
L
100 pF  
TJA1052I  
RXD  
CANL  
GND1  
GND2  
STB  
15 pF  
015aaa339  
Fig 6. Timing test circuit for CAN transceiver  
TJA1052I  
All information provided in this document is subject to legal disclaimers.  
© NXP B.V. 2013. All rights reserved.  
Product data sheet  
Rev. 2 — 12 July 2013  
13 of 20  
 
 
TJA1052i  
NXP Semiconductors  
Galvanically isolated high-speed CAN transceiver  
14. Package outline  
SO16: plastic small outline package; 16 leads; body width 7.5 mm  
SOT162-1  
D
E
A
X
c
H
v
M
A
E
y
Z
16  
9
Q
A
2
A
(A )  
3
A
1
pin 1 index  
θ
L
p
L
1
8
detail X  
e
w
M
b
p
0
5
10 mm  
scale  
DIMENSIONS (inch dimensions are derived from the original mm dimensions)  
A
max.  
(1)  
(1)  
(1)  
UNIT  
mm  
A
A
A
b
c
D
E
e
H
L
L
Q
v
w
y
θ
1
2
3
p
E
p
Z
0.3  
0.1  
2.45  
2.25  
0.49  
0.36  
0.32  
0.23  
10.5  
10.1  
7.6  
7.4  
10.65  
10.00  
1.1  
0.4  
1.1  
1.0  
0.9  
0.4  
2.65  
0.1  
0.25  
0.01  
1.27  
0.05  
1.4  
0.25 0.25  
0.1  
8o  
0o  
0.012 0.096  
0.004 0.089  
0.019 0.013 0.41  
0.014 0.009 0.40  
0.30  
0.29  
0.419  
0.394  
0.043 0.043  
0.016 0.039  
0.035  
0.016  
inches  
0.055  
0.01 0.01 0.004  
Note  
1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included.  
REFERENCES  
OUTLINE  
EUROPEAN  
PROJECTION  
ISSUE DATE  
VERSION  
IEC  
JEDEC  
JEITA  
99-12-27  
03-02-19  
SOT162-1  
075E03  
MS-013  
Fig 7. Package outline SOT162-1 (SO16)  
TJA1052I  
All information provided in this document is subject to legal disclaimers.  
© NXP B.V. 2013. All rights reserved.  
Product data sheet  
Rev. 2 — 12 July 2013  
14 of 20  
 
TJA1052i  
NXP Semiconductors  
Galvanically isolated high-speed CAN transceiver  
15. Handling information  
All input and output pins are protected against ElectroStatic Discharge (ESD) under  
normal handling. When handling ensure that the appropriate precautions are taken as  
described in JESD625-A or equivalent standards.  
16. Soldering of SMD packages  
This text provides a very brief insight into a complex technology. A more in-depth account  
of soldering ICs can be found in Application Note AN10365 “Surface mount reflow  
soldering description”.  
16.1 Introduction to soldering  
Soldering is one of the most common methods through which packages are attached to  
Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both  
the mechanical and the electrical connection. There is no single soldering method that is  
ideal for all IC packages. Wave soldering is often preferred when through-hole and  
Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not  
suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high  
densities that come with increased miniaturization.  
16.2 Wave and reflow soldering  
Wave soldering is a joining technology in which the joints are made by solder coming from  
a standing wave of liquid solder. The wave soldering process is suitable for the following:  
Through-hole components  
Leaded or leadless SMDs, which are glued to the surface of the printed circuit board  
Not all SMDs can be wave soldered. Packages with solder balls, and some leadless  
packages which have solder lands underneath the body, cannot be wave soldered. Also,  
leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered,  
due to an increased probability of bridging.  
The reflow soldering process involves applying solder paste to a board, followed by  
component placement and exposure to a temperature profile. Leaded packages,  
packages with solder balls, and leadless packages are all reflow solderable.  
Key characteristics in both wave and reflow soldering are:  
Board specifications, including the board finish, solder masks and vias  
Package footprints, including solder thieves and orientation  
The moisture sensitivity level of the packages  
Package placement  
Inspection and repair  
Lead-free soldering versus SnPb soldering  
16.3 Wave soldering  
Key characteristics in wave soldering are:  
TJA1052I  
All information provided in this document is subject to legal disclaimers.  
© NXP B.V. 2013. All rights reserved.  
Product data sheet  
Rev. 2 — 12 July 2013  
15 of 20  
 
 
 
 
 
TJA1052i  
NXP Semiconductors  
Galvanically isolated high-speed CAN transceiver  
Process issues, such as application of adhesive and flux, clinching of leads, board  
transport, the solder wave parameters, and the time during which components are  
exposed to the wave  
Solder bath specifications, including temperature and impurities  
16.4 Reflow soldering  
Key characteristics in reflow soldering are:  
Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to  
higher minimum peak temperatures (see Figure 8) than a SnPb process, thus  
reducing the process window  
Solder paste printing issues including smearing, release, and adjusting the process  
window for a mix of large and small components on one board  
Reflow temperature profile; this profile includes preheat, reflow (in which the board is  
heated to the peak temperature) and cooling down. It is imperative that the peak  
temperature is high enough for the solder to make reliable solder joints (a solder paste  
characteristic). In addition, the peak temperature must be low enough that the  
packages and/or boards are not damaged. The peak temperature of the package  
depends on package thickness and volume and is classified in accordance with  
Table 13 and 14  
Table 13. SnPb eutectic process (from J-STD-020D)  
Package thickness (mm) Package reflow temperature (C)  
Volume (mm3)  
< 350  
235  
350  
220  
< 2.5  
2.5  
220  
220  
Table 14. Lead-free process (from J-STD-020D)  
Package thickness (mm) Package reflow temperature (C)  
Volume (mm3)  
< 350  
260  
350 to 2000  
> 2000  
260  
< 1.6  
260  
250  
245  
1.6 to 2.5  
> 2.5  
260  
245  
250  
245  
Moisture sensitivity precautions, as indicated on the packing, must be respected at all  
times.  
Studies have shown that small packages reach higher temperatures during reflow  
soldering, see Figure 8.  
TJA1052I  
All information provided in this document is subject to legal disclaimers.  
© NXP B.V. 2013. All rights reserved.  
Product data sheet  
Rev. 2 — 12 July 2013  
16 of 20  
 
 
 
TJA1052i  
NXP Semiconductors  
Galvanically isolated high-speed CAN transceiver  
maximum peak temperature  
= MSL limit, damage level  
temperature  
minimum peak temperature  
= minimum soldering temperature  
peak  
temperature  
time  
001aac844  
MSL: Moisture Sensitivity Level  
Fig 8. Temperature profiles for large and small components  
For further information on temperature profiles, refer to Application Note AN10365  
“Surface mount reflow soldering description”.  
17. Revision history  
Table 15. Revision history  
Document ID  
TJA1052I v.2  
Modifications:  
Release date  
20130712  
Data sheet status  
Change notice  
Supersedes  
Product data sheet  
-
TJA1052I v.1  
Section 2.1: text revised  
Table 12: Table note 1 added  
Figure 5: added  
TJA1052I v.1  
20130424  
Product data sheet  
-
-
TJA1052I  
All information provided in this document is subject to legal disclaimers.  
© NXP B.V. 2013. All rights reserved.  
Product data sheet  
Rev. 2 — 12 July 2013  
17 of 20  
 
TJA1052i  
NXP Semiconductors  
Galvanically isolated high-speed CAN transceiver  
18. Legal information  
18.1 Data sheet status  
Document status[1][2]  
Product status[3]  
Development  
Definition  
Objective [short] data sheet  
This document contains data from the objective specification for product development.  
This document contains data from the preliminary specification.  
This document contains the product specification.  
Preliminary [short] data sheet Qualification  
Product [short] data sheet Production  
[1]  
[2]  
[3]  
Please consult the most recently issued document before initiating or completing a design.  
The term ‘short data sheet’ is explained in section “Definitions”.  
The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status  
information is available on the Internet at URL http://www.nxp.com.  
Suitability for use in automotive applications — This NXP  
18.2 Definitions  
Semiconductors product has been qualified for use in automotive  
applications. Unless otherwise agreed in writing, the product is not designed,  
authorized or warranted to be suitable for use in life support, life-critical or  
safety-critical systems or equipment, nor in applications where failure or  
malfunction of an NXP Semiconductors product can reasonably be expected  
to result in personal injury, death or severe property or environmental  
damage. NXP Semiconductors and its suppliers accept no liability for  
inclusion and/or use of NXP Semiconductors products in such equipment or  
applications and therefore such inclusion and/or use is at the customer's own  
risk.  
Draft — The document is a draft version only. The content is still under  
internal review and subject to formal approval, which may result in  
modifications or additions. NXP Semiconductors does not give any  
representations or warranties as to the accuracy or completeness of  
information included herein and shall have no liability for the consequences of  
use of such information.  
Short data sheet — A short data sheet is an extract from a full data sheet  
with the same product type number(s) and title. A short data sheet is intended  
for quick reference only and should not be relied upon to contain detailed and  
full information. For detailed and full information see the relevant full data  
sheet, which is available on request via the local NXP Semiconductors sales  
office. In case of any inconsistency or conflict with the short data sheet, the  
full data sheet shall prevail.  
Applications — Applications that are described herein for any of these  
products are for illustrative purposes only. NXP Semiconductors makes no  
representation or warranty that such applications will be suitable for the  
specified use without further testing or modification.  
Customers are responsible for the design and operation of their applications  
and products using NXP Semiconductors products, and NXP Semiconductors  
accepts no liability for any assistance with applications or customer product  
design. It is customer’s sole responsibility to determine whether the NXP  
Semiconductors product is suitable and fit for the customer’s applications and  
products planned, as well as for the planned application and use of  
customer’s third party customer(s). Customers should provide appropriate  
design and operating safeguards to minimize the risks associated with their  
applications and products.  
Product specification — The information and data provided in a Product  
data sheet shall define the specification of the product as agreed between  
NXP Semiconductors and its customer, unless NXP Semiconductors and  
customer have explicitly agreed otherwise in writing. In no event however,  
shall an agreement be valid in which the NXP Semiconductors product is  
deemed to offer functions and qualities beyond those described in the  
Product data sheet.  
NXP Semiconductors does not accept any liability related to any default,  
damage, costs or problem which is based on any weakness or default in the  
customer’s applications or products, or the application or use by customer’s  
third party customer(s). Customer is responsible for doing all necessary  
testing for the customer’s applications and products using NXP  
Semiconductors products in order to avoid a default of the applications and  
the products or of the application or use by customer’s third party  
customer(s). NXP does not accept any liability in this respect.  
18.3 Disclaimers  
Limited warranty and liability — Information in this document is believed to  
be accurate and reliable. However, NXP Semiconductors does not give any  
representations or warranties, expressed or implied, as to the accuracy or  
completeness of such information and shall have no liability for the  
consequences of use of such information. NXP Semiconductors takes no  
responsibility for the content in this document if provided by an information  
source outside of NXP Semiconductors.  
Limiting values — Stress above one or more limiting values (as defined in  
the Absolute Maximum Ratings System of IEC 60134) will cause permanent  
damage to the device. Limiting values are stress ratings only and (proper)  
operation of the device at these or any other conditions above those given in  
the Recommended operating conditions section (if present) or the  
Characteristics sections of this document is not warranted. Constant or  
repeated exposure to limiting values will permanently and irreversibly affect  
the quality and reliability of the device.  
In no event shall NXP Semiconductors be liable for any indirect, incidental,  
punitive, special or consequential damages (including - without limitation - lost  
profits, lost savings, business interruption, costs related to the removal or  
replacement of any products or rework charges) whether or not such  
damages are based on tort (including negligence), warranty, breach of  
contract or any other legal theory.  
Notwithstanding any damages that customer might incur for any reason  
whatsoever, NXP Semiconductors’ aggregate and cumulative liability towards  
customer for the products described herein shall be limited in accordance  
with the Terms and conditions of commercial sale of NXP Semiconductors.  
Terms and conditions of commercial sale — NXP Semiconductors  
products are sold subject to the general terms and conditions of commercial  
sale, as published at http://www.nxp.com/profile/terms, unless otherwise  
agreed in a valid written individual agreement. In case an individual  
agreement is concluded only the terms and conditions of the respective  
agreement shall apply. NXP Semiconductors hereby expressly objects to  
applying the customer’s general terms and conditions with regard to the  
purchase of NXP Semiconductors products by customer.  
Right to make changes — NXP Semiconductors reserves the right to make  
changes to information published in this document, including without  
limitation specifications and product descriptions, at any time and without  
notice. This document supersedes and replaces all information supplied prior  
to the publication hereof.  
TJA1052I  
All information provided in this document is subject to legal disclaimers.  
© NXP B.V. 2013. All rights reserved.  
Product data sheet  
Rev. 2 — 12 July 2013  
18 of 20  
 
 
 
 
 
 
 
TJA1052i  
NXP Semiconductors  
Galvanically isolated high-speed CAN transceiver  
No offer to sell or license — Nothing in this document may be interpreted or  
construed as an offer to sell products that is open for acceptance or the grant,  
conveyance or implication of any license under any copyrights, patents or  
other industrial or intellectual property rights.  
Quick reference data — The Quick reference data is an extract of the  
product data given in the Limiting values and Characteristics sections of this  
document, and as such is not complete, exhaustive or legally binding.  
Export control — This document as well as the item(s) described herein  
may be subject to export control regulations. Export might require a prior  
authorization from competent authorities.  
18.4 Trademarks  
Notice: All referenced brands, product names, service names and trademarks  
are the property of their respective owners.  
19. Contact information  
For more information, please visit: http://www.nxp.com  
For sales office addresses, please send an email to: salesaddresses@nxp.com  
TJA1052I  
All information provided in this document is subject to legal disclaimers.  
© NXP B.V. 2013. All rights reserved.  
Product data sheet  
Rev. 2 — 12 July 2013  
19 of 20  
 
 
TJA1052i  
NXP Semiconductors  
Galvanically isolated high-speed CAN transceiver  
20. Contents  
1
General description. . . . . . . . . . . . . . . . . . . . . . 1  
20  
Contents. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20  
2
Features and benefits . . . . . . . . . . . . . . . . . . . . 1  
General. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1  
Power management . . . . . . . . . . . . . . . . . . . . . 2  
Protection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2  
2.1  
2.2  
2.3  
3
4
5
Quick reference data . . . . . . . . . . . . . . . . . . . . . 2  
Ordering information. . . . . . . . . . . . . . . . . . . . . 2  
Block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . 3  
6
6.1  
6.2  
Pinning information. . . . . . . . . . . . . . . . . . . . . . 4  
Pinning . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4  
Pin description . . . . . . . . . . . . . . . . . . . . . . . . . 4  
7
7.1  
Functional description . . . . . . . . . . . . . . . . . . . 5  
Operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5  
Normal mode . . . . . . . . . . . . . . . . . . . . . . . . . . 5  
Standby mode. . . . . . . . . . . . . . . . . . . . . . . . . . 5  
Fail-safe features . . . . . . . . . . . . . . . . . . . . . . . 5  
TXD dominant time-out function. . . . . . . . . . . . 5  
Undervoltage protection: VDD2 . . . . . . . . . . . . . 5  
Undervoltage protection: VDD1 . . . . . . . . . . . . . 6  
Overtemperature protection . . . . . . . . . . . . . . . 6  
Insulation characteristics and safety-related  
7.1.1  
7.1.2  
7.2  
7.2.1  
7.2.2  
7.2.3  
7.2.4  
7.3  
specifications . . . . . . . . . . . . . . . . . . . . . . . . . . 6  
8
Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . . 8  
Thermal characteristics . . . . . . . . . . . . . . . . . . 8  
Static characteristics. . . . . . . . . . . . . . . . . . . . . 9  
Dynamic characteristics . . . . . . . . . . . . . . . . . 11  
Application information. . . . . . . . . . . . . . . . . . 12  
9
10  
11  
12  
13  
13.1  
13.2  
Test information. . . . . . . . . . . . . . . . . . . . . . . . 12  
Quality information . . . . . . . . . . . . . . . . . . . . . 12  
Test circuits. . . . . . . . . . . . . . . . . . . . . . . . . . . 13  
14  
15  
Package outline . . . . . . . . . . . . . . . . . . . . . . . . 14  
Handling information. . . . . . . . . . . . . . . . . . . . 15  
16  
Soldering of SMD packages . . . . . . . . . . . . . . 15  
Introduction to soldering . . . . . . . . . . . . . . . . . 15  
Wave and reflow soldering . . . . . . . . . . . . . . . 15  
Wave soldering. . . . . . . . . . . . . . . . . . . . . . . . 15  
Reflow soldering. . . . . . . . . . . . . . . . . . . . . . . 16  
16.1  
16.2  
16.3  
16.4  
17  
Revision history. . . . . . . . . . . . . . . . . . . . . . . . 17  
18  
Legal information. . . . . . . . . . . . . . . . . . . . . . . 18  
Data sheet status . . . . . . . . . . . . . . . . . . . . . . 18  
Definitions. . . . . . . . . . . . . . . . . . . . . . . . . . . . 18  
Disclaimers. . . . . . . . . . . . . . . . . . . . . . . . . . . 18  
Trademarks. . . . . . . . . . . . . . . . . . . . . . . . . . . 19  
18.1  
18.2  
18.3  
18.4  
19  
Contact information. . . . . . . . . . . . . . . . . . . . . 19  
Please be aware that important notices concerning this document and the product(s)  
described herein, have been included in section ‘Legal information’.  
© NXP B.V. 2013.  
All rights reserved.  
For more information, please visit: http://www.nxp.com  
For sales office addresses, please send an email to: salesaddresses@nxp.com  
Date of release: 12 July 2013  
Document identifier: TJA1052I  
 

相关型号:

TJA1052IT/5Y

TJA1052i - Galvanically isolated high-speed CAN transceiver SOP 16-Pin
NXP

TJA1053

Fault-tolerant CAN transceiver
NXP

TJA1053T

Fault-tolerant CAN transceiver
NXP
NXP

TJA1054

Fault-tolerant CAN transceiver
NXP

TJA1054A

Fault-tolerant CAN transceiver
NXP

TJA1054AT

Fault-tolerant CAN transceiver
NXP

TJA1054AT,112

TJA1054A - Fault-tolerant CAN transceiver SOIC 14-Pin
NXP

TJA1054AT,118

TJA1054A - Fault-tolerant CAN transceiver SOIC 14-Pin
NXP

TJA1054AT,512

TJA1054A - Fault-tolerant CAN transceiver SOIC 14-Pin
NXP

TJA1054AT,518

TJA1054A - Fault-tolerant CAN transceiver SOIC 14-Pin
NXP

TJA1054AT/M,518

TJA1054A - Fault-tolerant CAN transceiver SOIC 14-Pin
NXP