ADP3806JRUZ-12.6-R7 [ONSEMI]
BATTERY CHARGE CONTROLLER, PDSO24, LEAD FREE, MO-153AD, TSSOP-24;型号: | ADP3806JRUZ-12.6-R7 |
厂家: | ONSEMI |
描述: | BATTERY CHARGE CONTROLLER, PDSO24, LEAD FREE, MO-153AD, TSSOP-24 光电二极管 |
文件: | 总16页 (文件大小:405K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
High Frequency Switch Mode
Li-Ion Battery Charger
ADP3806
FEATURES
GENERAL DESCRIPTION
Li-Ion battery charger
The ADP3806 is a complete Li-Ion battery-charging IC. The
device combines high output voltage accuracy with constant
current control to simplify the implementation of constant-
current, constant-voltage (CCCV) chargers.
Three battery voltage options
Selectable 12.525 V/16.700 V
Selectable 12.600 V/16.800 V
Adjustable
The ADP3806 is available in three options. The ADP3806-12.6
guarantees the final battery voltage selected is 12.6 V or 16.8 V
0.6ꢀ. The ADP3806-12.5 guarantees 12.525 V/16.7 V 0.6ꢀ,
and the ADP3806 is adjustable using two external resistors to
set the battery voltage.
High end-of-charge voltage accuracy
0.4ꢀ ꢁ 25°C
0.6ꢀ ꢁ 5°C to 55°C
0.7ꢀ ꢁ 0°C to 85°C
Programmable charge current with rail-to-rail sensing
System current sense with reverse input protection
Soft start charge current
The current sense amplifier has rail-to-rail inputs to operate
accurately under low dropout and short-circuit conditions. The
charge current is programmable with a dc voltage on ISET. A
second differential amplifier senses the system current across an
external sense resistor and outputs a linear voltage on the ISYS
pin. The bootstrapped synchronous driver allows the use of two
NMOS transistors for lower system cost.
Undervoltage lockout
Bootstrapped synchronous drive for external NMOS
Programmable oscillator frequency
Oscillator SYNC pin
Low current flag
Trickle charge
APPLICATIONS
Portable computers
Fast chargers
FUNCTIONAL BLOCK DIAGRAM
VCC BST
CS+ CS–
18 17
SYS+ SYS–
ISYS
4
DRVH SW DRVL PGND
1
22
23
24
20
19
3
2
BOOTSTRAPPED
SYNCHRONOUS
DRIVER
–
–
+
+
AMP1
AMP2
DRVLSD
SD IN DRVLSD
–
+
5
LIMIT
V
REF
V
+ V
UVLO
REF
REG
2.5V
VTH
BSTREG 21
BIAS
–
gm
1
+
+
–
ISET
BAT
16
14
LOGIC
CONTROL
10
SD
SELECT
12.6V/16.8V
–
2
+
gm
12
LC
OSCILLATOR
V
REF
ADP3806
13
8
9
7
6
11
15
AGND REG
REF
SYNC
CT
COMP
BATSEL
Figure 1.
Rev. C
Information furnished by Analog Devices is believed to be accurate and reliable. However, no
responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other
rights ofthird parties that may result fromits use. Specifications subject to change without notice. No
license is granted by implication or otherwise under any patent or patent rights of Analog Devices.
Trademarks and registeredtrademarks arethe property of their respective owners.
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781.329.4700
Fax: 781.461.3113
www.analog.com
©2006 Analog Devices, Inc. All rights reserved.
ADP3806
TABLE OF CONTENTS
Features .............................................................................................. 1
Bootstrapped Synchronous Driver .......................................... 12
2.5 V Precision Reference.......................................................... 12
6 V Regulator .............................................................................. 12
LC ................................................................................................. 12
System Current Sense ................................................................ 12
Shutdown..................................................................................... 13
UVLO........................................................................................... 13
Start-up Sequence....................................................................... 13
Loop Feed Forward.................................................................... 13
Application Information................................................................ 14
Design Procedure....................................................................... 14
Battery Voltage Settings............................................................. 14
Outline Dimensions....................................................................... 16
Ordering Guide .......................................................................... 16
Applications....................................................................................... 1
General Description......................................................................... 1
Functional Block Diagram .............................................................. 1
Revision History ............................................................................... 2
Specifications..................................................................................... 3
Absolute Maximum Ratings............................................................ 5
ESD Caution.................................................................................. 5
Pin Configuration and Function Descriptions............................. 6
Typical Performance Characteristics ............................................. 7
Theory of Operation ...................................................................... 10
Charge Current Control ............................................................ 10
Final Battery Voltage Control ................................................... 11
Oscillator and PWM .................................................................. 11
7 V Bootstrap Regulator ............................................................ 12
REVISION HISTORY
11/06—Rev. B to Rev. C
2/04—Rev. A to Rev. B
Updated Format..................................................................Universal
Changes to Table 1............................................................................ 3
Changes to Table 3............................................................................ 6
Updated Outline Dimensions....................................................... 16
Changes to Ordering Guide .......................................................... 16
Changes to Specifications.................................................................2
Changes to Ordering Guide.............................................................4
Updated Outline Dimensions....................................................... 14
6/03—Rev. 0 to Rev. A
Updated Specifications .....................................................................2
Updated Absolute Maximum Ratings ............................................4
Changes to Ordering Guide.............................................................4
Updated Outline Dimensions....................................................... 14
2002—Revision 0: Initial Version
Rev. C | Page 2 of 16
ADP3806
SPECIFICATIONS
@ 0°C ≤ TA 100°C, VCC = 16 V, unless otherwise noted.
Table 1.
Parameter1
Symbol
Conditions
Min
Typ
Max
Unit
BATTERY SENSE INPUT
ADP3806-12.6 V and 16.8 V
ADP3806-12.525 V and 16.7 V
VBAT
VBAT
VBAT
RBAT
TA = 25°C, 13 V ≤ VCC ≤ 20 V
5°C ≤ TA ≤ 55°C
0°C ≤ TA ≤ 85°C
Part in operation
Part in shutdown
−0.4
−0.6
−0.7
250
+0.4
+0.6
+0.7
%
%
%
kΩ
μA
Input Resistance
Input Current
350
0.2
IBAT(SD)
1.0
BATTERY SENSE INPUT
VBAT = 2.5 V
VBAT
VBAT
TA = 25°C, 13 V ≤ VCC ≤ 20 V
0°C ≤ TA ≤ 85°C
BATSEL = open, part in operation
BATSEL = 100 kΩ to GND, part in shutdown
−0.5
−0.7
+0.5
+0.7
1.0
%
%
μA
μA
Input Current Operating
Input Current Shutdown
OSCILLATOR
0.2
0.2
1.0
Maximum Frequency2
Frequency Variation3
CT Charge Current
0% Duty Cycle Threshold
Maximum Duty Cycle Threshold
SYNC Input High
SYNC Input Low
SYNC Input Current
GATE DRIVE
fCT
fCT
ICT
1000
210
125
kHz
kHz
μA
V
V
V
CT = 180 pF
250
150
1.0
290
175
@ COMP pin
@ COMP pin
2.5
SYNCH
SYNCL
ISYNC
2.2
0.8
1.0
V
μA
0.2
On Resistance
Rise, Fall Time
Overlap Protection Delay
RON
tr, tf
tOP
IL = 10 mA
6
35
50
10
Ω
ns
ns
CL = 1 nF, DRVL and DRVH
DRVL falling to DRVH rising,
DRVH falling to DRVL rising
Part in shutdown, VSW = 12.6 V
VBST − VSW
SW Bias Current
0.2
3.7
1.0
μA
V
BST Cap Refresh Threshold
CURRENT SENSE AMPLIFIER
Input Common-Mode Range
Input Differential Mode Range
Input Offset Voltage5
Gain5
Input Bias Current
Input Offset Current
Input Bias Current
DRVL Shutdown Threshold
SYSTEM CURRENT SENSE6
Input Common-Mode Range
Input Differential Range
Input Offset Voltage
Input Bias Current, SYS+
Input Bias Current, SYS–
Voltage Gain
VCS(CM)
VCS(DM)
VCS(VOS)
VCS+ and VCS−
0.0
0.0
VCC + 0.3
160
V
4
VCS
mV
mV
V/V
μA
μA
μA
mV
0 V ≤ VCS(CM) ≤ VCC
1.0
25
50
1.0
0.2
48
VCS(IB)
VCS(IOS)
0 V ≤ VCS(CM) ≤ VCC, part in operation
0 V ≤ VCS(CM) ≤ VCC
Part in shutdown
100
2.0
1.0
VCS(SD)
Measured between VCS+ and VCS–
VSYS(CM)
VSYS(DM)
SYS+ and SYS−, IL = 0 mA, VISYS = 3 V
(VSYS+) − (VSYS–
4.0
0
VCC + 0.3
100
V
)
mV
mV
μA
μA
V/V
V
0.5
200
70
IB(SYS+)
IB(SYS−)
VSYS(DM) = 0 V, VSYS(CM) = 16 V
VSYS(DM) = 0 V, VSYS(CM) = 16 V
10 V ≤ VSYS(CM) ≤ VCC + 0.3 V, IL = 100 μA
IL = 1 mA7, VSYS(CM) > 6 V
300
125
51.5
5.0
48.5
0
50
ISYS Output Range
VISYS
Limit Output Threshold
Limit Output Voltage
VTH(LIMIT)
VO(LIMIT)
VLIMIT ≤ 0.2 V, 50 kΩ pull up to 5 V
VISYS > 2.65 V, ISINK = 700 μA
2.3
2.5
0.1
2.7
0.2
V
V
Rev. C | Page 3 of 16
ADP3806
Parameter1
Symbol
Conditions
Min
Typ
Max
Unit
ISET INPUT
Charge Current Programming Function VISET/VCS
Programming Function Accuracy
0.0 V < VISET ≤ 4.0 V
25
1.0
10
V/V
%
%
VISET = 4.0 V, 1 V ≤ VCS(CM) ≤ 16 V
VISET = 0.50 V, 1 V ≤ VCS(CM) ≤ 10 V
5°C ≤ TA ≤ 55°C, VISET = 206 mV,
VCS(CM) = 5 V and 10 V
−5
−30
−46.7
+5
+30
+33
%
ISET Bias Current
BATSEL INPUT
IB
0.0 V ≤ VISET ≤ 4.0 V
0.2
1.0
μA
VBAT = 12.6 V
2.0
V
VBAT = 16.8 V
0.8
5.0
V
μA
BATSEL Input Current
BOOST REGULATOR OUTPUT
Output Voltage
0.2
VBSTREG
IBSTREG
CL = 0.1 μF
CL = 10 nF
6.8
3.0
7.0
5.0
7.2
V
mA
Output Current8
ANALOG REGULATOR OUTPUT
Output Voltage
Output Current8
VREG
IREG
5.8
3.0
6.0
5.0
6.2
V
mA
PRECISION REFERENCE OUTPUT
Output Voltage
Output Current8
VREF
IREF
2.47
0.5
2.5
1.1
2.53
V
mA
SHUTDOWN (SD)
On
Off
SDH
SDL
2.0
V
V
μA
0.8
1.0
SD Input Current
0.2
POWER SUPPLY
On Supply Current
Off Supply Current
UVLO Threshold Voltage
UVLO Hysteresis
ISYON
ISYOFF
VUVLO
No external loads, UVLO ≤ VCC ≤ 20 V
No external loads, VCC ≤ 20 V
Turn on
6.0
1.0
6.0
0.3
8.0
5.0
6.25
0.5
mA
μA
V
5.65
0.1
Turn off
V
LC OUTPUT
Output Voltage Low
Output Voltage High
OUTPUT REVERSE LEAKAGE PROTECTION
Leakage Current
High current mode9, ISINK = 100 μA
Low current mode10
0.1
External
0.4
5
V
V
IDISCH
VCC = floating, VBAT = 12.6 V
VCS > 180 mV to COMP < 1 V
VBAT > 120% to COMP < 1 V
1
μA
OVERCURRENT COMPARATOR
Overcurrent Threshold
Response Time
VCS(OC)
tOC
180
2
mV
μs
OVERVOLTAGE COMPARATOR
Overvoltage Threshold
Response Time
VBAT(OV)
tOV
120
2
%
μs
1 All limits at temperature extremes are guaranteed via correlation using standard statistical quality control (SQC) methods.
2 Guaranteed by design, not tested in production.
3 If SYNC function is used, then fSYNC must be greater than fCT but less than 120% of fCT.
4 VCS = (VCS+) − (VCS−).
5 Accuracy guaranteed by ISET input, programming function accuracy specification.
6 System current sense is active during shutdown.
7 Load current is supplied through SYS+ pin.
8 Guaranteed output current from 0 to minimum specified value to maintain regulation.
9 VBAT < 93% of final or VCS > 25 mV.
10
V
≥ 93% of final or VCS ≤ 25 mV.
BAT
Rev. C | Page 4 of 16
ADP3806
ABSOLUTE MAXIMUM RATINGS
Table 2.
Stresses above those listed under Absolute Maximum Ratings
may cause permanent damage to the device. This is a stress
rating only; functional operation of the device at these or any
other conditions above those indicated in the operational
section of this specification is not implied. Exposure to absolute
maximum rating conditions for extended periods may affect
device reliability.
Parameter
Ratings
Input Voltage (VCC)
BAT, CS+, CS−
SYS+, SYS−
BST
BST to SW
SW to PGND
−0.3 V to +25 V
−0.3 V to VCC + 0.3 V
−25 V to +25 V
−0.3 V to +30 V
−0.3 V to +8 V
−4 V to +25 V
ESD CAUTION
DRVL to PGND
ISET, BATSEL, SD, SYNC, CT, LIMIT,
ISYS, LC
−0.3 V to +8 V
−0.3 V to +10 V
COMP
GND to PGND
Operating Ambient Temperature Range
θJA
−0.3 V to +3 V
−0.3 V to +0.3 V
0°C to 100°C
115°C/W
Operating Junction Temperature Range
Storage Temperature Range
Lead Temperature (Soldering 10 Sec)
0°C to 125°C
−65°C to +150°C
300°C
Rev. C | Page 5 of 16
ADP3806
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS
VCC
1
24
SW
SYS–
SYS+
ISYS
2
23 DRVH
22 BST
3
4
21
20
19
18
BSTREG
DRVL
PGND
CS+
LIMIT
5
ADP3806
6
CT
TOP VIEW
(Not to Scale)
SYNC
7
REG
REF
8
17 CS–
ISET
16
9
10
11
15 BATSEL
14
SD
COMP
BAT
13 AGND
LC 12
Figure 2. Pin Configuration
Table 3. Pin Function Descriptions
Pin No.
Mnemonic
Function
1
VCC
Supply Voltage.
2
3
4
SYS−
SYS+
ISYS
Negative System Current Sense Input.
Positive System Current Sense Input.
System Current Sense Output.
5
6
LIMIT
CT
System Current Sense Limit Output.
Oscillator Timing Capacitor.
7
SYNC
REG
Oscillator Synchronization Pin.
8
6.0 V Analog Regulator Output.
9
REF
2.5 V Precision Reference Output.
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
SD
Shutdown Control Input.
COMP
LC
AGND
BAT
BATSEL
ISET
CS−
External Compensation Node.
Low Current Output.
Analog Ground.
Battery Sense Input. 2.5 V for ADP3806. 12.525 V or 16.7 V for ADP3806-12.5. 12.6 V or 16.8 V for ADP3806-12.6.
Battery Voltage Sense Input. High = three cells, low = four cells.
Charge Current Program Input.
Negative Current Sense Input.
Positive Current Sense Input.
Power Ground.
Low Drive Output. This switches between REG and PGND.
7.0 V Regulator Output for Boost.
Floating Bootstrap Supply for DRVH.
High Drive Output. This switches between SW and BST.
Buck Switching Node Reference for DRVH.
CS+
PGND
DRVL
BSTREG
BST
DRVH
SW
Rev. C | Page 6 of 16
ADP3806
TYPICAL PERFORMANCE CHARACTERISTICS
0.5
0.4
30
V
T
= 16V
CC
= 25°C
V
= 16V
A
CC
25
20
15
10
5
0.3
0.2
0.1
0
–0.1
–0.2
–0.3
–0.4
–0.5
0
0
20
40
60
80
100
–0.5 –0.4 –0.3 –0.2 –0.1
0
0.1
0.2
0.3
0.4
0.5
100
20
V
ACCURACY (%)
TEMPERATURE (°C)
BAT
Figure 3. VBAT Accuracy Distribution
Figure 6. VREF Accuracy vs. Temperature
0.10
0.08
0.06
0.04
0.02
0
0.4
0.3
T
= 25°C
A
V
= 16V
CC
0.2
0.1
0
–0.02
–0.04
–0.06
–0.08
–0.10
–0.1
–0.2
–0.3
–0.4
5
10
15
20
0
20
40
60
80
V
(V)
TEMPERATURE (°C)
CC
Figure 7. VREF Accuracy vs. VCC
Figure 4. VBAT Accuracy vs. Temperature
6.0
5.6
5.2
4.8
4.4
4.0
0.10
0.05
T
= 25°C
NO LOADS
A
T
= 100°C
A
0
T
= 25°C
A
T
= 0°C
A
–0.05
–0.10
10
12
14
16
18
20
10
12
14
16
18
V (V)
CC
V
(V)
CC
Figure 8. On Supply Current vs. VCC
Figure 5. VBAT Accuracy vs. VCC
Rev. C | Page 7 of 16
ADP3806
18
6
5
V
= 16V
CC
T
= 25°C
16
14
12
10
8
fOASC = 250kHz
V
A
= 16V
CC
= 25°C
50kΩ TO 5V
T
4
3
2
50kΩ TO 2.5V
6
4
1
0
2
0
0
500
1000
1500
2000
2500
3000
3500
2.0
2.2
2.4
2.6
2.8
3.0
3.2
DRIVER LOAD CAPACITANCE (pF)
V
(V)
ISYS
Figure 9. Supply Current vs. Driver Load Capacitance
Figure 12. VLIMIT vs. VISYS
1.0
10
8
V
= 16V
CC
0.8
0.6
0.4
0.2
0
DRIVER SOURCING
T
= 100°C
= 25°C
A
6
DRIVER SINKING
4
T
A
2
T
= 0°C
A
0
10.0
12.5
15.0
(V)
17.5
20.0
0
20
40
60
80
100
V
TEMPERATURE (°C)
CC
Figure 10. Off Supply Current vs. VCC
Figure 13. Driver On Resistance vs. Temperature
600
500
400
300
200
100
0
V
A
= 16V
CC
= 25°C
T
V
T
= 16V
CC
= 25°C
DRVH
5V/DIV
A
DRVL 5V/DIV
200ns/DIV
0
200
400
600
800
CT (pF)
Figure 14. Driver Waveforms
Figure 11. Oscillator Frequency vs. CT
Rev. C | Page 8 of 16
ADP3806
100
95
90
85
80
75
70
100
98
96
94
92
90
88
V
V
= 19V
CC
= 12.4V
BAT
T
= 25°C
A
19V 0°C
IN
19V 85°C
IN
86
84
82
80
0.1
1
10
2
4
6
8
10
12
14
CHARGE CURRENT (A)
V
(V)
BAT
Figure 15. Conversion Efficiency vs. Charge Current
Figure 17. Conversion Efficiency vs. Battery Voltage at Given Temperatures
96
94
92
90
88
86
84
82
I
= 2A
CHARGE
I
= 3A
CHARGE
V
= 19V
CC
= 25°C
T
A
3
4
5
6
7
8
9
10
11
12
13
V
(V)
BAT
Figure 16. Conversion Efficiency vs. Battery Voltage
Rev. C | Page 9 of 16
ADP3806
THEORY OF OPERATION
amount of heat generated in the charger but also to stay within
the power limits of the ac adapter. With the addition of a boot-
strapped high side driver, the ADP3806 drives two external
power NMOS transistors for a simple, lower cost power stage.
The ADP3806 combines a bootstrapped synchronous switching
driver with programmable current control and accurate final
battery voltage control in a constant-current, constant-voltage
(CCCV) Li-Ion battery charger. High accuracy voltage control
is needed to safely charge Li-Ion batteries, which are typically
specified at 4.2 V 1ꢀ per cell. For a typical notebook computer
battery pack, three or four cells are in series, giving a total
voltage of 12.6 V or 16.8 V. The ADP3806 is available in three
versions, a selectable 12.525 V or 16.7 V output, a selectable
12.6 V or 16.8 V output, and an adjustable output. The
adjustable output can be programmed for a wide range of
battery voltages using two external precision resistors.
The ADP3806 also provides an uncommitted current sense
amplifier. This amplifier provides an analog output pin for
monitoring the current through an external sense resistor. The
amplifier can be used anywhere in the system that high side
current sensing is needed.
CHARGE CURRENT CONTROL
AMP1 in Figure 18 has a differential input to amplify the
voltage drop across an external sense resistor RCS. The input
common-mode range is from ground to VCC, allowing current
control in short-circuit and low dropout conditions. The gain of
AMP1 is internally set to 25 V/V for low voltage drop across the
sense resistor. During constant current (CC) mode, gm1 forces
the voltage at the output of AMP1 to be equal to the external
voltage at the ISET pin. By choosing RCS and VISET appropriately,
a wide range of charge currents can be programmed.
Another requirement for safely charging Li-Ion batteries is
accurate control of the charge current. The actual charge
current depends on the number of cells in parallel within the
battery pack. Typically, this is in the range of 2 A to 3 A. The
ADP3806 provides flexibility in programming the charge
current over a wide range. An external resistor is used to sense
the charge current and this voltage is compared to a dc input
voltage. This programmability allows the current to be changed
during charging. For example, the charge current can be
reduced for trickle charging.
VREF
ICHARGE
=
(1)
25 × RCS
The synchronous driver provides high efficiency when charging
at high currents. Efficiency is important mainly to reduce the
R
SS
10mΩ
SYSTEM
DC/DC
R
1/2 Q1
FD56990A
CS
40mΩ
L1
V
IN
+
–
22µH
C16
22µF
+
C15
22µF
R13
10Ω
1/2 Q1
FD56990A
R3
249Ω
R4
249Ω
R1
2.2Ω
R2
2.2Ω
–
BATTERY
12.6V/16.8V
C13
22nF
C14
2.2µF
C1
470nF
C2
470nF
C9
100nF
BST DRV
ISYS
SW DRVL PGND
SYS–
V
CS+
CS–
SYS+
CC
BOOTSTRAPPED
SYNCHRONOUS
DRIVER
–
+
+
–
AMP1
AMP2
SD
IN DRVLSD DRVLSD
1
R11
–
412kΩ
0.1%
–
+
LIMIT
V
REF
V
+V
REG
+
REF
V
TH
UVLO
BIAS
BSTREG
7.0V
C10
2.5V
–
m1
+
ISET
BAT
g
+
–
0.1µF
SD
LOGIC
CONTROL
SELECT
12.6V/16.8V
–
m2
+
LC
g
OSCILLATOR
V
2
REF
R7
100kΩ
ADP3806
COMP
REF
2.5V
SYNC
CT
REG
6.0V
BATSEL
AGND
C8
0.22µF
1
R12
412kΩ
0.1%
R8
56Ω
C7
200pF
C6
180pF
1
R14
R5
6.81kΩ
0Ω
C17
100nF
NOTES
R6
7.5kΩ
1
ADP3806-12.6, ADP3806-12.5: R11 = SHORT, R12 = OPEN;
ADP3806, R11 = 412kΩ, R12 = 102kΩ, R14 = OPEN.
R7, OPEN IF LC FUNCTION IS NOT USED.
2
Figure 18. Typical Application
Rev. C | Page 10 of 16
ADP3806
The reference and internal resistor divider are referenced to the
AGND pin, which should be connected close to the negative
terminal of the battery to minimize sensing errors.
Typical values of RCS range from 25 mΩ to 50 mΩ, and the
input range of ISET is from 0 V to 4 V. If, for example, a 3 A
charger is required, RCS could be set to 40 mΩ and VISET = 3 V.
The power dissipation in RCS should be kept below 500 mW. In
this example, the power is a maximum of 360 mW. Once RCS
has been chosen, the charge current can be adjusted during
operation with VISET. Lowering VISET to 125 mV gives a charge
current of 125 mA for trickle charging. The R3, R4, and C13
component s provide high frequency filtering for the current
sense signal.
In contrast, the ADP3806 requires external, precision resistors.
The divider ratio should be set to divide the desired final
voltage down to 2.5 V at the BAT pin
VBATTERY
2.5V
R11
R12
(2)
=
−1
These resistors should have a parallel impedance of approximately
80 kꢁ to minimize bias current errors. When the ADP3806 is in
shutdown, an internal switch disconnects the BAT pin as shown
in Figure 19. This disconnects the resistor (R11) from the
battery and minimizes leakage. The resistance of the internal
switch is less than 200 ꢁ.
FINAL BATTERY VOLTAGE CONTROL
As the battery approaches its final voltage, the ADP3806
switches from CC mode to constant voltage (CV) mode. The
change is achieved by the common output node of gm1 and gm2.
Only one of the two outputs controls the voltage at the COMP
pin. Both amplifiers can only pull down on COMP, such that
when either amplifier has a positive differential input voltage,
its output is not active. For example, when the battery voltage,
ADP3806
RR11
BAT
412kΩ
SD
0.1%
BATTERY
gm2
+
VBAT, is low, gm2 does not control COMP. When the battery
V
REF
voltage reaches the desired final voltage, gm2 takes control of the
loop, and the charge current is reduced.
BATSEL
R12
102kΩ
0.1%
Amplifier gm2 compares the battery voltage to the internal
reference voltage of 2.5 V. In the case of the ADP3806-12.5 and
ADP3806-12.6, an internal resistor divider sets the selectable
final battery voltage.
Figure 19. Battery Sense Disconnect Circuit
OSCILLATOR AND PWM
The oscillator generates a triangle waveform between 1 V and
2.5 V. This is compared to the voltage at the COMP pin, setting
the duty cycle of the driver stage. When VCOMP is below 1 V, the
duty cycle is zero. Above 2.5 V, the duty cycle reaches its
maximum.
When BATSEL is high, the final battery voltage is set to three
cells (12.6 V or 12.525 V). BATSEL can be tied to REG for this
state. When BATSEL is tied to ground, VBAT equals four cells
(16.8 V or 16.7 V). BATSEL has a 2 μA pull-up current as a fail-
safe to select three cells when it is left open.
BSTREG
ADP3806
BOOTSTRAPPED
SYNCHRONOUS DRIVER
BST
CMP3
CBST
DRVH
MIN
OFF
TIME
IN
Q1
SD
SW
–
DELAY
CMP2
+
1V
DRVL
PGND
–
Q2
CMP1
+
1V
DELAY
DRVLSD
Figure 20. Bootstrapped Synchronous Driver
Rev. C | Page 11 of 16
ADP3806
When the charge current is low, the DRVLSD comparator
signals the driver to turn off the low side MOSFET and DRVL is
held low. As shown in Figure 20, the DRVLSD comparator
looks at the output of AMP1. The DRVLSD threshold is set to
1.2 V, corresponding to 48 mV differential voltage between
the CS pins.
The oscillator frequency is set by the external capacitor at the
CT pin and the internal current source of 150 μA according to
the following formula:
150 μA
fOSC
=
(3)
2.2 × Cr ×1.5 V
The driver stage monitors the voltage across the BST capacitor
with CMP3. When this voltage is less than 4 V, CMP3 forces a
minimum offtime of 200 ns. This ensures that the BST capacitor
is charged even during DRVLSD. However, because a minimum
off time is only forced when needed, the maximum duty cycle is
greater than 99ꢀ.
A 180 pF capacitor sets the frequency to 250 kHz. The frequency
can also be synchronized to an external oscillator by applying a
square wave input on SYNC. The SYNC function is designed to
allow increases only in the oscillator frequency. The fSYNC should
be no more than 20ꢀ higher than fOSC. The duty cycle of the
SYNC input is not important and can be anywhere between 5ꢀ
and 95ꢀ.
2.5 V PRECISION REFERENCE
7 V BOOTSTRAP REGULATOR
The voltage at the BAT pin is compared to an internal precision,
low temperature drift reference of 2.5 V. The reference is available
externally at the REF pin. This pin should be bypassed with a
100 pF capacitor to the analog ground pin (AGND). The
reference can be used as a precision voltage externally. However,
the current draw should not be greater than 100 μA, and noisy,
switching type loads should not be connected.
The driver stage is powered by the internal 7 V bootstrap
regulator available at the BSTREG pin. Because the switching
currents are supplied by this regulator, decoupling must be
added. A 0.1 μF capacitor should be placed close to the
ADP3806, with the ground side connected close to the power
ground pin (PGND). This supply is not recommended for use
externally due to high switching noise.
6 V REGULATOR
BOOTSTRAPPED SYNCHRONOUS DRIVER
The 6 V regulator supplies power to most of the analog circuitry
on the ADP3806. This regulator should be bypassed to AGND
with a 0.1 μF capacitor. This reference has a 3 mA source
capability to power external loads if needed.
The PWM comparator controls the state of the synchronous
driver shown in Figure 20. A high output from the PWM
comparator forces DRVH on and DRVL off. The drivers have
an on resistance of approximately 6 ꢁ for fast rise and fall times
when driving external MOSFETs. Furthermore, the bootstrapped
drive allows an external NMOS transistor for the main switch
instead of a PMOS. An external boost diode should be connected
between BSTREG and BST, and a boost capacitor of 0.1 μF must
be added externally between BST and SW. The voltage between
BST and SW is typically 6.5 V.
LC
The ADP3806 provides a low current (LC) logic output to
signal when the current sense voltage (VCS) is below a fixed
threshold and the battery voltage is greater than 95ꢀ. LC is an
open-drain output that is pulled low when VCS is above the
threshold. When the low current threshold condition is reached,
LC is pulled high by an external resistor to REF or another
appropriate pull-up voltage. To determine when LC goes low, an
internal comparator senses when the current falls below 12.5ꢀ
of full scale (20 mV across the CS pins). The comparator has
hysteresis to prevent oscillation around the
The DRVL pin switches between BSTREG and PGND. The 7 V
output of BSTREG drives the external NMOS with high VGS to
lower the on resistance. PGND should be connected close to the
source pin of the external synchronous NMOS. When DRVL is
high, this turns on the lower NMOS and pulls the SW node to
ground. At this point, the boost capacitor is charged up through
the boost diode. When the PWM switches high, DRVL is turned
off and DRVH turns on. DRVH switches between BST and SW.
When DRVH is on, the SW pin is pulled up to the input supply
(typically 16 V), and BST rises above this voltage by
trip point.
To prevent false triggering (such as during soft start), the
comparator is only enabled when the battery voltage is within
5ꢀ of its final voltage. As the battery charges up, the comparator
does not go low even if the current falls below 12.5ꢀ as long as
the battery voltage is below 95ꢀ of full scale. Once the battery
has risen above 95ꢀ, the comparator is enabled. This pin can be
used to indicate the end of the charge process.
approximately 6.5 V.
Overlap protection is included in the driver to ensure that both
external MOSFETs are not on at the same time. When DRVH
turns off the upper MOSFET, the SW node goes low due to the
inductor current. The ADP3806 monitors the SW voltage, and
DRVL goes high to turn on the lower MOSFET when SW goes
below 1 V. When DRVL turns off, an internal timer adds a delay
of 50 ns before turning on DRVH.
SYSTEM CURRENT SENSE
An uncommitted differential amplifier is provided for
additional high side current sensing. This amplifier, AMP2,
has a fixed gain of 50 V/V from the SYS+ and SYS− pins to the
analog output at ISYS. ISYS has a 1 mA source capability to
Rev. C | Page 12 of 16
ADP3806
drive an external load. The common-mode range of the input
pins is from 4 V to VCC. This amplifier is the only part of the
ADP3806 that remains active during shutdown. The power to
this block is derived from the bias current on the SYS+ and
SYS− pins.
START-UP SEQUENCE
SD
During a startup from either
going high or VCC exceeding
the UVLO threshold, the ADP3806 initiates a soft start
sequence. The soft start timing is set by the compensation
capacitor at the COMP pin and an internal 40 μA source.
Initially, both DRVH and DRVL are held low until COMP
reaches 1 V. This delay time is set by
A separate comparator at the LIMIT pin signals when the
voltage on the ISYS pin exceeds 2.5 V typically. The internal
comparator has an open-drain output that produces the
function shown in the Figure 12 graph of VLIMIT vs. VISYS. The
LIMIT pin should be externally pulled up to 5 V, 2.5 V, or some
other voltage as needed through a resistor. This graph was taken
with a 50 kꢁ pull-up resistor to 5 V and to 2.5 V. When ISYS is
below 2.4 V, the LIMIT pin has high output impedance. The
open-drain output is capable of sinking 700 μA when the
threshold is exceeded. This comparator is turned off during
shutdown to conserve power.
c
comp × 1 V
40 μA
tDELAY
=
(4)
where ccomp is the capacitor on the COMP pin. For a 0.22 μF
COMP capacitor, tDELAY is 5 ms. After this initial delay, the duty
cycle is very low and then ramps up to its final value with the
same ramp rate given for tDELAY. For example, if VIN is 16 V and
the battery is 10 V when charging is started, the duty cycle is
approximately 65ꢀ, corresponding to a VCOMP of ~2 V. The
time for the duty cycle to ramp from 0ꢀ at VCOMP = 1 V to 65ꢀ
at VCOMP = 2 V is approximately 5 ms. Because the charge
current is equal to zero at first, DRVL does not turn on.
However, if the BST capacitor is discharged, DRVL is forced on
for a minimum on time of 200 ns each clock period until the
BST capacitor is charged to greater than 4 V. Typically the BST
capacitor is charged in five to ten clock cycles.
SHUTDOWN
A high impedance CMOS logic input is provided to turn off the
SD
ADP3806. When the voltage on
is less than 0.8 V, the ADP3806
is placed in low power shutdown. With the exception of the
system current sense amplifier, AMP2, all other circuitry is
turned off. The reference and regulators are pulled to ground
during shutdown and all switching is stopped. During this state,
the supply current is less than 5 A. In addition, the BAT, CS+,
CS−, and SW pins go to high impedance to minimize current
drain from the battery.
LOOP FEED FORWARD
As described above, the response time at COMP is slowed by
the large compensation capacitor. To speed up the response, two
comparators can quickly feed forward around the normal
control loop and pull the COMP node down to limit any
overshoot in either short-circuit or overvoltage conditions. The
overvoltage comparator has a trip point set to 20ꢀ higher than
the final battery voltage. The overcurrent comparator threshold
is set to 180 mV across the CS pins, which is 15ꢀ above the
maximum programmable threshold. When these comparators
are tripped, a normal soft start sequence is initiated. The
overvoltage comparator is valuable when the battery is removed
during charging. In this case, the current in the inductor causes
the output voltage to spike up, and the comparator limits the
maximum voltage. Neither of these comparators affects the loop
under normal charging conditions.
UVLO
Undervoltage lock-out, UVLO, is included in the ADP3806 to
ensure proper startup. As VCC rises above 1 V, the reference and
regulators track VCC until they reach their final voltages.
However, the rest of the circuitry is held off by the UVLO
comparator. The UVLO comparator monitors both regulators
to ensure they are above 5 V before turning on the main charger
circuitry. This occurs when VCC reaches 6 V. Monitoring the
regulator outputs ensures that the charger circuitry and driver
stage have sufficient voltage to operate normally. The UVLO
comparator includes 300 mV of hysteresis to prevent
oscillations near the threshold.
Rev. C | Page 13 of 16
ADP3806
APPLICATION INFORMATION
DESIGN PROCEDURE
Where the maximum peak-to-peak ripple is 30ꢀ, that is 0.3,
and maximum battery current, IBAT, MAX, is used.
Refer to Figure 18, the typical application circuit, for the
following description. The design follows that of a buck
converter. With Li-Ion cells, it is important to have a regulator
with accurate output voltage control.
For example, with VIN, MAX = 19 V, VBAT = 12.6 V, IBAT, MAX = 3A,
and TS = 4 μs, the value of L1 is calculated as 18.9 μH. Choosing
the closest standard value gives L1 = 22 μH.
BATTERY VOLTAGE SETTINGS
Output Capacitor Selection
The ADP3806 has three options for voltage selection:
An output capacitor is needed in the charger circuit to absorb
the switching frequency ripple current and smooth the output
voltage. The rms value of the output ripple current is given by
•
•
•
12.525 V/16.7 V as selectable fixed voltages
12.6 V/16.8 V as selectable fixed voltages
Adjustable
VIN ,MAX
Irms =
× D×
(
1 − D
)
(8)
f × L1× 12
When using the fixed versions, R11 should be a short or 0 ꢁ
wire jumper and R12 should be an open circuit. When using the
adjustable version, the following equation gives the ratio of the
two resistors:
The maximum value occurs when the duty cycle is 0.5. Thus
VIN, MAX
Irms_ MAX = 0.072×
f × L1
(9)
V
R11
R12
⎛
⎜
⎞
⎟
BAT
For an input voltage of 19 V and a 22 μH inductance, the
maximum rms current is 0.26 A. A typical 10 μF or 22 μF
ceramic capacitor is a good choice to absorb this current.
=
− 1
(5)
2.5
⎝
⎠
Often 0.1ꢀ resistors are required to maintain the overall
accuracy budget in the design.
Input Capacitor Ripple
As is the case with a normal buck converter, the pulse current at
the input has a high rms component. Therefore, since the input
capacitor has to absorb this current ripple, it must have an
appropriate rms current rating. The maximum input rms
current is given by
Inductor Selection
Usually the inductor is chosen based on the assumption that the
inductor ripple current is 15ꢀ of the maximum output dc
current at maximum input voltage. As long as the inductor has
a value close to this, the system should work fine. The final
choice affects the trade-offs between cost, size, and efficiency.
For example, if the inductance is lower, the size is smaller but
ripple current is higher. This situation, if taken too far, leads to
higher ac losses in the core and the windings. Conversely, a
higher inductance results in lower ripple current and smaller
output filter capacitors, but the transient response isslower.
With these considerations, the required inductance can be
found from
D×
(
1 − D
)
PBAT
η ×D×VIN
Irms =
×
(10)
D
where:
η is the estimated converter efficiency (approximately 90ꢀ, 0.9).
BAT is the maximum battery power consumed.
P
This is a worst-case calculation and, depending on total charge
time, the calculated number could be relaxed. Consult the
capacitor manufacturer for further technical information.
VIN,MAX − VBAT
L1 =
× DMIN × T
(6)
S
ΔI
Decoupling the VCC Pin
where the maximum input voltage VIN, MAX is used with the
It is a good idea to use an RC filter (R13 and C14) from the
input voltage to the IC to filter out switching noise and to
supply bypass to the chip. During layout, this capacitor should
be placed as close to the IC as possible. Values between 0.1 μF
and 2.2 μF are recommended.
minimum duty ratio DMIN. The duty ratio is defined as the ratio
of the output voltage to the input voltage, VBAT/VIN. The ripple
current is found from
ΔI = 0.3× IBAT ,MAX
(7)
Rev. C | Page 14 of 16
ADP3806
Upper MOS
Current-Sense Filtering
P
DISS = RDS(ON) × (IBAT × √D)2 + VIN × IBAT × √D × TSW × f
(11)
During normal circuit operation, the current-sense signals can
have high frequency transients that need filtering to ensure
proper operation. In the case of the CS+ and CS− inputs, the
resistors (R3 and R4) are set to 249 ꢁ and the filter capacitor
(C13) value is 22 nF. For the system current sense circuits,
common-mode filtering from SYS+ and SYS− to ground is
needed. 470 nF ceramic capacitors (C1, C2) with 2.2 ꢁ resistors
(R1, R2) usually suffice. These time constants can be adjusted in
the laboratory if required but represent a good starting point.
Lower MOS
P
DISS = RDS(ON) × (IBAT × √D)2 + VIN × (IBAT × √I − D)2 × TSW × f(12)
where f is the switching frequency and TSW is the switch
transition time, usually 10 ns. The first term accounts for
conduction losses and the second term estimates switching
losses. Using these equations and the manufacturer’s data
sheets, the proper device can be selected.
MOSFET Selection
A Schottky diode (D1) in parallel with Q2 conducts only during
dead time between the two power MOSFETs. The purpose of
the D1 is to prevent the body diode of the lower N-channel
MOSFET from turning on, which could cost as much as 1ꢀ in
efficiency. One option is to use a combined MOSFET with the
Schottky diode in a single package; these integrated packages
often work better in practice. Examples are the IRF7807D2 and
the Si4832.
One of the features of the ADP3806 is that it allows use of a
high-side NMOS switch instead of a more costly PMOS device.
The converter also uses synchronous rectification for optimal
efficiency. In order to use a high-side NMOS, an internal
bootstrap regulator automatically generates a 7 V supply
across C9.
Maximum output current determines the RDS(ON) requirement
for the two power MOSFETs. When the ADP3806 is operating
in continuous mode, the simplifying assumption can be made
that one of the two MOSFETs is always conducting the load
current. The power dissipation for each MOSFET is given by:
Rev. C | Page 15 of 16
ADP3806
OUTLINE DIMENSIONS
7.90
7.80
7.70
24
13
12
4.50
4.40
4.30
6.40 BSC
1
PIN 1
0.65
BSC
1.20
MAX
0.15
0.05
0.75
0.60
0.45
8°
0°
0.30
0.19
0.20
0.09
SEATING
PLANE
0.10 COPLANARITY
COMPLIANT TO JEDEC STANDARDS MO-153-AD
Figure 21. 24-Lead Thin Shrink Small Outline Package [TSSOP]
(RU-24)
Dimensions shown in millimeters
ORDERING GUIDE
Model
ADP3806JRU-REEL
Temperature Range
Package Description
Adjustable
Adjustable
Adjustable
Adjustable
12.525 V/16.7 V
12.525 V/16.7 V
12.525 V/16.7 V
12.525 V/16.7 V
12.600 V/16.8 V
12.600 V/16.8 V
12.600 V/16.8 V
12.600 V/16.8 V
Package Option
24-Lead TSSOP
24-Lead TSSOP
24-Lead TSSOP
24-Lead TSSOP
24-Lead TSSOP
24-Lead TSSOP
24-Lead TSSOP
24-Lead TSSOP
24-Lead TSSOP
24-Lead TSSOP
24-Lead TSSOP
24-Lead TSSOP
0˚C to 100˚C
0˚C to 100˚C
0˚C to 100˚C
0˚C to 100˚C
0˚C to 100˚C
0˚C to 100˚C
0˚C to 100˚C
0˚C to 100˚C
0˚C to 100˚C
0˚C to 100˚C
0˚C to 100˚C
0˚C to 100˚C
ADP3806JRU-REEL7
ADP3806JRUZ-REEL1
ADP3806JRUZ-REEL71
ADP3806JRU-12.5-RL
ADP3806JRU-12.5-R7
ADP3806JRUZ-12.5RL1
ADP3806JRUZ-12.5-R71
ADP3806JRU-12.6-RL
ADP3806JRU-12.6-R7
ADP3806JRUZ-12.6-RL1
ADP3806JRUZ-12.6-R71
1 Z = Pb-free.
©2006 Analog Devices, Inc. All rights reserved. Trademarks and
registered trademarks are the property of their respective owners.
C02611-0-11/06(C)
Rev. C | Page 16 of 16
相关型号:
©2020 ICPDF网 联系我们和版权申明