NV25640MUW3VLT3G [ONSEMI]
EEPROM Serial 8/16/32/64-Kb SPI Low;型号: | NV25640MUW3VLT3G |
厂家: | ONSEMI |
描述: | EEPROM Serial 8/16/32/64-Kb SPI Low 可编程只读存储器 电动程控只读存储器 电可擦编程只读存储器 |
文件: | 总20页 (文件大小:350K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
NV25080LV, NV25160LV,
NV25320LV, NV25640LV
EEPROM Serial
8/16/32/64-Kb SPI Low
Voltage Automotive
Gradeꢀ1
www.onsemi.com
Description
1
NV25080LV, NV25160LV, NV25320LV, NV25640LV are
a EEPROM Serial 8/16/32/64−Kb SPI Low Voltage Automotive
Grade 1 devices internally organized as 1K/2K/4K/8Kx8 bits. It
features a 32 byte page write buffer and supports the Serial Peripheral
Interface (SPI) protocol. The device is enabled through a Chip Select
(CS) input. In addition, the required bus signals are clock input (SCK),
data input (SI) and data output (SO) lines. The HOLD input may be
used to pause any serial communication with the NV25xxx device.
The device features software and hardware write protection, including
partial as well as full array protection. Byte Level On−Chip ECC
(Error Correction Code) makes the device suitable for high reliability
applications. The device offers an additional Identification Page which
can be permanently write protected.
UDFN8
MUW3 SUFFIX
CASE 517DH
SOIC−8
DW SUFFIX
CASE 751BD
US8
UV SUFFIX
CASE 493
TSSOP−8
DT SUFFIX
CASE 948AL
PIN CONFIGURATION
1
CS
SO
WP
V
CC
HOLD
SCK
SI
V
SS
Features
SOIC (DW), TSSOP (DT), UDFN (MUW3), US (UV)
• Automotive Temperatures:
V
CC
− Grade 1: −40°C to +125°C / V = 1.7 V to 5.5 V
CC
• 20 / 10 MHz SPI Compatible
SI
CS
• SPI Modes (0,0) & (1,1)
• 32−byte Page Write Buffer
• Self−timed Write Cycle
NV25xxxLV
SO
WP
HOLD
SCK
• Hardware and Software Protection
• Additional Identification Page with Permanent Write Protection
• NV Prefix for Automotive and Other Applications Requiring Site and
V
SS
Change Control
Figure 1. Functional Symbol
PIN FUNCTION
• Block Write Protection
1
1
− Protect / , / or Entire EEPROM Array
4
2
• Low Power CMOS Technology
Pin Name
Function
Chip Select
• Program/Erase Cycles:
CS
SO
WP
− 4,000,000 at 25°C
− 1,200,000 at +85°C
− 600,000 at +125°C
Serial Data Output
Write Protect
• 200 Year Data Retention
• SOIC, TSSOP, US 8−lead & Wettable Flank UDFN 8−pad Packages
• This Device is Pb−Free, Halogen Free/BFR Free, and RoHS
Compliant
V
Ground
SS
SI
Serial Data Input
Serial Clock
SCK
HOLD
Hold Transmission Input
Power Supply
V
CC
ORDERING INFORMATION
See detailed ordering and shipping information on page 11 of
this data sheet.
© Semiconductor Components Industries, LLC, 2017
1
Publication Order Number:
June, 2018 − Rev. 1
NV25080LV/D
NV25080LV, NV25160LV, NV25320LV, NV25640LV
Table 1. ABSOLUTE MAXIMUM RATINGS
Parameters
Ratings
Unit
°C
°C
V
Operating Temperature
Storage Temperature
−45 to +150
−65 to +150
−0.5 to +6.5
Voltage on any Pin with Respect to Ground (Note 1)
Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality
should not be assumed, damage may occur and reliability may be affected.
1. The DC input voltage on any pin should not be lower than −0.5 V or higher than V + 0.5 V. During transitions, the voltage on any pin may
CC
undershoot to no less than −1.5 V or overshoot to no more than V + 1.5 V, for periods of less than 20 ns.
CC
Table 2. RELIABILITY CHARACTERISTICS (Note 2)
Symbol
Parameter
Endurance
Test Condition
Max
4,000,000
1,200,000
600,000
200
Unit
NEND
T
≤ 25°C, 1.7 V < V < 5.5 V
Write Cycles
(Note 3)
A
CC
T = 85°C, 1.7 V < V < 5.5 V
A
CC
T = 125°C, 1.7 V < V < 5.5 V
A
CC
TDR
Data Retention
T = 25°C
A
Year
2. Determined through qualification/characterization.
3. A Write Cycle refers to writing a Byte, a Page, the Status Register or the Identification Page.
Table 3. DC OPERATING CHARACTERISTICS
(V = 1.7 V to 5.5 V, T = −40°C to +125°C, unless otherwise specified.)
CC
A
Symbol
Parameter
Test Conditions
= 1.7 V, f
Min
Max
Unit
mA
mA
mA
mA
I
Supply Current
(Read Mode)
Read, SO open
V
CC
= 5 MHz
= 10 MHz
= 20 MHz
1.5
2
CCR
SCK
SCK
SCK
V
CC
V
CC
= 2.5 V, f
= 5.5 V, f
3
I
Supply Current
(Write Mode)
Write, CS = V
1.7 V < V < 5.5 V
2
CCW
CC
CC
I
Standby Current
V
= GND or V ,
CC
3
7
mA
mA
mA
mA
SB1
IN
CS = V , WP = V
,
CC
CC
HOLD = V , V = 5.5 V
CC
CC
I
Standby Current
V
IN
= GND or V
,
5
SB2
CC
CS = V , WP = GND,
CC
10
HOLD = GND, V = 5.5 V
CC
I
Input Leakage Current
Output Leakage Current
Input Low Voltage
V
= GND or V
−2
−2
2
2
mA
mA
V
L
IN
CC
I
CS = V , V
= GND or V
OUT CC
LO
CC
V
IL1
V
CC
V
CC
V
CC
V
CC
≥ 2.5 V
−0.5
0.3 V
CC
V
IH1
Input High Voltage
Input Low Voltage
≥ 2.5 V
< 2.5 V
< 2.5 V
0.7 V
V + 0.5
CC
V
CC
V
−0.5
0.8 V
0.2 V
V
IL2
IH2
CC
V
Input High Voltage
Output Low Voltage
Output High Voltage
Output Low Voltage
Output High Voltage
V
CC
+ 0.5
V
CC
V
V
≥ 2.5 V, I = 3.0 mA
0.4
V
OL1
OH1
CC
OL
V
V
CC
≥ 2.5 V, I = −1.6 mA
V
V
−0.8 V
V
OH
CC
V
V
< 2.5 V, I = 150 mA
0.2
1.5
V
OL2
OH2
CC
OL
V
V
CC
< 2.5 V, I = −100 mA
−0.2 V
V
OH
CC
V
Internal Power−On
Reset Threshold
0.6
V
PORth
Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product
performance may not be indicated by the Electrical Characteristics if operated under different conditions.
www.onsemi.com
2
NV25080LV, NV25160LV, NV25320LV, NV25640LV
Table 4. PIN CAPACITANCE (T = 25°C, f = 1.0 MHz, V = +5.0 V) (Note 2)
A
CC
Symbol
Test
Conditions
= 0 V
Min
Typ
Max
8
Unit
pF
C
Output Capacitance (SO)
V
OUT
OUT
C
Input Capacitance (CS, SCK, SI, WP, HOLD)
V
IN
= 0 V
8
pF
IN
Table 5. AC CHARACTERISTICS (Note 4)
V
Min
DC
20
3 2.5 V
V
= 2.5 V to 4.5 V
V
= 4.5 V to 5.5 V
CC
CC
CC
Max
Min
DC
10
Max
Min
DC
5
Max
Symbol
Parameter
Clock Frequency
Data Setup Time
Data Hold Time
Unit
MHz
ns
f
5
10
20
SCK
t
SU
t
H
20
10
5
ns
t
SCK High Time
75
40
20
20
ns
WH
t
SCK Low Time
75
40
ns
WL
t
HOLD to Output Low Z
Input Rise Time
50
2
25
2
25
2
ns
LZ
t
RI
(Note 5)
(Note 5)
ms
t
FI
Input Fall Time
2
2
2
ms
t
HOLD Setup Time
HOLD Hold Time
Output Valid from Clock Low
Output Hold Time
Output Disable Time
HOLD to Output High Z
CS High Time
0
0
0
5
ns
HD
CD
t
10
10
ns
t
V
75
40
20
ns
t
0
0
0
ns
HO
t
50
20
25
20
25
ns
DIS
t
100
ns
HZ
CS
t
80
60
60
60
60
40
30
30
30
30
20
15
15
15
15
ns
t
CS Setup Time
ns
CSS
CSH
CNS
CNH
t
t
CS Hold Time
ns
CS Inactive Setup Time
CS Inactive Hold Time
Write Cycle Time
t
t
(Note 6)
4
4
4
ms
WC
4. AC Test Conditions:
Input Pulse Voltages: 0.3 V to 0.7 V at V > 2.5 V, 0.2 V to 0.8 V at V < 2.5 V
CC
CC
CC
CC
CC
CC
Input rise and fall times: ≤ 10 ns
Input and output reference voltages: 0.5 V
CC
Output load: current source I
/I
; C = 30 pF
OL max OH max L
5. This parameter is tested initially and after a design or process change that affects the parameter.
6. t is the time from the rising edge of CS after a valid write sequence to the end of the internal write cycle.
WC
Table 6. POWER−UP TIMING (Notes 5, 7)
Symbol
Parameter
Max
0.35
0.35
Unit
t
Power−up to Read Operation
Power−up to Write Operation
ms
ms
PUR
t
PUW
7. t
and t
are the delays required from the time V is stable until the specified operation can be initiated.
PUR
PUW
CC
www.onsemi.com
3
NV25080LV, NV25160LV, NV25320LV, NV25640LV
Pin Description
Functional Description
The NV25xxx device supports the Serial Peripheral
Interface (SPI) bus protocol, modes (0,0) and (1,1). The
device contains an 8−bit instruction register. The instruction
set and associated op−codes are listed in Table 7.
Reading data stored in the NV25xxx is accomplished by
simply providing the READ command and an address.
Writing to the NV25xxx, in addition to a WRITE command,
address and data, also requires enabling the device for
writing by first setting certain bits in a Status Register, as will
be explained later.
SI: The serial data input pin accepts op−codes, addresses
and data. In SPI modes (0,0) and (1,1) input data is latched
on the rising edge of the SCK clock input.
SO: The serial data output pin is used to transfer data out of
the device. In SPI modes (0,0) and (1,1) data is shifted out
on the falling edge of the SCK clock.
SCK: The serial clock input pin accepts the clock provided
by the host and used for synchronizing communication
between host and NV25xxx.
CS: The chip select input pin is used to enable/disable the
NV25xxx. When CS is high, the SO output is tri−stated (high
impedance) and the device is in Standby Mode (unless an
internal write operation is in progress). Every communication
session between host and NV25xxx must be preceded by a
high to low transition and concluded with a low to high
transition of the CS input.
After a high to low transition on the CS input pin, the
NV25xxx will accept any one of the six instruction op−codes
listed in Table 7 and will ignore all other possible 8−bit
combinations. The communication protocol follows the
timing from Figure 2.
The NV25xxx features an additional Identification Page
(32 bytes) which can be accessed for Read and Write
operations when the IPL bit from the Status Register is set
to “1”. The user can also choose to make the Identification
Page permanent write protected.
WP: The write protect input pin will allow all write
operations to the device when held high. When WP pin is
tied low and the WPEN bit in the Status Register (refer to
Status Register description, later in this Data Sheet) is set to
“1”, writing to the Status Register is disabled.
Table 7. INSTRUCTION SET
HOLD: The HOLD input pin is used to pause transmission
between host and NV25xxx, without having to retransmit
the entire sequence at a later time. To pause, HOLD must be
taken low and to resume it must be taken back high, with the
SCK input low during both transitions. When not used for
Instruction
WREN
WRDI
Op−code
0000 0110
0000 0100
0000 0101
0000 0001
0000 0011
0000 0010
Operation
Enable Write Operations
Disable Write Operations
Read Status Register
Write Status Register
Read Data from Memory
Write Data to Memory
RDSR
pausing, the HOLD input should be tied to V , either
CC
WRSR
READ
directly or through a resistor.
WRITE
t
CS
CS
t
t
t
WL
CSS
WH
t
t
t
CNS
CNH
CSH
SCK
SI
t
H
t
RI
t
FI
t
SU
VALID
IN
t
V
t
V
t
DIS
t
HO
HI−Z
HI−Z
VALID
OUT
SO
Figure 2. Synchronous Data Timing
www.onsemi.com
4
NV25080LV, NV25160LV, NV25320LV, NV25640LV
Status Register
The Status Register, as shown in Table 8, contains a
number of status and control bits.
protected sections of memory. While hardware write
protection is active, only the non−block protected memory
can be written. Hardware write protection is disabled when
the WP pin is high or the WPEN bit is 0. The WPEN bit, WP
pin and WEL bit combine to either permit or inhibit Write
operations, as detailed in Table 10.
The IPL (Identification Page Latch) bit determines
whether the additional Identification Page (IPL = 1) or main
memory array (IPL = 0) can be accessed both for Read and
Write operations. The IPL bit is set by the user with the
WRSR command and is volatile. The IPL bit is
automatically reset after read/write operations. The LIP
(Lock Identification Page) bit is set by the user with the
WRSR command and is non−volatile. When set to 1, the
Identification Page is permanently write protected (locked
in Read−only mode).
The RDY (Ready) bit indicates whether the device is busy
with a write operation. This bit is automatically set to 1 during
an internal write cycle, and reset to 0 when the device is ready
to accept commands. For the host, this bit is read only.
The WEL (Write Enable Latch) bit is set/reset by the
WREN/WRDI commands. When set to 1, the device is in a
Write Enable state and when set to 0, the device is in a Write
Disable state.
The BP0 and BP1 (Block Protect) bits determine which
blocks are currently write protected. They are set by the user
with the WRSR command and are non−volatile. The user is
allowed to protect a quarter, one half or the entire memory,
by setting these bits according to Table 9. The protected
blocks then become read−only.
The WPEN (Write Protect Enable) bit acts as an enable for
the WP pin. Hardware write protection is enabled when the
WP pin is low and the WPEN bit is 1. This condition
prevents writing to the status register and to the block
Note: The IPL and LIP bits cannot be set to 1 using the same
WRSR instruction. If the user attempts to set (“1”) both the
IPL and LIP bit in the same time, these bits cannot be written
and therefore they will remain unchanged.
Table 8. STATUS REGISTER
7
6
5
0
4
3
2
1
0
WPEN
IPL
LIP
BP1
BP0
WEL
RDY
Table 9. BLOCK PROTECTION BITS
Status Register Bits
BP1
0
BP0
0
Array Address Protected
Protection
None
No Protection
0
1
NV25080LV: 0300−03FF, NV25160LV: 0600−07FF,
NV25320LV: 0C00−0FFF, NV25640LV: 1800−1FFF
Quarter Array Protection
1
1
0
1
NV25080LV: 0200−03FF, NV25160LV: 0400−07FF,
NV25320LV: 0800−0FFF, NV25640LV: 1000−1FFF
Half Array Protection
Full Array Protection
NV25080LV: 0000−03FF, NV25160LV: 0000−07FF,
NV25320LV: 0000−0FFF, NV25640LV: 0000−1FFF
Table 10. WRITE PROTECT CONDITIONS
WPEN
WP
X
WEL
Protected Blocks
Protected
Unprotected Blocks
Status Register
Protected
Writable
0
0
1
1
X
X
0
1
0
1
0
1
Protected
Writable
Protected
Writable
Protected
Writable
X
Protected
Low
Low
High
High
Protected
Protected
Protected
Protected
Writable
Protected
Protected
Protected
www.onsemi.com
5
NV25080LV, NV25160LV, NV25320LV, NV25640LV
WRITE OPERATIONS
Write Enable and Write Disable
The NV25xxx device powers up into a write disable state.
The device contains a Write Enable Latch (WEL) which
must be set before attempting to write to the memory array
or to the status register. In addition, the address of the
memory location(s) to be written must be outside the
protected area, as defined by BP0 and BP1 bits from the
status register.
The internal Write Enable Latch and the corresponding
Status Register WEL bit are set by sending the WREN
instruction to the NV25xxx. Care must be taken to take the
CS input high after the WREN instruction, as otherwise the
Write Enable Latch will not be properly set. WREN timing
is illustrated in Figure 3. The WREN instruction must be
sent prior to any WRITE or WRSR instruction.
The internal write enable latch is reset by sending the
WRDI instruction as shown in Figure 4. Disabling write
operations by resetting the WEL bit, will protect the device
against inadvertent writes.
CS
SCK
1
1
0
SI
0
0
0
0
0
HIGH IMPEDANCE
SO
Dashed Line = mode (1, 1)
Figure 3. WREN Timing
CS
SCK
1
0
0
SI
0
0
0
0
0
HIGH IMPEDANCE
SO
Dashed Line = mode (1, 1)
Figure 4. WRDI Timing
www.onsemi.com
6
NV25080LV, NV25160LV, NV25320LV, NV25640LV
Byte Write
page, thus possibly overwriting previously loaded data.
Following completion of the write cycle, the NV25xxx is
automatically returned to the write disable state.
Once the WEL bit is set, the user may execute a write
sequence, by sending a WRITE instruction, a 16−bit address
and data as shown in Figure 5. Only 13 significant address
bits are used by the NV25xxx. The rest are don’t care bits,
as shown in Table 11. Internal programming will start after
the low to high CS transition. During an internal write cycle,
all commands, except for RDSR (Read Status Register) will
be ignored. The RDY bit will indicate if the internal write
cycle is in progress (RDY high), or the device is ready to
accept commands (RDY low).
Write Identification Page
The additional 32−byte Identification Page (IP) can be
written with user data using the same Write commands
sequence as used for Page Write to the main memory array
(Figure 6). The IPL bit from the Status Register must be
set (IPL = 1) using the WRSR instruction, before
attempting to write to the IP. The address bits [A15:A5] are
Don’t Care and the [A4:A0] bits define the byte address
within the Identification Page. In addition, the Byte Address
must point to a location outside the protected area defined by
the BP1, BP0 bits from the Status Register. When the full
memory array is write protected (BP1, BP0 = 1,1), the write
instruction to the IP is not accepted and not executed. Also,
the write to the IP is not accepted if the LIP bit from the
Status Register is set to 1 (the page is locked in Read−only
mode).
Page Write
After sending the first data byte to the NV25xxx, the host
may continue sending data, up to a total of 32 bytes,
according to timing shown in Figure 6. After each data byte,
the lower order address bits are automatically incremented,
while the higher order address bits (page address) remain
unchanged. If during this process the end of page is
exceeded, then loading will “roll over” to the first byte in the
Table 11. BYTE ADDRESS
Address Significant Bits
Address Don’t Care Bits
A15 − A13
# Address Clock Pulses
NV25640LV
A12 − A0
A11 − A0
A10 − A0
A9 − A0
A4 − A0
16
16
16
16
16
NV25320LV
A15 − A12
NV25160LV
A15 − A11
NV25080LV
A15 − A10
Identification Page
A15 − A5
CS
0
1
2
3
4
5
6
7
8
21 22 23 24 25 26 27 28 29 30 31
SCK
OPCODE
DATA IN
BYTE ADDRESS*
D7 D6 D5 D4 D3 D2 D1 D0
SI
0
0
0
0
0
0
1
0
A
N
A
0
HIGH IMPEDANCE
Dashed Line = mode (1, 1)
SO
* Please check the Byte Address Table (Table 11)
Figure 5. Byte WRITE Timing
www.onsemi.com
7
NV25080LV, NV25160LV, NV25320LV, NV25640LV
CS
24+(N−1)x8−1 .. 24+(N−1)x8
21 22 23 24−31 32−39
0
1
2
3
4
5
6
7
8
24+Nx8−1
SCK
SI
Data Byte N
7..1
BYTE ADDRESS*
OPCODE
DATA IN
A
N
A
0
0
0
0
0
0
0
1
0
0
Data Data Data
Byte 1 Byte 2 Byte 3
HIGH IMPEDANCE
SO
Dashed Line = mode (1, 1)
* Please check the Byte Address Table (Table 11)
Figure 6. Page WRITE Timing
Write Status Register
Write Protection
The Status Register is written by sending a WRSR
instruction according to timing shown in Figure 7. Only bits
2, 3, 4, 6 and 7 can be written using the WRSR command.
The Write Protect (WP) pin can be used to protect the
Block Protect bits BP0 and BP1 against being inadvertently
altered. When WP is low and the WPEN bit is set to “1”,
write operations to the Status Register are inhibited. WP
going low while CS is still low will interrupt a write to the
status register. If the internal write cycle has already been
initiated, WP going low will have no effect on any write
operation to the Status Register. The WP pin function is
blocked when the WPEN bit is set to “0”.
CS
0
1
2
3
4
5
6
7
1
8
9
6
10
5
11
4
12
13
2
14
1
15
0
SCK
SI
OPCODE
0
DATA IN
3
0
0
0
0
0
0
7
MSB
HIGH IMPEDANCE
Dashed Line = mode (1, 1)
SO
Figure 7. WRSR Timing
www.onsemi.com
8
NV25080LV, NV25160LV, NV25320LV, NV25640LV
READ OPERATIONS
Read from Memory Array
internal write cycle is in progress, the RDSR command will
output the full content of the status register. For easy
detection of the internal write cycle completion, we
recommend sampling the RDY bit only through the polling
routine. After detecting the RDY bit “0”, the next RDSR
instruction will always output the expected content of the
status register.
To read from memory, the host sends a READ instruction
followed by a 16−bit address (see Table 11 for the number
of significant address bits).
After receiving the last address bit, the NV25xxx will
respond by shifting out data on the SO pin (as shown in
Figure 8). Sequentially stored data can be read out by simply
continuing to run the clock. The internal address pointer is
automatically incremented to the next higher address as data
is shifted out. After reaching the highest memory address,
the address counter “rolls over” to the lowest memory
address, and the read cycle can be continued indefinitely.
The read operation is terminated by taking CS high.
Read Identification Page
Reading the additional 32−byte Identification Page (IP) is
achieved using the same Read command sequence as used
for Read from main memory array (Figure 8). The IPL bit
from the Status Register must be set (IPL = 1) before
attempting to read from the IP. The [A4:A0] are the
address significant bits that point to the data byte shifted out
on the SO pin. If the CS continues to be held low, the internal
address register defined by [A4:A0] bits is automatically
incremented and the next data byte from the IP is shifted out.
The byte address must not exceed the 32−byte page
boundary.
Read Status Register
To read the status register, the host simply sends a RDSR
command. After receiving the last bit of the command, the
NV25xxx will shift out the contents of the status register on
the SO pin (Figure 9). The status register may be read at any
time, including during an internal write cycle. While the
CS
20 21 22 23 24 25 26 27 28 29 30
0
1
2
3
4
5
6
7
8
9
10
SCK
SI
OPCODE
BYTE ADDRESS*
A
0
A
N
0
0
0
0
0
0
1
1
DATA OUT
HIGH IMPEDANCE
SO
7
6
5
4
3
2
1
0
Dashed Line = mode (1, 1)
* Please check the Byte Address Table (Table 11)
MSB
Figure 8. READ Timing
CS
0
1
2
3
4
5
1
6
0
7
1
8
9
10
11
12
13
14
SCK
OPCODE
0
0
0
0
0
SI
DATA OUT
3
HIGH IMPEDANCE
Dashed Line = mode (1, 1)
5
7
6
4
2
1
0
SO
MSB
Figure 9. RDSR Timing
www.onsemi.com
9
NV25080LV, NV25160LV, NV25320LV, NV25640LV
Hold Operation
below the POR trigger level. This bi−directional POR
behavior protects the device against ‘brown−out’ failure
following a temporary loss of power.
The NV25xxx device powers up in a write disable state
and in a low power standby mode. A WREN instruction
must be issued prior to any writes to the device.
After power up, the CS pin must be brought low to enter
a ready state and receive an instruction. After a successful
byte/page write or status register write, the device goes into
a write disable mode. The CS input must be set high after the
proper number of clock cycles to start the internal write
cycle. Access to the memory array during an internal write
cycle is ignored and programming is continued. Any invalid
op−code will be ignored and the serial output pin (SO) will
remain in the high impedance state.
The HOLD input can be used to pause communication
between host and NV25xxx. To pause, HOLD must be taken
low while SCK is low (Figure 10). During the hold condition
the device must remain selected (CS low). During the pause,
the data output pin (SO) is tri−stated (high impedance) and
SI transitions are ignored. To resume communication,
HOLD must be taken high while SCK is low.
Design Considerations
The NV25xxx device incorporates Power−On Reset
(POR) circuitry which protects the internal logic against
powering up in the wrong state. The device will power up
into Standby mode after VCC exceeds the POR trigger level
and will power down into Reset mode when VCC drops
CS
t
t
CD
CD
SCK
t
HD
t
HD
HOLD
SO
t
HZ
HIGH IMPEDANCE
t
LZ
Dashed Line = mode (1, 1)
Figure 10. HOLD Timing
Error Correction Code
The NV25xxx incorporates on−board Error Correction
Code (ECC) circuitry, which makes it possible to detect and
correct one faulty bit in a byte. ECC improves data reliability
by correcting random single bit failures that might occur
over the life of the device.
www.onsemi.com
10
NV25080LV, NV25160LV, NV25320LV, NV25640LV
Table 12. ORDERING INFORMATION (Notes 8, 9)
†
OPN
Density
8 kb
Automotive Grade
Package Type
TSSOP−8 (Pb−Free)
SOIC−8 (Pb−Free)
Shipping
NV25080DTVLT3G*
NV25080DWVLT3G*
NV25080MUW3VLT3G*
NV25080UVLT2G*
Grade 1 (−40°C to +125°C)
Grade 1 (−40°C to +125°C)
Grade 1 (−40°C to +125°C)
Grade 1 (−40°C to +125°C)
3000 / Tape & Reel
3000 / Tape & Reel
3000 / Tape & Reel
3000 / Tape & Reel
8 kb
8 kb
UDFN−8 (Pb−Free) Wettable Flank
US8 (Pb−Free)
8 kb
NV25160DTVLT3G*
NV25160DWVLT3G*
NV25160MUW3VLT3G*
NV25160UVLT2G*
16 kb
16 kb
16 kb
16 kb
Grade 1 (−40°C to +125°C)
Grade 1 (−40°C to +125°C)
Grade 1 (−40°C to +125°C)
Grade 1 (−40°C to +125°C)
TSSOP−8 (Pb−Free)
SOIC−8 (Pb−Free)
3000 / Tape & Reel
3000 / Tape & Reel
3000 / Tape & Reel
3000 / Tape & Reel
UDFN−8 (Pb−Free) Wettable Flank
US8 (Pb−Free)
NV25320DTVLT3G*
NV25320DWVLT3G*
NV25320MUW3VLT3G*
NV25320UVLT2G*
32 kb
32 kb
32 kb
32 kb
Grade 1 (−40°C to +125°C)
Grade 1 (−40°C to +125°C)
Grade 1 (−40°C to +125°C)
Grade 1 (−40°C to +125°C)
TSSOP−8 (Pb−Free)
SOIC−8 (Pb−Free)
3,000 / Tape & Reel
3,000 / Tape & Reel
3,000 / Tape & Reel
3,000 / Tape & Reel
UDFN−8 (Pb−Free) Wettable Flank
US8 (Pb−Free)
NV25640DTVLT3G
NV25640DWVLT3G
NV25640MUW3VLT3G*
NV25640UVLT2G*
64 kb
64 kb
64 kb
64 kb
Grade 1 (−40°C to +125°C)
Grade 1 (−40°C to +125°C)
Grade 1 (−40°C to +125°C)
Grade 1 (−40°C to +125°C)
TSSOP−8 (Pb−Free)
SOIC−8 (Pb−Free)
3,000 / Tape & Reel
3,000 / Tape & Reel
3,000 / Tape & Reel
3,000 / Tape & Reel
UDFN−8 (Pb−Free) Wettable Flank
US8 (Pb−Free)
†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging
Specifications Brochure, BRD8011/D.
*Product in developement.
8. All packages are RoHS−compliant (Pb−Free, Halogen−free).
9. The standard lead finish is NiPdAu.
www.onsemi.com
11
MECHANICAL CASE OUTLINE
PACKAGE DIMENSIONS
UDFN8 2x3, 0.5P
CASE 517DH
ISSUE O
1
SCALE 2:1
DATE 06 NOV 2015
NOTES:
A
B
E
D
L
L
1. DIMENSIONING AND TOLERANCING PER
ASME Y14.5M, 1994.
2. CONTROLLING DIMENSION: MILLIMETERS.
3. DIMENSION b APPLIES TO PLATED
TERMINAL AND IS MEASURED BETWEEN
0.15 AND 0.25MM FROM THE TERMINAL TIP.
4. COPLANARITY APPLIES TO THE EXPOSED
PAD AS WELL AS THE TERMINALS.
5. FOR DEVICE OPN CONTAINING W OPTION,
DETAIL B ALTERNATE CONSTRUCTION IS
NOT APPLICABLE.
L1
DETAIL A
ALTERNATE
CONSTRUCTIONS
PIN ONE
INDICATOR
0.05 C
0.05 C
MILLIMETERS
A3
DIM MIN
MAX
0.55
0.05
EXPOSED Cu
MOLD CMPD
A
A1
A3
b
D
D2
E
E2
e
L
0.45
0.00
TOP VIEW
0.13 REF
0.20
0.30
DETAIL B
A1
2.00 BSC
A
1.30
1.50
0.10
0.08
C
C
DETAIL B
ALTERNATE
CONSTRUCTIONS
A3
C
3.00 BSC
1.30
1.50
0.50 BSC
0.30
−−−
0.50
0.15
A1
SIDE VIEW
L1
SEATING
PLANE
NOTE 4
GENERIC
MARKING DIAGRAM*
DETAIL A
D2
L
1
4
1
XXXXX
AWLYWG
E2
XXXXX = Specific Device Code
A
WL
Y
= Assembly Location
= Wafer Lot
= Year
8
5
8X
W
G
= Work Week
= Pb−Free Package
b
e
M
0.10
C A
B
*This information is generic. Please refer to
device data sheet for actual part marking.
Pb−Free indicator, “G” or microdot “ G”,
may or may not be present.
M
0.05
C
NOTE 3
BOTTOM VIEW
RECOMMENDED
SOLDERING FOOTPRINT*
1.56
8X
0.68
1.55 3.40
1
8X
0.30
0.50
PITCH
DIMENSIONS: MILLIMETERS
*For additional information on our Pb−Free strategy and soldering
details, please download the ON Semiconductor Soldering and
Mounting Techniques Reference Manual, SOLDERRM/D.
98AON06579G
DOCUMENT NUMBER:
STATUS:
Electronic versions are uncontrolled except when
accessed directly from the Document Repository. Printed
versions are uncontrolled except when stamped
“CONTROLLED COPY” in red.
ON SEMICONDUCTOR STANDARD
REFERENCE:
DESCRIPTION: UDFN8 2X3, 0.5P
PAGE 1 OF2
DOCUMENT NUMBER:
98AON06579G
PAGE 2 OF 2
ISSUE
REVISION
DATE
06 NOV 2015
O
RELEASED FOR PRODUCTION. REQ. BY I. HYLAND.
ON Semiconductor and
are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice
to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability
arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages.
“Typical” parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All
operating parameters, including “Typicals” must be validated for each customer application by customer’s technical experts. SCILLC does not convey any license under its patent rights
nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications
intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should
Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates,
and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death
associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal
Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.
© Semiconductor Components Industries, LLC, 2015
Case Outline Number:
November, 2015 − Rev. O
517DH
MECHANICAL CASE OUTLINE
PACKAGE DIMENSIONS
SOIC 8, 150 mils
CASE 751BD−01
ISSUE O
DATE 19 DEC 2008
SYMBOL
MIN
NOM
MAX
1.35
A
1.75
A1
b
0.10
0.33
0.19
4.80
5.80
3.80
0.25
0.51
0.25
5.00
6.20
4.00
c
E1
E
D
E
E1
e
h
L
θ
1.27 BSC
0.25
0.40
0º
0.50
1.27
8º
PIN # 1
IDENTIFICATION
TOP VIEW
D
h
A1
θ
A
c
e
b
L
SIDE VIEW
END VIEW
Notes:
(1) All dimensions are in millimeters. Angles in degrees.
(2) Complies with JEDEC MS-012.
98AON34272E
DOCUMENT NUMBER:
STATUS:
Electronic versions are uncontrolled except when
accessed directly from the Document Repository. Printed
versions are uncontrolled except when stamped
“CONTROLLED COPY” in red.
ON SEMICONDUCTOR STANDARD
REFERENCE:
DESCRIPTION: SOIC 8, 150 MILS
PAGE 1 OF2
DOCUMENT NUMBER:
98AON34272E
PAGE 2 OF 2
ISSUE
REVISION
DATE
19 DEC 2008
O
RELEASED FOR PRODUCTION FROM POD #SOIC8−002−01 TO ON
SEMICONDUCTOR. REQ. BY B. BERGMAN.
ON Semiconductor and
are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice
to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability
arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages.
“Typical” parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All
operating parameters, including “Typicals” must be validated for each customer application by customer’s technical experts. SCILLC does not convey any license under its patent rights
nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications
intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should
Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates,
and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death
associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal
Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.
© Semiconductor Components Industries, LLC, 2008
Case Outline Number:
December, 2008 − Rev. 01O
751BD
MECHANICAL CASE OUTLINE
PACKAGE DIMENSIONS
TSSOP8, 4.4x3
CASE 948AL−01
ISSUE O
DATE 19 DEC 2008
b
SYMBOL
MIN
NOM
MAX
A
A1
A2
b
1.20
0.15
1.05
0.30
0.20
3.10
6.50
4.50
0.05
0.80
0.19
0.09
2.90
6.30
4.30
0.90
E
c
E1
D
3.00
6.40
E
E1
e
4.40
0.65 BSC
1.00 REF
0.60
L
L1
0.50
0.75
0º
8º
θ
e
TOP VIEW
D
c
A2
A
q1
A1
L1
L
SIDE VIEW
END VIEW
Notes:
(1) All dimensions are in millimeters. Angles in degrees.
(2) Complies with JEDEC MO-153.
98AON34428E
ON SEMICONDUCTOR STANDARD
DOCUMENT NUMBER:
STATUS:
Electronic versions are uncontrolled except when
accessed directly from the Document Repository. Printed
versions are uncontrolled except when stamped
“CONTROLLED COPY” in red.
REFERENCE:
DESCRIPTION: TSSOP8, 4.4X3
PAGE 1 OF2
DOCUMENT NUMBER:
98AON34428E
PAGE 2 OF 2
ISSUE
REVISION
DATE
O
RELEASED FOR PRODUCTION FROM POD #TSSOP8−004−01 TO ON
SEMICONDUCTOR. REQ. BY B. BERGMAN.
19 DEC 2008
ON Semiconductor and
are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice
to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability
arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages.
“Typical” parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All
operating parameters, including “Typicals” must be validated for each customer application by customer’s technical experts. SCILLC does not convey any license under its patent rights
nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications
intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should
Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates,
and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death
associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal
Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.
© Semiconductor Components Industries, LLC, 2008
Case Outline Number:
December, 2008 − Rev. 01O
948AL
MECHANICAL CASE OUTLINE
PACKAGE DIMENSIONS
US8
CASE 493
ISSUE D
DATE 15 JUL 2015
SCALE 4 :1
NOTES:
X
Y
L
1. DIMENSIONING AND TOLERANCING PER ANSI
Y14.5M, 1982.
A
J
2. CONTROLLING DIMENSION: MILLIMETERS.
3. DIMENSION A DOES NOT INCLUDE MOLD
FLASH, PROTRUSION OR GATE BURR. MOLD
FLASH. PROTRUSION AND GATE BURR SHALL
NOT EXCEED 0.14MM (0.0055”) PER SIDE.
4. DIMENSION B DOES NOT INCLUDE INTERLEAD
FLASH OR PROTRUSION. INTERLEAD FLASH
AND PROTRUSION SHALL NOT EXCEED 0.14MM
(0.0055”) PER SIDE.
8
5
DETAIL E
B
5. LEAD FINISH IS SOLDER PLATING WITH
THICKNESS OF 0.0076−0.0203MM (0.003−0.008”).
6. ALL TOLERANCE UNLESS OTHERWISE
SPECIFIED 0.0508MM (0.0002”).
1
4
R
MILLIMETERS
INCHES
S
DIM
A
B
C
D
F
G
H
J
K
L
M
N
P
MIN
1.90
2.20
0.60
0.17
0.20
MAX
2.10
2.40
0.90
0.25
0.35
MIN
MAX
0.083
0.094
0.035
0.010
0.014
G
P
0.075
0.087
0.024
0.007
0.008
U
C
H
0.50 BSC
0.40 REF
0.020 BSC
0.016 REF
SEATING
PLANE
0.10 (0.004)
T
K
N
D
0.10
0.18
0.10
3.20
6
0.004
0.007
0.004
0.128
6
T
R 0.10 TYP
M
0.00
3.00
0
0.000
0.118
0
M
0.10 (0.004)
T
X
Y
_
_
_
_
0
10
0
10
V
_
_
_
_
0.23
0.23
0.37
0.60
0.34
0.33
0.47
0.80
0.010
0.009
0.015
0.024
0.013
0.013
0.019
0.031
R
S
U
V
0.12 BSC
0.005 BSC
F
DETAIL E
GENERIC
MARKING DIAGRAM*
RECOMMENDED
SOLDERING FOOTPRINT*
8
8X
0.30
XX MG
8X
0.68
G
3.40
1
XX
M
G
= Specific Device Code
= Date Code
= Pb−Free Package
1
0.50
PITCH
DIMENSIONS: MILLIMETERS
(Note: Microdot may be in either location)
*For additional information on our Pb−Free strategy and soldering
details, please download the ON Semiconductor Soldering and
MountingTechniques Reference Manual, SOLDERRM/D.
*This information is generic. Please refer to
device data sheet for actual part marking.
98AON04475D
ON SEMICONDUCTOR STANDARD
DOCUMENT NUMBER:
STATUS:
Electronic versions are uncontrolled except when
accessed directly from the Document Repository. Printed
versions are uncontrolled except when stamped
“CONTROLLED COPY” in red.
NEW STANDARD:
DESCRIPTION: US8
PAGE 1 OF 2
DOCUMENT NUMBER:
98AON04475D
PAGE 2 OF 2
ISSUE
REVISION
DATE
O
A
RELEASED FOR PRODUCTION. REQ BY R. FORNESS
19 MAR 2001
25 JUN 2003
CHANGED DIM “P” TO 0.23 MM MIN, 0.34 MM MAX AND 0.010 IN MIN, 0.013 IN
MAX. REQ BY J. MILLER
B
C
D
ADDED SOLDERING FOOTPRINT. REQ. BY D. TRUHITTE.
MODIFIED SOLDERING FOOTPRINT. REQ. BY B. BECKER.
13 APR 2006
23 MAR 2015
15 JUL 2015
MODIFIED DIMENSION A MIN VALUE AND DIMENSION C MAX VALUE FOR MM.
REQ. BY R. AVILA.
ON Semiconductor and
are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice
to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any
liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental
damages. “Typical” parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over
time. All operating parameters, including “Typicals” must be validated for each customer application by customer’s technical experts. SCILLC does not convey any license under
its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body,
or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death
may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees,
subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of
personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part.
SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.
©
Semiconductor Components Industries, LLC, 2015
Case Outline Number:
July, 2015 − Rev. D
493
ON Semiconductor and
are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.
ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor’s product/patent
coverage may be accessed at www.onsemi.com/site/pdf/Patent−Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein.
ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability
arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages.
Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards,
regardless of any support or applications information provided by ON Semiconductor. “Typical” parameters which may be provided in ON Semiconductor data sheets and/or
specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including “Typicals” must be validated for each customer
application by customer’s technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not
designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification
in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized
application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and
expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such
claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This
literature is subject to all applicable copyright laws and is not for resale in any manner.
PUBLICATION ORDERING INFORMATION
LITERATURE FULFILLMENT:
N. American Technical Support: 800−282−9855 Toll Free
USA/Canada
Europe, Middle East and Africa Technical Support:
Phone: 421 33 790 2910
ON Semiconductor Website: www.onsemi.com
Order Literature: http://www.onsemi.com/orderlit
Literature Distribution Center for ON Semiconductor
19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA
Phone: 303−675−2175 or 800−344−3860 Toll Free USA/Canada
Fax: 303−675−2176 or 800−344−3867 Toll Free USA/Canada
Email: orderlit@onsemi.com
For additional information, please contact your local
Sales Representative
◊
相关型号:
NV2M-1A
Suitable for automobile, automation system, electronic equipment, instrument, meter, telecommunication facilities and remote control facilities
HUAXINAN
©2020 ICPDF网 联系我们和版权申明