OPA2691 [TI]

Dual, Wideband, High Output Current, Operational Amplifier with Current Limit; 双路,宽带,高输出电流,具有电流限制运算放大器
OPA2691
型号: OPA2691
厂家: TEXAS INSTRUMENTS    TEXAS INSTRUMENTS
描述:

Dual, Wideband, High Output Current, Operational Amplifier with Current Limit
双路,宽带,高输出电流,具有电流限制运算放大器

运算放大器
文件: 总27页 (文件大小:373K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
OPA2613  
SBOS249D − JUNE 2003− REVISED APRIL 2004  
Dual, Wideband, High Output Current,  
Operational Amplifier with Current Limit  
FD EATURES  
AD PPLICATIONS  
LOW INPUT NOISE VOLTAGE: 1.8nV/Hz  
HIGH UNITY-GAIN BANDWIDTH: 230MHz  
HIGH GAIN BANDWIDTH PRODUCT: 125MHz  
HIGH OUTPUT CURRENT: 350mA  
LOW INPUT OFFSET VOLTAGE: 0.2mV  
FLEXIBLE SUPPLY RANGE:  
xDSL DIFFERENTIAL LINE DRIVERS  
16-BIT ADC DRIVER  
D
D
D
D
D
D
D
D
D
D
D
LOW NOISE PLL INTEGRATORS  
TRANSIMPEDANCE AMPLIFIERS  
PRECISION BASEBAND I/Q AMPLIFIERS  
ACTIVE FILTERS  
Single +5V to +12V Operation  
Dual 2.5V to 6V Operation  
TS613 IMPROVED REPLACEMENT  
D
LOW SUPPLY CURRENT: 6.0mA/ch  
OPA2613 RELATED PRODUCTS  
DESCRIPTION  
FEATURES  
SINGLES  
DUALS  
OPA2614  
OPA2690  
OPA2353  
OPA2691  
OPA2677  
TRIPLES  
The OPA2613 offers very low 1.8nVHz input noise in a  
wideband, unity-gain stable, voltage-feedback  
High Gain Stable  
High Slew Rate VFB  
R/R Input/Output VFB  
Current-Feedback  
Current-Feedback  
OPA690  
OPA353  
OPA691  
OPA3690  
architecture. Intended for xDSL driver applications, the  
OPA2613 also supports this low input noise with  
exceptionally low harmonic distortion, particularly in  
differential configurations. Adequate output current is  
provided to drive the potentially heavy load of a  
twisted-pair line. Harmonic distortion for a 2VPP differential  
output operating from +5V to +12V supplies is −95dBc  
through 1MHz input frequencies. Operating on a low  
6.0mA/ch supply current, the OPA2613 can satisfy most  
xDSL driver requirements over a wide range of possible  
supply voltagefrom a single +5 condition, to 5V, on up  
to a single +12V design.  
OPA3691  
OPA2613  
RO  
n:1  
xDSL Driver  
RO  
General-purpose applications on a single +5V supply will  
benefit from the high input and output voltage swing  
available on this reduced supply voltage. Low-cost  
precision integrators for PLLs will also benefit from the low  
voltage noise and offset voltage. Baseband I/Q receiver  
channels can achieve almost perfect channel match with  
noise and distortion to support signals through 5MHz with  
> 14-bit dynamic range.  
500  
1kΩ  
500Ω  
OPA2822  
500Ω  
1kΩ  
Very high line power requirements can be supported using  
the thermally-enhanced heat slug package. Soldered into  
a standard printed circuit board, this heat slug reduces the  
thermal impedance junction-to-ambient to < 50°C/W.  
xDSL Receiver  
OPA2822  
500  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments  
semiconductor products and disclaimers thereto appears at the end of this data sheet.  
All trademarks are the property of their respective owners.  
ꢀꢁ ꢂ ꢃꢄ ꢅ ꢆꢇ ꢂꢈ ꢃ ꢉꢆꢉ ꢊꢋ ꢌꢍ ꢎ ꢏꢐ ꢑꢊꢍꢋ ꢊꢒ ꢓꢔ ꢎ ꢎ ꢕꢋꢑ ꢐꢒ ꢍꢌ ꢖꢔꢗ ꢘꢊꢓ ꢐꢑꢊ ꢍꢋ ꢙꢐ ꢑꢕꢚ ꢀꢎ ꢍꢙꢔ ꢓꢑꢒ  
ꢓ ꢍꢋ ꢌꢍꢎ ꢏ ꢑꢍ ꢒ ꢖꢕ ꢓ ꢊ ꢌꢊ ꢓ ꢐ ꢑꢊ ꢍꢋꢒ ꢖ ꢕꢎ ꢑꢛꢕ ꢑꢕ ꢎ ꢏꢒ ꢍꢌ ꢆꢕꢜ ꢐꢒ ꢇꢋꢒ ꢑꢎ ꢔꢏ ꢕꢋꢑ ꢒ ꢒꢑ ꢐꢋꢙ ꢐꢎ ꢙ ꢝ ꢐꢎ ꢎ ꢐ ꢋꢑꢞꢚ  
ꢀꢎ ꢍ ꢙꢔꢓ ꢑ ꢊꢍ ꢋ ꢖꢎ ꢍ ꢓ ꢕ ꢒ ꢒ ꢊꢋ ꢟ ꢙꢍ ꢕ ꢒ ꢋꢍꢑ ꢋꢕ ꢓꢕ ꢒꢒ ꢐꢎ ꢊꢘ ꢞ ꢊꢋꢓ ꢘꢔꢙ ꢕ ꢑꢕ ꢒꢑꢊ ꢋꢟ ꢍꢌ ꢐꢘ ꢘ ꢖꢐ ꢎ ꢐꢏ ꢕꢑꢕ ꢎ ꢒꢚ  
Copyright 2003-2004, Texas Instruments Incorporated  
www.ti.com  
www.ti.com  
SBOS249D − JUNE 2003− REVISED APRIL 2004  
(1)  
ABSOLUTE MAXIMUM RATINGS  
ELECTROSTATIC  
Supply Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6.5V  
Internal Power Dissipation . . . . . . . . . See Thermal Characteristics  
Differential Input Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1.2V  
DISCHARGE SENSITIVITY  
This integrated circuit can be damaged by ESD. Texas Instruments  
recommends that all integrated circuits be handled with appropriate  
precautions. Failure to observe proper handling and installation  
procedures can cause damage.  
Input Voltage Range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .  
V
S
Storage Temperature Range . . . . . . . . . . . . . . . . . . −40°C to +125°C  
Lead Temperature (SO-8, PSO-8) . . . . . . . . . . . . . . . . . . . . . . +260°C  
ESD damage can range from subtle performance degradation to  
complete device failure. Precision integrated circuits may be more  
susceptible to damage because very small parametric changes could  
cause the device not to meet its published specifications.  
Junction Temperature (T ) . . . . . . . . . . . . . . . . . . . . . . . . . . . +150°C  
J
ESD Rating (Human Body Model) . . . . . . . . . . . . . . . . . . . . 2000V  
(Machine Model) . . . . . . . . . . . . . . . . . . . . . . . . . . 200V  
(Charge Device Model) . . . . . . . . . . . . . . . . . . . 1500V  
(1)  
Stresses above these ratings may cause permanent damage.  
Exposure to absolute maximum conditions for extended periods  
may degrade device reliability. These are stress ratings only, and  
functional operation of the device at these or any other conditions  
beyond those specified is not supported.  
ORDERING INFORMATION  
SPECIFIED  
TEMPERATURE  
RANGE  
PACKAGE  
DESIGNATOR  
PACKAGE  
MARKING  
ORDERING  
NUMBER  
TRANSPORT  
MEDIA, QUANTITY  
PRODUCT  
PACKAGE−LEAD  
(1)  
OPA2613  
SO-8  
D
−40°C to +85°C  
OPA2613  
OPA2613ID  
Rails, 100  
OPA2613IDR  
Tape and Reel, 2500  
OPA2613  
PSO-8  
DTJ  
−40°C to +85°C  
OPA2613H  
OPA2613IDTJ  
Rails, 100  
OPA2613IDTJR  
Tape and Reel, 2500  
(1)  
For the most current specification and package information, refer to our web site at www.ti.com.  
PIN CONFIGURATION  
SO, PSO  
Top View  
OPA2613  
Out A  
1
2
3
4
8
7
6
5
+VS  
In A  
+In A  
Out B  
In B  
+In B  
VS  
2
www.ti.com  
ꢂ ꢀꢉ ꢠꢡꢢ ꢣ  
SBOS249D − JUNE 2003− REVISED APRIL 2004  
ELECTRICAL CHARACTERISTICS: V = 6V  
S
Boldface limits are tested at +25°C.  
R
F
= 402, R = 100, and G = +2, unless otherwise noted. See Figure 1 for AC performance only.  
L
OPA2613ID, OPA2613IDTJ  
MIN/MAX OVER TEMPERATURE  
TYP  
TEST  
0°C to  
−40°C to  
MIN/  
MAX  
LEVEL  
(1)  
(2)  
(2)  
(3)  
PARAMETER  
TEST CONDITIONS  
+25°C  
+25°C  
+70°C  
+85°C  
UNITS  
AC Performance (see Figure 1)  
Small-Signal Bandwidth  
G = +1, V = 0.1V , R = 0Ω  
230  
110  
13  
125  
5
MHz  
MHz  
MHz  
MHz  
MHz  
dB  
typ  
min  
min  
min  
typ  
typ  
typ  
min  
typ  
typ  
typ  
C
B
B
B
C
C
C
B
C
C
C
O
PP  
F
G = +2, V = 0.1V  
80  
10  
95  
75  
9
70  
9
O
PP  
G = +10, V = 0.1V  
O
PP  
Gain-Bandwidth Product  
Bandwidth for 0.1dB Gain Flatness  
Peaking at a Gain of +1  
Large-Signal Bandwidth  
Slew Rate  
G 20  
80  
75  
G = +2, V < 0.1V  
O
PP  
V
< 0.1V  
1
O
PP  
G = +2, V = 2V  
22  
70  
3.6  
55  
40  
MHz  
V/µs  
ns  
O
PP  
G = +2, 4V step  
56  
4.8  
68  
51  
51  
5.4  
71  
53  
50  
5.5  
72  
54  
Rise-and-Fall Time  
Settling Time to 0.02%  
0.1%  
G = +2, V = 0.2V Step  
O
G = +2, V = 2V Step  
ns  
O
G = +2, V = 2V Step  
ns  
O
Harmonic Distortion  
2nd-Harmonic  
G = +2, f = 1MHz, V = 2V  
O
PP  
R
= 20Ω  
500Ω  
= 20Ω  
−70  
−95  
−84  
−97  
1.8  
−63  
−90  
−80  
−92  
2.0  
−61  
−88  
−78  
−90  
2.1  
−60  
−87  
−77  
−89  
2.3  
dBc  
dBc  
max  
max  
max  
max  
max  
max  
typ  
B
B
B
B
B
B
C
C
C
L
R
L
3rd-Harmonic  
R
dBc  
L
R
500Ω  
dBc  
L
Input Voltage Noise  
Input Current Noise  
Differential Gain  
f > 10kHz  
nV/Hz  
pA/Hz  
%
f > 10kHz  
1.7  
2.1  
2.2  
2.4  
G = +2, PAL, V = 1.4V , R = 150Ω  
0.02  
0.03  
−80  
O
P
L
Differential Phase  
G = +2, PAL, V = 1.4V , R = 150Ω  
deg  
typ  
O
P
L
Channel-to-Channel Crosstalk  
f = 1MHz, Input Referred  
dBc  
typ  
(4)  
DC Performance  
Open-Loop Gain (A  
)
V
= 0V, R = 100Ω  
97  
92  
92  
1.15  
3.3  
−13  
−30  
520  
5
91  
1.2  
dB  
mV  
min  
max  
max  
max  
max  
max  
max  
A
A
B
A
B
A
B
OL  
Input Offset Voltage  
O
L
V
V
V
V
V
V
= 0V  
= 0V  
= 0V  
= 0V  
= 0V  
= 0V  
0.2  
1.0  
CM  
CM  
CM  
CM  
CM  
CM  
Average Offset Voltage Drift  
Input Bias Current  
3.3  
µV/°C  
µA  
nA/°C  
nA  
−6  
50  
−12  
300  
−14.5  
−35  
750  
7
Average Bias Current Drift (Magnitude)  
Input Offset Current  
Average Offset Bias Current Drift  
nA/°C  
Input  
(5)  
Common-Mode Input Range (CMIR)  
4.7  
4.5  
88  
4.5  
87  
4.4  
86  
V
min  
min  
A
A
Common-Mode Rejection Ratio (CMRR)  
Input Impedance  
V
=
1V  
= 0  
100  
dB  
CM  
Differential-Mode  
V
V
18 0.6  
7 1  
kΩ pF  
MΩ pF  
typ  
typ  
C
C
CM  
CM  
Common-Mode  
= 0  
Output  
Output Voltage Swing  
No Load  
5.0  
4.9  
4.8  
4.7  
4.8  
4.7  
4.7  
4.6  
V
V
min  
min  
min  
min  
typ  
A
A
A
A
C
C
100Ω  
= 0, Linear Operation  
Current Output, Sourcing  
Current Output, Sinking  
Short-Circuit Current  
V
V
+350  
−350  
500  
+280  
−280  
+240  
−240  
+220  
−220  
mA  
mA  
mA  
O
= 0, Linear Operation  
O
Output Shorted to Ground  
G = +2, f = 100kHz  
Closed-Loop Output Impedance  
0.01  
typ  
(1)  
(2)  
Junction temperature = ambient for +25°C tested specifications.  
Junction temperature = ambient at low temperature limit; junction temperature = ambient +23°C at high temperature limit for over temperature  
tested specifications.  
Test levels: (A) 100% tested at +25°C. Over temperature limits by characterization and simulation. (B) Limits set by characterization and  
simulation.(C) Typical value only for information.  
(3)  
(4)  
(5)  
(6)  
Current is considered positive-out-of-node. V  
CM  
is the input common-mode voltage.  
Tested < 3dB below minimum CMRR specification at CMIR limits.  
Heat slug soldered to heat spreading plane. This plane should be electrically floating or at V voltage.  
S
3
www.ti.com  
SBOS249D − JUNE 2003− REVISED APRIL 2004  
ELECTRICAL CHARACTERISTICS: V = 6V (continued)  
S
Boldface limits are tested at +25°C.  
R
F
= 402, R = 100, and G = +2, unless otherwise noted. See Figure 1 for AC performance only.  
L
OPA2613ID, OPA2613IDTJ  
TYP  
MIN/MAX OVER TEMPERATURE  
TEST  
0°C to  
−40°C to  
MIN/  
MAX  
LEVEL  
(2)  
(2)  
(1)  
+25°C  
(3)  
+70°C  
+85°C  
PARAMETER  
TEST CONDITIONS  
+25°C  
UNITS  
Power Supply  
Specified Operating Voltage  
Maximum Operating Voltage Range  
Maximum Quiescent Current  
Minimum Quiescent Current  
Power-Supply Rejection Ratio (−PSRR)  
6
V
typ  
max  
max  
min  
min  
C
A
A
A
A
6.3  
12.4  
11.6  
90  
6.3  
12.8  
11.2  
88  
6.3  
13  
11  
V
V
V
=
=
6V, both channels  
6V, both channels  
Input Referred  
12  
12  
95  
mA  
mA  
dB  
S
S
87  
Thermal Characteristics  
−40 to  
+85  
Specified Operating Range D Package  
°C  
typ  
C
Thermal Resistance, q  
JA  
Junction-to-Ambient  
D
SO-8  
125  
°C/W  
°C/W  
typ  
typ  
C
C
(6)  
DTJ  
PSO-8  
50  
(1)  
(2)  
Junction temperature = ambient for +25°C tested specifications.  
Junction temperature = ambient at low temperature limit; junction temperature = ambient +23°C at high temperature limit for over temperature  
tested specifications.  
Test levels: (A) 100% tested at +25°C. Over temperature limits by characterization and simulation. (B) Limits set by characterization and  
simulation.(C) Typical value only for information.  
(3)  
(4)  
(5)  
(6)  
Current is considered positive-out-of-node. V  
CM  
is the input common-mode voltage.  
Tested < 3dB below minimum CMRR specification at CMIR limits.  
Heat slug soldered to heat spreading plane. This plane should be electrically floating or at V voltage.  
S
4
www.ti.com  
ꢂ ꢀꢉ ꢠꢡꢢ ꢣ  
SBOS249D − JUNE 2003− REVISED APRIL 2004  
ELECTRICAL CHARACTERISTICS: V = +5V  
S
Boldface limits are tested at +25°C.  
R
F
= 402, R = 100, and G = +2, unless otherwise noted. See Figure 3 for AC performance only.  
L
OPA2613ID, OPA2613IDTJ  
MIN/MAX OVER TEMPERATURE  
TYP  
TEST  
0°C to  
−40°C to  
MIN/  
MAX  
LEVEL  
(1)  
(2)  
(2)  
(3)  
PARAMETER  
TEST CONDITIONS  
+25°C  
+25°C  
+70°C  
+85°C  
UNITS  
AC Performance (see Figure 3)  
Small-Signal Bandwidth  
G = +1, V = 0.1V , R = 0Ω  
230  
105  
12  
MHz  
MHz  
MHz  
MHz  
MHz  
dB  
typ  
min  
min  
min  
typ  
typ  
typ  
min  
typ  
typ  
typ  
C
B
B
B
C
C
C
B
B
B
B
O
PP  
F
G = +2, V = 0.1V  
75  
10  
93  
69  
8
68  
8
O
PP  
G = +10, V = 0.1V  
O
PP  
Gain-Bandwidth Product  
Bandwidth for 0.1dB Gain Flatness  
Peaking at a Gain of +1  
Large-Signal Bandwidth  
Slew Rate  
G 20  
118  
5
78  
76  
G = +2, V < 0.1V  
O
PP  
V
< 0.1V  
2.6  
21  
O
PP  
G = +2, V = 2V  
MHz  
V/µs  
ns  
O
PP  
G = +2, 2V step  
60  
47  
5.0  
78  
62  
46  
5.6  
80  
64  
46  
5.7  
81  
64  
Rise-and-Fall Time  
Settling Time to 0.02%  
0.1%  
G = +2, V = 0.2V Step  
3.8  
63  
O
G = +2, V = 2V Step  
ns  
O
G = +2, V = 2V Step  
52  
ns  
O
Harmonic Distortion  
2nd-Harmonic  
G = +2, f = 1MHz, V = 2V  
O
PP  
R
= 20to V /2  
−67  
−82  
−84  
−94  
1.9  
−60  
−79  
−78  
−89  
2.1  
−58  
−77  
−76  
−87  
2.2  
−57  
−76  
−75  
−86  
2.4  
dBc  
dBc  
max  
max  
max  
max  
max  
max  
typ  
B
B
B
B
B
B
C
L
S
R
500to V /2  
L
S
3rd-Harmonic  
R
= 20to V /2  
dBc  
L
S
R
500to V /2  
dBc  
L
S
Input Voltage Noise  
f > 10kHz  
nV/Hz  
pA/Hz  
dBc  
Input Current Noise  
f > 10kHz  
1.7  
2.1  
2.2  
2.4  
Channel-to-Channel Crosstalk  
f = 1MHz, Input Referred  
−80  
(4)  
DC Performance  
Open-Loop Gain (A  
)
V
= 0V, R = 100Ω  
95  
91  
89  
1.15  
3.3  
−12  
−35  
520  
5
88  
1.2  
dB  
mV  
min  
max  
max  
max  
max  
max  
max  
A
A
B
A
B
A
B
OL  
Input Offset Voltage  
O
L
V
V
V
V
V
V
= 0V  
= 0V  
= 0V  
= 0V  
= 0V  
= 0V  
0.2  
1.0  
CM  
CM  
CM  
CM  
CM  
CM  
Average Offset Voltage Drift  
Input Bias Current  
3.3  
µV/°C  
µA  
nA/°C  
nA  
−6  
50  
11  
300  
−13.5  
−35  
750  
7
Average Bias Current Drift (Magnitude)  
Input Offset Current  
Average Offset Bias Current Drift  
nA/°C  
Input  
Least Positive Input Voltage  
Most Positive Input Voltage  
Common-Mode Rejection Ratio (CMRR)  
Input Impedance  
1.2  
3.8  
95  
1.4  
3.6  
85  
1.4  
3.6  
84  
1.5  
3.5  
83  
V
V
max  
min  
min  
A
A
A
A
C
C
V
=
1V  
= 0  
dB  
CM  
Differential-Mode  
V
V
15 1  
5 1.3  
kΩ pF  
MΩ pF  
typ  
typ  
CM  
CM  
Common-Mode  
= 0  
Output  
Most Positive Output Voltage  
No Load  
4.0  
3.95  
1.0  
3.85  
3.8  
3.8  
3.75  
1.2  
3.75  
3.7  
V
V
min  
min  
min  
min  
typ  
A
A
A
A
C
C
C
C
100Load to 2.5V  
No Load  
Least Positive Output Voltage  
1.15  
1.20  
1.25  
1.3  
V
100Load to 2.5V  
= 0, Linear Operation  
= 0, Linear Operation  
1.05  
+300  
−300  
400  
1.25  
V
Current Output, Sourcing  
Current Output, Sinking  
Short-Circuit Current  
V
V
mA  
mA  
mA  
O
O
typ  
Output Shorted to Mid-Supply  
G = +2, f = 100kHz  
typ  
Closed-Loop Output Impedance  
0.01  
typ  
(1)  
(2)  
Junction temperature = ambient for +25°C tested specifications.  
Junction temperature = ambient at low temperature limit; junction temperature = ambient +23°C at high temperature limit for over temperature  
tested specifications.  
Test levels: (A) 100% tested at +25°C. Over temperature limits by characterization and simulation. (B) Limits set by characterization and  
simulation.(C) Typical value only for information.  
(3)  
(4)  
(5)  
(6)  
Current is considered positive-out-of-node. V  
CM  
is the input common-mode voltage.  
Tested < 3dB below minimum CMRR specification at CMIR limits.  
Heat slug soldered to heat spreading plane. This plane should be electrically floating or at V voltage.  
S
5
ꢡꢢ  
www.ti.com  
SBOS249D − JUNE 2003− REVISED APRIL 2004  
ELECTRICAL CHARACTERISTICS: V = +5V (continued)  
S
Boldface limits are tested at +25°C.  
R
F
= 402, R = 100, and G = +2, unless otherwise noted. See Figure 3 for AC performance only.  
L
OPA2613ID, OPA2613IDTJ  
TYP  
MIN/MAX OVER TEMPERATURE  
TEST  
0°C to  
−40°C to  
MIN/  
MAX  
LEVEL  
(2)  
(2)  
(1)  
+25°C  
(3)  
+70°C  
+85°C  
PARAMETER  
TEST CONDITIONS  
+25°C  
UNITS  
Power Supply  
Specified Operating Voltage  
5
V
typ  
max  
max  
min  
typ  
C
A
A
A
C
Maximum Operating Voltage Range  
Maximum Quiescent Current  
12.6  
11.0  
9.4  
12.6  
11.3  
9.4  
12.6  
11.5  
9.1  
V
V
V
=
=
6V, both channels  
6V, both channels  
Input Referred  
10.5  
10.5  
95  
mA  
mA  
dB  
S
S
Minimum Quiescent Current  
Power-Supply Rejection Ratio (−PSRR)  
Thermal Characteristics  
−40 to  
+85  
Specified Operating Range D Package  
°C  
typ  
C
Thermal Resistance, q  
JA  
Junction-to-Ambient  
D
SO-8  
125  
°C/W  
°C/W  
typ  
typ  
C
C
(6)  
DTJ  
PSO-8  
50  
(1)  
(2)  
Junction temperature = ambient for +25°C tested specifications.  
Junction temperature = ambient at low temperature limit; junction temperature = ambient +23°C at high temperature limit for over temperature  
tested specifications.  
Test levels: (A) 100% tested at +25°C. Over temperature limits by characterization and simulation. (B) Limits set by characterization and  
simulation.(C) Typical value only for information.  
(3)  
(4)  
(5)  
(6)  
Current is considered positive-out-of-node. V  
CM  
is the input common-mode voltage.  
Tested < 3dB below minimum CMRR specification at CMIR limits.  
Heat slug soldered to heat spreading plane. This plane should be electrically floating or at V voltage.  
S
6
www.ti.com  
ꢂ ꢀꢉ ꢠꢡꢢ ꢣ  
SBOS249D − JUNE 2003− REVISED APRIL 2004  
TYPICAL CHARACTERISTICS: V = 6V  
S
At T = +25°C, G = +2, R = 402, and R = 100, unless otherwise noted.  
A
F
L
NONINVERTING SMALL−SIGNAL  
FREQUENCY RESPONSE  
INVERTING SMALL−SIGNAL  
FREQUENCY RESPONSE  
6
3
0
3
6
9
6
3
0
3
6
9
VO = 100mVPP  
G = +1  
G = +2  
G =  
1
G =  
4
G = +8  
G = +4  
G =  
2
12  
15  
18  
12  
15  
18  
G =  
8
See Figure 1  
See Figure 2  
1
10  
Frequency (MHz)  
100  
500  
1
10  
Frequency (MHz)  
100  
500  
NONINVERTING LARGE−SIGNAL  
FREQUENCY RESPONSE  
INVERTING LARGE−SIGNAL  
FREQUENCY RESPONSE  
12  
9
6
3
0
VO = 100mVPP  
VO = 100mVPP  
VO = 500mVPP  
VO = 1VPP  
6
VO = 500mVPP  
3
3
6
9
VO = 2VPP  
VO = 2VPP  
0
VO = 1VPP  
3
VO = 5VPP  
VO = 5VPP  
6
12  
15  
18  
9
See Figure 1  
See Figure 2  
12  
1
10  
100  
500  
1
10  
100  
500  
Frequency (MHz)  
Frequency (MHz)  
INVERTING PULSE RESPONSE  
NONINVERTING PULSE RESPONSE  
3
2
1
0
0.3  
3
2
1
0
1
2
3
0.3  
G = 1V/V  
G = +2V/V  
Left Scale  
Left Scale  
4VPP  
4VPP  
0.2  
0.1  
0
0.2  
0.1  
0
Large Signal  
Large Signal  
Right Scale  
Right Scale  
200mVPP  
Small Signal  
200mVPP  
Small Signal  
0.1  
0.2  
0.3  
1
2
3
0.1  
0.2  
0.3  
See Figure 2  
See Figure 1  
Time (50ns/div)  
Time (50ns/div)  
7
www.ti.com  
SBOS249D − JUNE 2003− REVISED APRIL 2004  
TYPICAL CHARACTERISTICS: V = 6V (continued)  
S
At T = +25°C, G = +2, R = 402, and R = 100, unless otherwise noted.  
A
F
L
HARMONIC DISTORTION vs OUTPUT VOLTAGE  
HARMONIC DISTORTION vs FREQUENCY  
G = +2  
60  
70  
80  
90  
60  
70  
80  
90  
G = +2  
f = 1MHz  
RL = 100  
RL = 100  
2nd−Harmonic  
2nd−Harmonic  
3rd−Harmonic  
3rd−Harmonic  
Single Channel (see Figure 1)  
Single Channel (see Figure 1)  
100  
100  
0.1  
1
10  
0.1  
1
10  
Output Voltage (VPP  
)
Frequency (MHz)  
HARMONIC DISTORTION vs NONINVERTING GAIN  
HARMONIC DISTORTION vs INVERTING GAIN  
VO = 2VPP  
f = 1MHz  
60  
70  
80  
90  
60  
70  
80  
90  
VO = 2VPP  
f = 1MHz  
RL = 100  
RL = 100  
2nd−Harmonic  
2nd−Harmonic  
3rd−Harmonic  
3rd−Harmonic  
Single Channel (see Figure 2)  
Single Channel (see Figure 1)  
100  
100  
1
10  
1
10  
Gain Magnitude (V/V)  
Gain Magnitude (V/V)  
HARMONIC DISTORTION vs LOAD RESISTANCE  
60  
70  
80  
90  
VO = 2VPP  
f = 1MHz  
2nd−Harmonic  
3rd−Harmonic  
Single Channel (see Figure 1)  
100  
100  
10  
1000  
Load Resistance ()  
8
www.ti.com  
ꢂ ꢀꢉ ꢠꢡꢢ ꢣ  
SBOS249D − JUNE 2003− REVISED APRIL 2004  
TYPICAL CHARACTERISTICS: V = 6V (continued)  
S
At T = +25°C, G = +2, R = 402, and R = 100, unless otherwise noted.  
A
F
L
MAXIMUM OUTPUT SWING  
vs LOAD RESISTANCE  
OUTPUT VOLTAGE AND CURRENT LIMITATIONS  
6
5
4
3
2
1
0
6
5
4
3
2
1
0
1
2
3
4
5
6
RL = 100  
RL = 50  
RL = 25  
1
2
3
4
5
6
1W Internal Power  
Single Channel  
See Figure 1  
10  
100  
1000  
100  
400  
300  
200  
0
100  
200  
300  
400  
Load Resistance ()  
IO (mA)  
INPUT VOLTAGE AND CURRENT NOISE DENSITY  
CHANNEL−TO−CHANNEL CROSSTALK  
Input Referred  
10  
30  
40  
50  
60  
70  
80  
90  
Voltage Noise 1.8nV/ Hz  
Current Noise 1.7pA/ Hz  
1
102  
103  
104  
105  
106  
107  
1
10  
100  
Frequency (MHz)  
Frequency (Hz)  
RECOMMENDED RS vs CAPACITIVE LOAD  
FREQUENCY RESPONSE vs CAPACITIVE LOAD  
CL = 22pF  
CL = 10pF  
30  
20  
10  
0
3
0
CL = 100pF  
CL = 47pF  
3
6
9
R
S
1/2  
OPA2613  
C
1k  
L
12  
15  
18  
402Ω  
402Ω  
1k is optional.  
1
10  
100  
1000  
1
10  
Frequency (MHz)  
100  
500  
Capacitive Load (pF)  
9
ꢡꢢ  
www.ti.com  
SBOS249D − JUNE 2003− REVISED APRIL 2004  
TYPICAL CHARACTERISTICS: V = 6V (continued)  
S
At T = +25°C, G = +2, R = 402, and R = 100, unless otherwise noted.  
A
F
L
OPEN−LOOP GAIN AND PHASE  
CMRR AND PSRR vs FREQUENCY  
+PSRR  
120  
100  
80  
60  
40  
20  
0
0
120  
100  
80  
60  
40  
20  
0
30  
20 log (AOL  
)
CMRR  
60  
AOL  
PSRR  
90  
120  
150  
180  
210  
20  
100  
100  
1k  
10k  
100k  
1M  
10M  
100M  
1k  
10k  
100k  
1M  
10M  
100M  
1G  
Frequency (Hz)  
Frequency (Hz)  
CLOSED−LOOP OUTPUT IMPEDANCE  
vs FREQUENCY  
VIDEO DIFFERENTIAL GAIN/DIFFERENTIAL PHASE  
G = +2  
100  
10  
0.14  
0.12  
0.10  
0.08  
0.06  
0.04  
0.02  
0
0.28  
0.24  
0.20  
0.16  
0.12  
0.08  
0.04  
0
φ
d , Negative Video  
VS  
= 5V  
1
dG, Positive Video  
0.1  
0.01  
0.001  
0.0001  
φ
d , Positive Video  
dG, Negative Video  
10k  
100k  
1M  
10M  
100M  
1
2
3
4
5
6
7
8
9
10  
Frequency (Hz)  
Video Loads  
INVERTING OVERDRIVE RECOVERY  
NONINVERTING OVERDRIVE RECOVERY  
Input  
8
6
4
2
0
8
6
4
2
0
10  
5
G =  
L = 100  
1
8
6
4
2
0
2
4
6
8
4
3
2
1
0
Input  
R
Output  
1
2
3
4
5
2
4
6
8
2
4
6
8
G = +2  
RL = 100  
See Figure 1  
Output  
See Figure 2  
10  
Time (100ns/div)  
Time (100ns/div)  
10  
www.ti.com  
ꢂ ꢀꢉ ꢠꢡꢢ ꢣ  
SBOS249D − JUNE 2003− REVISED APRIL 2004  
TYPICAL CHARACTERISTICS: V = 6V (continued)  
S
At T = +25°C, G = +2, R = 402, and R = 100, unless otherwise noted.  
A
F
L
SUPPLY AND OUTPUT CURRENT vs TEMPERATURE  
12.3  
TYPICAL DC DRIFT OVER TEMPERATURE  
300  
290  
280  
270  
260  
250  
1
0.5  
0
10  
5
Sourcing and Sinking Current  
12.2  
12.1  
12.0  
11.9  
11.8  
Left Scale  
(10 Times Input Offset Current) 10 x IOS  
Input Offset Voltage (VIO)  
Supply Current  
Right Scale  
0
0.5  
5
Inverting Bias Current (IB)  
1  
10  
125  
50  
25  
0
25  
50  
75  
100  
25  
50  
0
25  
50  
75  
100  
125  
Ambient Temperature (_C)  
_
Ambient Temperature ( C)  
COMMON−MODE INPUT RANGE AND OUTPUT SWING  
vs SUPPLY VOLTAGE  
6
5
4
3
2
1
0
RL = 100  
V Input Voltage  
Output Voltage  
+V Input Voltage  
+Output Voltage  
3.0 3.5  
2.5  
4.0  
4.5  
5.0  
5.5  
6
Supply Voltage ( V)  
11  
ꢡꢢ  
www.ti.com  
SBOS249D − JUNE 2003− REVISED APRIL 2004  
TYPICAL CHARACTERISTICS: V = 6V, Differential Configuration  
S
At T = +25°C, Differential Gain = 4, R = 402, and R = 70, unless otherwise noted. See Figure 5 for AC performance only.  
A
F
L
DIFFERENTIAL SMALL−SIGNAL  
FREQUENCY RESPONSE  
DIFFERENTIAL LARGE−SIGNAL  
FREQUENCY RESPONSE  
15  
12  
9
3
0
RL = 70  
RL = 70  
VO = 200mVPP  
GD = +4  
GD = +1  
GD = 2  
VO = 0.2VPP  
VO = 1VPP  
3
6
9
6
VO = 2VPP  
3
GD = +4  
GD = +8  
See Figure 5  
VO = 5VPP  
See Figure 5  
0
1
10  
Frequency (MHz)  
100  
200  
1
10  
100  
Frequency (MHz)  
DIFFERENTIAL DISTORTION vs LOAD RESISTANCE  
GD = +4  
DIFFERENTIAL DISTORTION vs FREQUENCY  
GD = 4  
85  
90  
95  
55  
3rd−Harmonic  
f = 1MHz  
3rd−Harmonic  
RL = 70  
65  
75  
85  
95  
VO = 2VPP  
VO = 2VPP  
2nd−Harmonic  
2nd−Harmonic  
105  
115  
See Figure 5  
See Figure 5  
10  
100  
100  
Resistance ( )  
1k  
0.1  
1
10  
Frequency (MHz)  
DIFFERENTIAL DISTORTION  
vs OUTPUT VOLTAGE  
70  
75  
80  
85  
90  
95  
GD = 4  
RL = 70  
f = 1MHz  
3rd−Harmonic  
2nd−Harmonic  
100  
105  
See Figure 5  
0.1  
1
Output Voltage Swing (VPP  
10  
20  
)
12  
www.ti.com  
ꢂ ꢀꢉ ꢠꢡꢢ ꢣ  
SBOS249D − JUNE 2003− REVISED APRIL 2004  
TYPICAL CHARACTERISTICS: V = +5V  
S
At T = +25°C, G = +2, R = 402, and R = 100, unless otherwise noted.  
A
F
L
NONINVERTING SMALL−SIGNAL  
FREQUENCY RESPONSE  
INVERTING SMALL−SIGNAL  
FREQUENCY RESPONSE  
3
0
3
6
9
3
0
3
6
9
VO = 100mVPP  
G = +1  
VO = 100mVPP  
G =  
1
RL = 100 to VS/2  
RL = 100 to VS/2  
G =  
2
G = +2  
G =  
4
G = +8  
G = +4  
G =  
8
See Figure 3  
See Figure 4  
1
10  
Frequency (MHz)  
100  
500  
1
10  
Frequency (MHz)  
100  
300  
NONINVERTING LARGE−SIGNAL  
FREQUENCY RESPONSE  
INVERTING LARGE−SIGNAL  
FREQUENCY RESPONSE  
9
3
G = +2  
G =  
1
VO = 0.1VPP  
VO = 0.1VPP  
RL = 100 to VS/2  
RL = 100 to VS/2  
6
3
0
3
6
0
3
6
9
VO = 0.5VPP  
VO = 0.5VPP  
VO = 1VPP  
VO = 1VPP  
VO = 2VPP  
VO = 2VPP  
See Figure 3  
See Figure 4  
12  
1
10  
Frequency (MHz)  
100  
300  
1
10  
Frequency (MHz)  
100  
300  
NONINVERTING PULSE RESPONSE  
G = +2V/V  
INVERTING PULSE RESPONSE  
4.5  
4.1  
3.7  
3.3  
2.9  
2.5  
2.1  
1.7  
1.3  
0.9  
0.5  
3.0  
2.9  
2.8  
2.7  
2.6  
2.5  
2.4  
2.3  
2.2  
2.1  
2.0  
4.5  
4.1  
3.7  
3.3  
2.9  
2.5  
2.1  
1.7  
1.3  
0.9  
0.5  
3.0  
2.9  
2.8  
2.7  
2.6  
2.5  
2.4  
2.3  
2.2  
2.1  
2.0  
G = 1V/V  
RL = 100to VS/2  
RL = 100to VS/2  
Left Scale  
Left Scale  
2VPP  
2VPP  
Large Signal  
Large Signal  
Right Scale  
Right Scale  
200mVPP  
200mVPP  
Small Signal  
Small Signal  
See Figure 3  
See Figure 4  
Time (50ns/div)  
Time (50ns/div)  
13  
www.ti.com  
SBOS249D − JUNE 2003− REVISED APRIL 2004  
TYPICAL CHARACTERISTICS: V = +5V (continued)  
S
At T = +25°C, G = +2, R = 402, and R = 100, unless otherwise noted.  
A
F
L
HARMONIC DISTORTION vs OUTPUT VOLTAGE  
f = 1MHz  
HARMONIC DISTORTION vs FREQUENCY  
VO = 2VPP  
70  
80  
90  
60  
70  
80  
90  
2nd−Harmonic  
G = +2  
RL = 100 to VS/2  
RL = 100 to VS/2  
2nd−Harmonic  
3rd−Harmonic  
3rd−Harmonic  
100  
110  
Single Channel  
(see Figure 3)  
100  
0.1  
1
5
0.1  
1
10  
Output Voltage (VPP  
)
Frequency (MHz)  
HARMONIC DISTORTION vs INVERTING GAIN  
HARMONIC DISTORTION vs NONINVERTING GAIN  
50  
60  
70  
80  
90  
50  
60  
70  
80  
90  
VO = 2VPP  
f = 1MHz  
VO = 2VPP  
f = 1MHz  
RL = 100 to VS/2  
RL = 100 to VS/2  
2nd−Harmonic  
2nd−Harmonic  
3rd−Harmonic  
3rd−Harmonic  
Single Channel (see Figure 4)  
Single Channel (see Figure 3)  
100  
100  
1
10  
1
10  
Gain Magnitude (V/V)  
Gain Magnitude (V/V)  
HARMONIC DISTORTION vs LOAD RESISTANCE  
VO = 2VPP  
60  
70  
80  
90  
f = 1MHz  
G = +2  
2nd−Harmonic  
RL to VS/2  
3rd−Harmonic  
Single Channel (see Figure 3)  
100  
100  
10  
1000  
Load Resistance ( )  
14  
www.ti.com  
ꢂ ꢀꢉ ꢠꢡꢢ ꢣ  
SBOS249D − JUNE 2003− REVISED APRIL 2004  
TYPICAL CHARACTERISTICS: V = +5V, Differential Configuration  
S
At T = +25°C, G = 4, R = 402, and R = 70, unless otherwise noted.  
A
D
F
L
+5V  
DIFFERENTIAL SMALL−SIGNAL  
FREQUENCY RESPONSE  
806  
3
0
RL = 70  
1/2  
GD = 1  
OPA2613  
806  
RF  
0.01 F  
µ
GD = 2  
402  
3
6
9
RG  
0.01 F  
V
RL  
V
I
I
RF  
402  
µ
0.01 F  
µ
GD = 4  
GD = 8  
1/2  
OPA2613  
806  
2RF  
RG  
GD = 1 +  
806  
1
10  
100  
200  
Frequency (MHz)  
DIFFERENTIAL LARGE−SIGNAL  
FREQUENCY RESPONSE  
DIFFERENTIAL DISTORTION vs LOAD RESISTANCE  
85  
90  
95  
15  
12  
9
GD = +4  
RL = 70  
3rd−Harmonic  
RL = 70  
O = 2VPP  
f = 1MHz  
GD = 4  
V
VO = 0.2VPP  
VO = 1VPP  
2nd−Harmonic  
6
VO = 2VPP  
VO = 5VPP  
3
100  
0
10  
100  
Resistance ( )  
1k  
1
10  
Frequency (MHz)  
100  
200  
DIFFERENTIAL DISTORTION vs OUTPUT VOLTAGE  
GD = 4V/V  
DIFFERENTIAL DISTORTION vs FREQUENCY  
GD = 4V/V  
85  
90  
95  
75  
RL = 70  
O = 2VPP  
RL = 70  
f = 1MHz  
3rd−Harmonic  
V
85  
95  
3rd−Harmonic  
2nd−Harmonic  
2nd−Harmonic  
105  
115  
0.1  
1
10  
0.1  
1
2
Output Voltage Swing (VPP  
)
Frequency (MHz)  
15  
ꢡꢢ  
www.ti.com  
SBOS249D − JUNE 2003− REVISED APRIL 2004  
Figure 2 shows the DC-coupled, bipolar supply circuit  
configuration used as the basis for the Inverting Gain  
−1V/V Typical Characteristics. Key design considerations  
of the inverting configuration are developed in the Inverting  
Amplifier Operation section.  
APPLICATION INFORMATION  
WIDEBAND VOLTAGE-FEEDBACK OPERATION  
The OPA2613 gives the exceptional AC performance of a  
wideband voltage-feedback op amp with a highly linear,  
high-power output stage. Requiring only 6mA/ch  
quiescent current, the OPA2613 swings to within 1.0V of  
either supply rail and delivers in excess of 280mA at room  
temperature. This low-output headroom requirement,  
along with supply voltage independent biasing, gives  
remarkable single (+5V) supply operation. The OPA2613  
delivers greater than 20MHz bandwidth driving a 2VPP  
output into 100on a single +5V supply. Previous boosted  
output stage amplifiers typically suffer from very poor  
crossover distortion as the output current goes through  
zero. The OPA2613 achieves exceptional power gain with  
much better linearity. Figure 1 shows the DC-coupled,  
gain of +2, dual power-supply circuit configuration used as  
the basis of the 6V Electrical and Typical Characteristics.  
For test purposes, the input impedance is set to 50with  
a resistor to ground; and the output impedance is set to  
50with a series output resistor. Voltage swings reported  
in the electrical characteristics are taken directly at the  
input and output pins, whereas load powers (dBm) are  
defined at a matched 50load. For the circuit of Figure 1,  
the total effective load is 100|| 804= 89.  
+5V  
Power−Supply  
decoupling  
not shown.  
50 Load  
VO 50Ω  
208Ω  
1/2  
OPA2613  
50Ω  
Source  
5V  
RF  
402Ω  
RF  
402Ω  
VI  
RM  
57.6  
Figure 2. DC-Coupled, G = −1, Bipolar Supply,  
Specification and Test Circuit  
Figure 3 shows the AC-coupled, gain of +2, single-supply  
circuit configuration used as the basis of the +5V Electrical  
and Typical Characteristics. Though not a “rail-to-rail”  
design, the OPA2613 requires minimal input and output  
voltage headroom compared to other very wideband  
voltage-feedback op amps. It will deliver a 2.6VPP output  
swing on a single +5V supply with greater than 20MHz  
bandwidth. The key requirement of broadband single-  
supply operation is to maintain input and output signal  
swings within the usable voltage ranges at both the input  
and the output. The circuit of Figure 3 establishes an input  
midpoint bias using a simple resistive divider from the +5V  
supply (two 806resistors). The input signal is then  
AC-coupled into this midpoint voltage bias. The input  
voltage can swing to within 1.4V of either supply pin, giving  
a 2.2VPP input signal range centered between the supply  
pins. The input impedance matching resistor (57.6) used  
for testing is adjusted to give a 50input match when the  
parallel combination of the biasing divider network is  
included. The gain resistor (RG) is AC-coupled, giving the  
circuit a DC gain of +1which puts the input DC bias  
voltage (2.5V) on the output as well. Again, on a single +5V  
supply, the output voltage can swing to within 1.1V of either  
supply pin while delivering more than 100mA output  
current. A demanding 100load to a midpoint bias is used  
in this characterization circuit. The new output stage used  
in the OPA2613 can deliver large bipolar output currents  
into this midpoint load with minimal crossover distortion,  
as shown by the +5V supply, harmonic distortion plots.  
+6V  
+VS  
µ
µ
0.1 F  
6.8 F  
+
50 Source  
50 Load  
VI  
VO 50  
50  
1/2  
OPA2613  
RF  
402  
RG  
402  
µ
µ
0.1 F  
6.8 F  
+
VS  
6V  
Figure 1. DC-Coupled, G = +2, Bipolar Supply,  
Specification and Test Circuit  
16  
www.ti.com  
ꢂ ꢀꢉ ꢠꢡꢢ ꢣ  
SBOS249D − JUNE 2003− REVISED APRIL 2004  
the OPA2613. Each has its advantages and disadvan-  
tages. Figure 5 shows a basic starting point for  
noninverting input differential I/O applications.  
+5V  
+VS  
+
0.1 F  
µ
6.8 F  
µ
806  
+VCC  
PowerSupply  
decoupling not  
shown.  
0.1 F  
µ
VI  
VO 100  
1/2  
OPA2613  
57.6  
806  
1/2  
VS /2  
OPA2613  
RF  
402  
RF  
402  
RG  
402  
RG  
268  
RF  
VI  
VO  
402  
0.1 F  
µ
1/2  
OPA2613  
Figure 3. AC-Coupled, G = +2, Single-Supply,  
Specification and Test Circuit  
The last configuration used as the basis of the +5V  
Electrical and Typical Characteristics is shown in Figure 4.  
Design considerations for this inverting, bipolar supply  
configuration are covered either in single-supply  
configuration (as shown in Figure 3) or in the Inverting  
Amplifier Operation section.  
VCC  
Figure 5. Noninverting Differential I/O Amplifier  
This approach provides for source termination  
impedance that is independent of the signal gain. For  
instance, simple differential filters may be included in the  
signal path right up to the noninverting inputs without  
interacting with the gain setting. The differential signal gain  
for the circuit of Figure 5 is:  
a
+5V  
+
µ
µ
6.8 F  
0.1 F  
806  
806  
RF  
RG  
AD + 1 ) 2   
VO 100  
(1)  
1/2  
OPA2613  
µ
0.1 F  
VS /2  
Since the OPA2613 is a voltage-feedback (VFB) amplifier,  
its bandwidth is principally controlled by the noise gain.  
The equivalent noise gain for Figure 5 is:  
RG  
RF  
402  
402W  
268W  
µ
0.1 F  
1 ) 2   
+ 4VńV  
402  
(2)  
VI  
Various combinations of single-supply or AC-coupled gain  
can also be delivered using the basic circuit of Figure 5.  
Common-mode bias voltages on the two noninverting  
inputs pass on to the output with a gain of 1 since an equal  
DC voltage at each inverting node creates no current  
through RG. This circuit does show a common-mode gain  
of 1 from input to output. The source connection should  
either remove this common-mode signal if undesired  
(using an input transformer can provide this function), or  
the common-mode voltage at the inputs can be used to set  
the output common-mode bias. If the low common-mode  
rejection of this circuit is a problem, the output interface  
may also be used to reject that common-mode. For  
instance, most modern differential input ADCs reject  
common-mode signals very well, while a line driver  
application through a transformer will also remove the  
common-mode signal through to the line.  
RM  
57.6  
Figure 4. AC-Coupled, G = −1, Single-Supply,  
Specification and Test Circuit  
DIFFERENTIAL INTERFACE APPLICATIONS  
Dual op amps are particularly suitable to differential input  
to differential output applications. Typically, these fall into  
either Analog-to-Digital Converter (ADC) input interface or  
line driver applications. Two basic approaches to  
differential I/O are noninverting or inverting configurations.  
Since the output is differential, the signal polarity is  
somewhat meaningless—the noninverting and inverting  
terminology applies here to where the input is brought into  
17  
ꢡꢢ  
www.ti.com  
SBOS249D − JUNE 2003− REVISED APRIL 2004  
receiver. The value of these resistors (RM) is a function of  
the line impedance and the transformer turns ratio (n),  
given by the following equation:  
SINGLE-SUPPLY ADSL UPSTREAM DRIVER  
Figure 6 shows an example of a single-supply ADSL  
upstream driver. The dual OPA2613 is configured as a  
differential gain stage to provide signal drive to the primary  
of the transformer (here, a step-up transformer with a turns  
ratio of 1:2). The main advantage of this configuration is  
the cancellation of all even harmonic distortion products.  
Another important advantage for ADSL is that each  
amplifier needs only to swing half of the total output  
required driving the load.  
ZLINE  
2n2  
RM +  
(4)  
LINE DRIVER HEADROOM MODEL  
The first step in a transformer-coupled, twisted-pair driver  
design is to compute the peak-to-peak output voltage from  
the target specifications. This is done using the following  
equations:  
2
VRMS  
PL + 10   log  
(1mW)   RL  
+12V  
(5)  
With PL power and VRMS voltage at the load, and RL load  
impedance, this gives the following:  
20  
1/2  
OPA2613  
P
L
IP = 150mA  
RM  
+ Ǹ  
VRMS  
(1mW)   RL   1010  
RF  
1k  
(6)  
(7)  
0.1 F  
µ
12.5  
1:n  
VP + Crest Factor   VRMS + CF   VRMS  
1k  
RG  
308  
AFE  
2VPP  
Max  
ZLINE  
100  
+6.3V  
with VP peak voltage at the load and CF Crest Factor.  
LPP + 2   CF   VRMS  
with VLPP: peak-to-peak voltage at the load.  
15VPP  
V
1k  
1 F  
µ
(8)  
0.1 F  
µ
Assumed  
RF  
1k  
RM  
12.5  
Consolidating Equations 4 through 7 allows expressing  
the required peak-to-peak voltage at the load as a function  
of the crest factor, the load impedance, and the power at  
the load. Thus,  
IP = 150mA  
1/2  
OPA2613  
20  
P
L
Ǹ
V
LPP + 2   CF   (1mW)   RL   1010  
(9)  
Figure 6. Single-Supply ADSL Upstream Driver  
This VLPP is usually computed for a nominal line  
impedance and may be taken as a fixed design target.  
The analog front-end (AFE) signal is AC-coupled to the  
driver, and the noninverting input of each amplifier is  
biased slightly above the mid-supply voltage (+6.3V in this  
case). In addition to providing the proper biasing to the  
amplifier, this approach also provides a high-pass filtering  
with a corner frequency, set here at 1.6kHz. As the  
upstream signal bandwidth starts at 26kHz, this high-pass  
filter does not generate any problems and has the  
advantage of filtering out unwanted lower frequencies.  
The next step for the driver is to compute the individual  
amplifier output voltage and currents as a function of VPP  
on the line and transformer turns ratio. As the turns ratio  
changes, the minimum allowed supply voltage changes  
along with it. The peak current in the amplifier output is  
given by:  
2   VLPP  
1
2
1
4RM  
"IP +  
 
 
n
(10)  
With VLPP as defined in Equation 8, and RM as defined in  
Equation 4 and shown in Figure 7.  
The input signal is amplified with a gain set by the following  
equation:  
2   RF  
RG  
GD + 1 )  
RM  
(3)  
1:n  
With RF = 1kand RG = 308, the gain for this differential  
amplifier is 7.5. This gain boosts the AFE signal, assumed  
2VLpp  
=
n
VLpp  
n
RL  
VLpp  
Vpp  
to be a maximum of 2VPP, to a maximum of 15VPP  
.
RM  
The two back-termination resistors (12.5each) added at  
each input of the transformer make the impedance of the  
modem match the impedance of the phone line, and also  
provide a means of detecting the received signal for the  
Figure 7. Driver Peak Output Voltage  
18  
www.ti.com  
ꢂ ꢀꢉ ꢠꢡꢢ ꢣ  
SBOS249D − JUNE 2003− REVISED APRIL 2004  
With the previous information available, it is now possible  
to select a supply voltage and the turns ratio desired for the  
transformer as well as calculate the headroom for the  
OPA2613.  
OPA2613 holds a relatively constant quiescent current  
versus supply voltage—giving a power contribution that is  
simply the quiescent current times the supply voltage used  
(the supply voltage will be greater than the solution given  
in Equation 12). The total output stage power may be  
computed with reference to Figure 9.  
The model (shown in Figure 8) can be described with the  
following set of equations:  
1. First, as available output swing:  
+VCC  
IP  
IAVG  
=
V
PP + VCC * (V1 ) V2) * IP   (R1 ) R2)  
(11)  
(12)  
CF  
2. Or as required supply voltage:  
VCC + VPP ) (V1 ) V2) ) IP   (R1 ) R2)  
RT  
The minimum supply voltage for a power and load  
requirement is given by Equation 11.  
+VCC  
Figure 9. Output Stage Power Model  
R1  
V1  
The two output stages used to drive the load of Figure 7  
can be seen as an H-Bridge in Figure 9. The average  
current drawn from the supply into this H-Bridge and load  
will be the peak current in the load given by Equation 10  
divided by the crest factor (CF) for the xDSL modulation.  
This total power from the supply is then reduced by the  
power in RT to leave the power dissipated internal to the  
drivers in the four output stage transistors. That power is  
simply the target line power used in Equation 5 plus the  
power lost in the matching elements (RM). In the examples  
here, a perfect match is targeted giving the same power in  
the matching elements as in the load. The output stage  
power is then set by Equation 13.  
VO  
IP  
V2  
R2  
Figure 8. Line Driver Headroom Model  
IP  
CF  
V1, V2, R1, and R2 are given in Table 1 for both +12V and  
+5V operation.  
POUT  
+
  VCC * 2PL  
(13)  
The total amplifier power is then:  
IP  
Table 1. Line Driver Headroom Model Values  
V
R
V
R
2
PTOT + Iq   VCC  
)
  VCC * 2PL  
1
1
2
CF  
(14)  
+5V  
1.0V  
1.0V  
2Ω  
2Ω  
1.0V  
1.0V  
5.5Ω  
5.5Ω  
For the ADSL CPE upstream driver design of Figure 6, the  
peak current is 150mA for a signal that requires a crest  
factor of 5.33 with a target line power of 13dBm into 100Ω  
(20mW). With a typical quiescent current of 12mA and a  
nominal supply voltage of +12V, the total internal power  
dissipation for the solution of Figure 6 will be:  
+12V  
TOTAL DRIVER POWER FOR xDSL  
APPLICATIONS  
The total internal power dissipation for the OPA2613 in an  
xDSL line driver application will be the sum of the  
quiescent power and the output stage power. The  
150mA  
5.33  
(
)
(
)
(
)
P
TOT + 12mA 12V )  
12V * 2 20mW + 400mW  
(15)  
19  
ꢡꢢ  
www.ti.com  
SBOS249D − JUNE 2003− REVISED APRIL 2004  
DESIGN-IN TOOLS  
DEMONSTRATION BOARDS  
+6V  
Power−supply  
decoupling not  
shown.  
A PC board is available to assist in the initial evaluation of  
circuit performance using the OPA2613 in its two package  
styles. It is available, free, as an unpopulated PC board  
delivered with descriptive documentation. The summary  
information for this unit is shown in Table 2.  
50 Load  
50  
VO  
1/2  
OPA2613  
50  
Source  
RG  
RF  
402  
200  
Check the TI web site (www.ti.com) to request this board.  
VI  
VO  
RF  
RG  
RM  
66.7  
Table 2. Demonstration Board Ordering  
Information  
2
=
=
VI  
6V  
DEMO BOARD  
NUMBER  
ORDERING  
NUMBER  
PRODUCT  
PACKAGE  
Figure 10. Inverting Gain of −1 with Impedance  
Matching  
OPA2613ID  
SO-8  
SBOU003  
DEM-OPA268XU  
In the inverting configuration, two key design  
considerations must be noted. The first is that the gain  
resistor (RG) becomes part of the input impedance. If input  
impedance matching is desired (which is beneficial  
whenever the signal is coupled through a cable, twisted-  
pair, long PC board trace, or other transmission line  
conductor), it is normally necessary to add an additional  
matching resistor to ground. RG, by itself, is not normally  
set to the required input impedance since its value, along  
with the desired gain, will determine an RF, which may be  
non-optimal from a frequency response standpoint. The  
total input impedance for the source becomes the parallel  
combination of RG and RM.  
MACROMODELS AND APPLICATIONS  
SUPPORT  
Computer simulation of circuit performance using SPICE  
is often useful when analyzing the performance of analog  
circuits and systems. This is particularly true for video and  
RF amplifier circuits where parasitic capacitance and  
inductance can have a major effect on circuit performance.  
A SPICE model for the OPA2613 is available through the  
TI web site (www.ti.com). This model does a good job of  
predicting small-signal AC and transient performance  
under a wide variety of operating conditions, but does not  
do as well in predicting the harmonic distortion or video  
dG/dP characteristics. This model does not attempt to  
distinguish between the package types in small-signal AC  
performance, nor does it attempt to simulate channel-to-  
channel coupling.  
The second major consideration, touched on in the  
previous paragraph, is that the signal source impedance  
becomes part of the noise gain equation and has an effect  
on the bandwidth. In the example of Figure 10, the RM  
value combines in parallel with the external 50source  
impedance, yielding an effective driving impedance of  
50|| 66.7= 28.6. This impedance is added in series  
with RG for calculating the noise gainwhich gives  
NG = 2.76. Note that the noninverting input in this bipolar  
supply inverting application is connected to ground  
through a 146resistor. It is often suggested that an  
additional resistor be connected to ground on the  
noninverting input to achieve bias current error  
cancellation at the output.  
INVERTING AMPLIFIER OPERATION  
As the OPA2613 is a general-purpose, wideband  
voltage-feedback op amp, most of the familiar op amp  
application circuits are available to the designer.  
Wideband inverting operation is particularly suited to the  
OPA2613. Figure 10 shows  
a
typical inverting  
configuration where the I/O impedances and signal gain  
from Figure 1 are retained in an inverting circuit  
configuration.  
20  
www.ti.com  
ꢂ ꢀꢉ ꢠꢡꢢ ꢣ  
SBOS249D − JUNE 2003− REVISED APRIL 2004  
response peaking when a capacitive load is placed directly  
on the output pin. When the amplifier open-loop output  
resistance is considered, this capacitive load introduces  
an additional pole in the signal path that can decrease the  
phase margin. Several external solutions to this problem  
have been suggested.  
OUTPUT CURRENT AND VOLTAGE  
The OPA2613 provides output voltage and current  
capabilities that are unsurpassed in a low-cost dual  
monolithic op amp. Under no-load conditions at 25°C, the  
output voltage typically swings closer than 1V to either  
supply rail; tested at +25°C, swing limit is within 1.1V of  
either rail. Into a 12load (the minimum tested load), it  
delivers more than 280mA continuous output current.  
The specifications described previously, though familiar in  
the industry, consider voltage and current limits separately.  
In many applications, it is the voltage times current (or V-I  
product) that is more relevant to circuit operation. Refer to  
the Output Voltage and Current Limitations plot in the  
Typical Characteristics. The X and Y axes of this graph  
show the zero-voltage output current limit and the  
zero-current output voltage limit, respectively. The four  
quadrants give a more detailed view of the OPA2613  
output drive capabilities, noting that the graph is bounded  
by a safe operating area of 1W maximum internal power  
dissipation (in this case, for one channel only).  
Superimposing resistor load lines onto the plot shows that  
the OPA2613 can drive +4.8 and −4.1 into 25without  
exceeding the output capabilities or the 1W dissipation  
limit. A 100load line (the standard test circuit load)  
shows the full 4.9V output swing capability, as shown in  
the Electrical Characteristics tables. The minimum  
specified output voltage and current over temperature are  
set by worst-case simulations at the cold temperature  
extreme. Only at cold startup will the output current and  
voltage decrease to the numbers shown in the Electrical  
Characteristics tables. As the output transistors deliver  
power, the junction temperatures increase, decreasing the  
When the primary considerations are frequency response  
flatness, pulse response fidelity, and/or distortion, the  
simplest and most effective solution is to isolate the  
capacitive load from the feedback loop by inserting a  
series isolation resistor between the amplifier output and  
the capacitive load. This does not eliminate the pole from  
the loop response, but rather shifts it and adds a zero at a  
higher frequency. The additional zero acts to cancel the  
phase lag from the capacitive load pole, thus increasing  
the phase margin and improving stability. The Typical  
Characteristics show the Recommended RS vs Capacitive  
Load and the resulting frequency response at the load.  
Parasitic capacitive loads greater than 2pF can begin to  
degrade the performance of the OPA2613. Long PC board  
traces, unmatched cables, and connections to multiple  
devices can easily cause this value to be exceeded.  
Always consider this effect carefully, and add the  
recommended series resistor as close as possible to the  
OPA2613 output pin (see the Board Layout Guidelines  
section).  
The very high output current and unity gain stability for the  
OPA2613 can be used to drive large capacitive loads with  
moderate slew rates. An example is shown in Figure 11  
where a 5000pF load cap is driven with a 1MHz square  
wave to give a 5V swing. The supplies were slightly  
increased to give more headroom for the charging current  
through the 2isolation resistor.  
V
BEs (increasing the available output voltage swing), and  
increasing the current gains (increasing the available  
output current). In steady-state operation, the available  
output voltage and current will always be greater than that  
shown in the over-temperature specifications, since the  
output stage junction temperatures will be higher than the  
minimum specified operating ambient.  
+6.2V  
Supply decoupling  
not shown.  
VI  
2.5V  
2
1/2  
OPA2613  
1MHz  
Square  
Wave  
Input  
VO  
5000pF  
DRIVING CAPACITIVE LOADS  
402  
One of the most demanding and yet very common load  
conditions for an op amp is capacitive loading. Often, the  
capacitive load is the input of an ADCincluding  
additional external capacitance that may be recom-  
mended to improve the ADC linearity. A high-speed, high  
open-loop gain amplifier like the OPA2613 can be very  
susceptible to decreased stability and closed-loop  
6.2V  
402  
Figure 11. Large Capacitive Load Driver  
21  
ꢡꢢ  
www.ti.com  
SBOS249D − JUNE 2003− REVISED APRIL 2004  
Figure 12 shows a comparison of 2 Input voltage to the  
capacitor voltage. The transition time is set by the 70V/µs  
slew rate for the OPA2613. For this controlled dV/dT, the  
charging current into the 5000pF load will be given by:  
NOISE PERFORMANCE  
Wideband voltage-feedback op amps generally have a  
lower output noise than comparable current-feedback op  
amps. The OPA2613 offers an excellent balance between  
voltage and current noise terms to achieve low output  
noise. The input voltage noise (1.8nV/Hz) is lower than  
most unity-gain stable, wideband voltage-feedback op  
amps. The op amp input voltage noise and the two input  
current noise terms combine to give low output noise  
under a wide variety of operating conditions. Figure 13  
shows the op amp noise analysis model with all the noise  
terms included. In this model, all noise terms are taken to  
be noise voltage or current density terms in either nV/Hz  
or pA/Hz.  
Slew Rate = IP/C  
Solving for IP gives:  
IP+ 5000pF   70Vńms + 350mA peak current  
(16)  
6
5
Capacitor Voltage  
2X Input Voltage  
4
3
2
1
0
µ
70V/ s Slew Rate  
ENI  
1
2
3
4
5
6
1/2  
OPA2613  
EO  
RS  
IBN  
Time (100ns/div)  
ERS  
RF  
√4kTRS  
Figure 12. Large-Signal Capacitive Load Drive  
4kTRF  
IBI  
RG  
At these larger capacitive loads, very low series R will  
maintain stabilitybut some R is always required.  
4kT  
RG  
4kT = 1.6E 20J  
at 290_K  
DISTORTION PERFORMANCE  
Figure 13. Op Amp Noise Analysis Model  
The OPA2613 provides good distortion performance into  
a 100load on 6V supplies. Generally, until the  
fundamental signal reaches high frequency or power  
levels, the 2nd-harmonic dominates the distortion with a  
negligible 3rd-harmonic component. Focusing then on the  
2nd-harmonic, increasing the load impedance improves  
distortion directly. Remember that the total load includes  
the feedback networkin the noninverting configuration  
(see Figure 1), this is the sum of RF + RG, whereas in the  
inverting configuration, it is just RF. Also, providing an  
additional supply decoupling capacitor (0.01µF) between  
the supply pins (for bipolar operation) improves the  
2nd-order distortion slightly (3dB to 6dB).  
The total output spot noise voltage can be computed as the  
square root of the sum of all squared output noise voltage  
contributors. Equation 17 shows the general form for the  
output noise voltage using the terms given in Figure 13.  
2
2
) ǒI  
SǓ2  
) ǒI  
FǓ2  
  R ) 4kTR NG  
ǒE  
Ǹ
) 4kTR ǓNG  
E
+
  R  
NI  
BN  
BI  
F
O
S
(17)  
Dividing this expression by the noise gain (NG = (1 + RF/RG))  
gives the equivalent input-referred spot noise voltage at the  
noninverting input, as shown in Equation 18.  
In most op amps, increasing the output voltage swing  
increases harmonic distortion directly. The Typical  
Characteristics show the 2nd-harmonic increasing at a  
little less than the expected 2x rate whereas the  
3rd-harmonic increases at a little less than the expected 3x  
rate. Where the test power doubles, the difference  
between it and the 2nd-harmonic decreases less than the  
expected 6dB, whereas the difference between it and the  
3rd-harmonic decreases by less than the expected 12dB.  
Operating differentially will suppress the 2nd-order  
harmonics below the 3rd.  
2
I
  R  
4kTR  
NG  
) ǒIBN SǓ2  
NI  
BI  
F
F
2
+ Ǹ  
) ǒ Ǔ  
E
E
  R  
) 4kTR  
)
N
S
NG  
(18)  
Evaluating these two equations for the OPA2613 circuit  
and component values (see Figure 1) gives a total output  
spot noise voltage of 6.34nV/Hz and a total equivalent  
input spot noise voltage of 3.2nV/Hz. This total input  
referred spot noise voltage is higher than the 1.8nV/Hz  
specification for the op amp voltage noise alone. This  
reflects the noise added to the output by the inverting  
current noise times the feedback resistor.  
Operating as a differential I/O stage will also suppress the  
2nd-harmonic distortion.  
22  
www.ti.com  
ꢂ ꢀꢉ ꢠꢡꢢ ꢣ  
SBOS249D − JUNE 2003− REVISED APRIL 2004  
Evaluating these equations for the OPA2613 ADSL circuit  
and component values of Figure 6 gives a total output spot  
noise voltage of 23.3nV/Hz and a total equivalent input  
spot noise voltage of 3.2nV/Hz.  
In order to minimize the output noise due to the  
noninverting input bias current noise, it is recommended to  
keep the noninverting source impedance as low as  
possible.  
DIFFERENTIAL NOISE PERFORMANCE  
As the OPA2613 is used as a differential driver in xDSL  
applications, it is important to analyze the noise in such a  
configuration. Figure 14 shows the op amp noise model for  
the differential configuration.  
IN  
DC ACCURACY AND OFFSET CONTROL  
Driver  
The OPA2613 can provide excellent DC signal accuracy  
due to its high open-loop gain, high common-mode  
rejection, high power-supply rejection, and low input offset  
voltage and bias current offset errors. To take full  
advantage of the low input offset voltage ( 1.0mV  
maximum at 25°C), careful attention to input bias current  
cancellation is also required. The high-speed input stage  
for the OPA2613 has relatively high input bias current (6µA  
typical into the pins) but with a very close match between  
the two input currents, typically 50nA input offset current.  
The total output offset voltage may be reduced  
considerably by matching the source impedances looking  
out of the two inputs. For example, one way to add bias  
current cancellation to the circuit of Figure 1 would be to  
insert a 175series resistor into the noninverting input  
from the 50terminating resistor. If the 50source  
resistor is DC-coupled, this will increase the source  
impedance for the noninverting input bias current to 200.  
Since this is now equal to the impedance looking out of the  
inverting input (RF || RG), the circuit will cancel the bias  
current effects, leaving only the offset current times the  
feedback resistor as a residual DC error term at the output.  
Evaluating the configuration of Figure 1 adding a 175in  
series with the noninverting input pin, using worst-case  
+25°C input offset voltage and the two input bias currents,  
gives a worst-case output offset range equal to:  
EN  
RS  
4kTRF  
IN  
ERS  
RF  
√4kTRS  
RG  
2
EO  
4kTRG  
4kTRF  
RF  
IN  
EN  
IN  
RS  
ERS  
√4kTRS  
Figure 14. Differential Op Amp Noise Analysis  
Model  
VOFF  
where NG = noninverting signal gain  
(2 × 1.0mV) (402Ω × 300nA)  
= 2.0mV 0.12mV  
OFF = 2.12mV  
=
(NG × VOS(MAX)  
)
(IOS × RF)  
As a reminder, the differential gain is expressed as:  
=
2   RF  
RG  
GD + 1 )  
(19)  
(20)  
V
The output noise can be expressed as shown below:  
THERMAL ANALYSIS  
Due to the high output power capability of the OPA2613,  
heat-sinking or forced airflow may be required under  
extreme operating conditions. Maximum desired junction  
temperature sets the maximum allowed internal power  
dissipation as described below. In no case should the  
maximum junction temperature be allowed to exceed  
150°C. Operating junction temperature (TJ) is given by TA  
+ PD × qJA. The total internal power dissipation (PD) is the  
sum of quiescent power (PDQ) and additional power  
dissipation in the output stage (PDL) to deliver load power.  
Quiescent power is the specified no-load supply current  
times the total supply voltage across the part. PDL  
) ǒiN SǓ2  
) 2ǒi RFǓ2 ) 2ǒ4kTR DǓ  
2
2
e
+
2   G  
 
ǒ
e
  R  
) 4kTR  
Ǔ
G
Ǹ
D
N
I
F
O
S
Dividing this expression by the differential noise gain  
(GD = (1 + 2RF/RG)) gives the equivalent input referred  
spot noise voltage at the noninverting input, as shown in  
Equation 21.  
(21)  
2
SǓ2  
  R  
i R  
4kTR  
F
I
F
2
) ǒi  
N
e + Ǹ  
ǒe  
) 4kTR Ǔ) 2ǒ Ǔ ) 2ǒ Ǔ  
2   
i
N
S
G
G
D
D
23  
www.ti.com  
SBOS249D − JUNE 2003− REVISED APRIL 2004  
depends on the required output signal and load, but for a  
grounded resistive load, PDL is at a maximum when the  
output is fixed at a voltage equal to 1/2 of either supply  
voltage (for equal bipolar supplies). Under this condition,  
PDL = VS2/(4 × RL) where RL includes feedback network  
loading. Note that it is the power in the output stage and not  
into the load that determines internal power dissipation. As  
a worst-case example, compute the maximum TJ using an  
OPA2613 SO-8 in the circuit of Figure 1 operating at the  
maximum specified ambient temperature of +85°C with  
both outputs driving a grounded 20load to +3.0V.  
c) Careful selection and placement of external  
components preserve the high-frequency performance  
of the OPA2613. Resistors should be of a very low  
reactance type. Surface-mount resistors work best and  
allow a tighter overall layout. Metal film and carbon  
composition axially leaded resistors can also provide good  
high-frequency performance. Again, keep the leads and  
PC board trace length as short as possible. Never use  
wire-wound type resistors in a high-frequency application.  
Although the output pin and inverting input pin are the most  
sensitive to parasitic capacitance, always position the  
feedback and series output resistor, if any, as close as  
possible to the output pin. Other network components,  
such as noninverting input termination resistors, should  
also be placed close to the package. Where double-side  
component mounting is allowed, place the feedback  
resistor directly under the package on the other side of the  
board between the output and inverting input pins. The  
402feedback resistor used in the Typical Characteristics  
at a gain of +2 on 6V supplies is a good starting point for  
design.  
PD = 12V × 13.0mA + 2 × [62/ (4 × (20Ω  804))] = 1. 08W  
Maximum TJ = +85°C + (1.08W × 125°C/W) = 220°C  
This absolute worst-case condition exceeds specified  
maximum junction temperature. This extreme case is not  
normally encountered. Where high internal power dissipa-  
tion is anticipated, consider the thermal slug package  
version. Under the same worst case conditions the  
junction temperature will drop to 139°C with the 50°C/W  
thermal impedance available using the PSO-8 package.  
d) Connections to other wideband devices on the board  
may be made with short direct traces or through onboard  
transmission lines. For short connections, consider the  
trace and the input to the next device as a lumped  
capacitive load. Relatively wide traces (50mils to 100mils)  
should be used, preferably with ground and power planes  
opened up around them. Estimate the total capacitive load  
and set RS from the plot of Recommended RS vs  
Capacitive Load. Low parasitic capacitive loads (< 5pF)  
may not need an RS because the OPA2613 is nominally  
compensated to operate with a 2pF parasitic load. If a long  
trace is required, and the 6dB signal loss intrinsic to a  
doubly-terminated transmission line is acceptable,  
implement a matched impedance transmission line using  
microstrip or stripline techniques (consult an ECL design  
handbook for microstrip and stripline layout techniques). A  
50environment is normally not necessary on board; in  
fact, a higher impedance environment improves distortion  
(see the distortion versus load plots). With a characteristic  
board trace impedance defined based on board material  
and trace dimensions, a matching series resistor into the  
trace from the output of the OPA2613 is used, as well as  
a terminating shunt resistor at the input of the destination  
device. Remember also that the terminating impedance is  
the parallel combination of the shunt resistor and the input  
impedance of the destination device.  
BOARD LAYOUT GUIDELINES  
Achieving optimum performance with a high-frequency  
amplifier like the OPA2613 requires careful attention to  
board layout parasitic and external component types.  
Recommendations that optimize performance include:  
a) Minimize parasitic capacitance to any AC ground for  
all of the signal I/O pins. Parasitic capacitance on the  
output and inverting input pins can cause instability; on the  
noninverting input, it can react with the source impedance  
to cause unintentional band limiting. To reduce unwanted  
capacitance, a window around the signal I/O pins should  
be opened in all of the ground and power planes around  
those pins. Otherwise, ground and power planes should  
be unbroken elsewhere on the board.  
b) Minimize the distance (< 0.25) from the power-supply  
pins to high-frequency 0.1µF decoupling capacitors. At the  
device pins, the ground and power plane layout should not  
be in close proximity to the signal I/O pins. Avoid narrow  
power and ground traces to minimize inductance between  
the pins and the decoupling capacitors. The power-supply  
connections (on pins 4 and 7) should always be decoupled  
with these capacitors. An optional supply decoupling  
capacitor across the two power supplies (for bipolar  
operation) improves 2nd-harmonic distortion performance.  
Larger (2.2µF to 6.8µF) decoupling capacitors, effective at  
a lower frequency, should also be used on the main supply  
pins. These can be placed somewhat farther from the  
device and may be shared among several devices in the  
same area of the PC board.  
24  
www.ti.com  
ꢂ ꢀꢉ ꢠꢡꢢ ꢣ  
SBOS249D − JUNE 2003− REVISED APRIL 2004  
This total effective impedance should be set to match the  
trace impedance. The high output voltage and current  
capability of the OPA2613 allows multiple destination  
devices to be handled as separate transmission lines,  
each with their own series and shunt terminations. If the  
6dB attenuation of a doubly-terminated transmission line  
is unacceptable, a long trace can be series-terminated at  
the source end only. Treat the trace as a capacitive load in  
this case and set the series resistor value as shown in the  
plot of RS vs Capacitive Load. However, this does not  
preserve signal integrity as well as a doubly-terminated  
line. If the input impedance of the destination device is low,  
there is some signal attenuation due to the voltage divider  
formed by the series output into the terminating  
impedance.  
ground), which must have a minimum area of 2x 2″  
(50mm x 50mm) to produce the qJA values in the  
specifications table.  
INPUT AND ESD PROTECTION  
The OPA2613 is built using a high-speed complementary  
bipolar process. The internal junction breakdown voltages  
are relatively low for these very small geometry devices  
and are reflected in the absolute maximum ratings table.  
All device pins have limited ESD protection using internal  
diodes to the power supplies, as shown in Figure 15.  
These diodes provide moderate protection to input  
overdrive voltages above the supplies as well. The  
protection diodes can typically support 30mA continuous  
current. Where higher currents are possible (for example,  
in systems with 15V supply parts driving into the  
OPA2613), current-limiting series resistors should be  
added into the two inputs. Keep these resistor values as  
low as possible, because high values degrade both noise  
performance and frequency response.  
e) Socketing a high-speed part like the OPA2613 is not  
recommended. The additional lead length and pin-to-pin  
capacitance introduced by the socket can create an  
extremely troublesome parasitic network, which can make  
it almost impossible to achieve a smooth, stable frequency  
response. Best results are obtained by soldering the  
OPA2613 onto the board.  
+VCC  
External  
Pin  
Internal  
Circuitry  
f) Use the −VS plane to conduct heat out of the PSO-8  
power package (OPA2613H). This package attaches the  
die directly to a metal slug in the bottom, which should be  
soldered to the board. This slug needs to be connected  
electrically to the same voltage plane as the most negative  
supply applied to the OPA2613 (in Figure 6, this would be  
VCC  
Figure 15. Internal ESD Protection  
25  
IMPORTANT NOTICE  
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications,  
enhancements, improvements, and other changes to its products and services at any time and to discontinue  
any product or service without notice. Customers should obtain the latest relevant information before placing  
orders and should verify that such information is current and complete. All products are sold subject to TI’s terms  
and conditions of sale supplied at the time of order acknowledgment.  
TI warrants performance of its hardware products to the specifications applicable at the time of sale in  
accordance with TI’s standard warranty. Testing and other quality control techniques are used to the extent TI  
deems necessary to support this warranty. Except where mandated by government requirements, testing of all  
parameters of each product is not necessarily performed.  
TI assumes no liability for applications assistance or customer product design. Customers are responsible for  
their products and applications using TI components. To minimize the risks associated with customer products  
and applications, customers should provide adequate design and operating safeguards.  
TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right,  
copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process  
in which TI products or services are used. Information published by TI regarding third-party products or services  
does not constitute a license from TI to use such products or services or a warranty or endorsement thereof.  
Use of such information may require a license from a third party under the patents or other intellectual property  
of the third party, or a license from TI under the patents or other intellectual property of TI.  
Reproduction of information in TI data books or data sheets is permissible only if reproduction is without  
alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction  
of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for  
such altered documentation.  
Resale of TI products or services with statements different from or beyond the parameters stated by TI for that  
product or service voids all express and any implied warranties for the associated TI product or service and  
is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.  
Following are URLs where you can obtain information on other Texas Instruments products and application  
solutions:  
Products  
Applications  
Audio  
Amplifiers  
amplifier.ti.com  
www.ti.com/audio  
Data Converters  
dataconverter.ti.com  
Automotive  
www.ti.com/automotive  
DSP  
dsp.ti.com  
Broadband  
Digital Control  
Military  
www.ti.com/broadband  
www.ti.com/digitalcontrol  
www.ti.com/military  
Interface  
Logic  
interface.ti.com  
logic.ti.com  
Power Mgmt  
Microcontrollers  
power.ti.com  
Optical Networking  
Security  
www.ti.com/opticalnetwork  
www.ti.com/security  
www.ti.com/telephony  
www.ti.com/video  
microcontroller.ti.com  
Telephony  
Video & Imaging  
Wireless  
www.ti.com/wireless  
Mailing Address:  
Texas Instruments  
Post Office Box 655303 Dallas, Texas 75265  
Copyright 2004, Texas Instruments Incorporated  

相关型号:

OPA2691I-14D

Dual Wideband, Current-Feedback OPERATIONAL AMPLIFIER With Disable
TI

OPA2691I-14DG4

Dual Wideband Current Feedback Operational Amplifier,with Disable 14-SOIC -40 to 85
TI

OPA2691I-14DR

具有禁用功能的双路宽带电流反馈运算放大器 | D | 14 | -40 to 85
TI

OPA2691ID

Dual Wideband, Current-Feedback OPERATIONAL AMPLIFIER With Disable
TI

OPA2691IDR

具有禁用功能的双路宽带电流反馈运算放大器 | D | 8 | -40 to 85
TI

OPA2694

Wideband, Low-Power, Current Feedback Operational Amplifier
BB

OPA2694

双路、宽带、低功耗电流反馈运算放大器
TI

OPA2694ID

双路、宽带、低功耗电流反馈运算放大器 | D | 8 | -40 to 85
TI

OPA2694IDG4

双路、宽带、低功耗电流反馈运算放大器 | D | 8 | -40 to 85
TI

OPA2694IDRG4

Dual, Wideband, Low Power, Current Feedback Operational Amplifier 8-SOIC -40 to 85
TI

OPA2695

Wideband, Low-Power, Current Feedback Operational Amplifier
BB

OPA2695

Dual, Ultra-Wideband, Current-Feedback OPERATIONAL AMPLIFIER with Disable
TI