TLC6C5724QDAPRQ1 [TI]
汽车类 24 通道完整诊断恒流 RGB LED 驱动器 | DAP | 38 | -40 to 125;型号: | TLC6C5724QDAPRQ1 |
厂家: | TEXAS INSTRUMENTS |
描述: | 汽车类 24 通道完整诊断恒流 RGB LED 驱动器 | DAP | 38 | -40 to 125 驱动 驱动器 |
文件: | 总57页 (文件大小:1017K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
Support &
Community
Product
Folder
Order
Now
Tools &
Software
Technical
Documents
TLC6C5724-Q1
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
TLC6C5724-Q1 车用 24 通道完整诊断恒流 RGB LED 驱动器
1 特性
TLC6C5724-Q1 器件是一款车用 24 通道恒定电流
1
RGB LED 驱动器,可利用该器件在该 LED 上进行测
试。TLC6C5724-Q1 器件可提供最高 50mA 的输出电
流(由外部电阻器设定)。该器件具有 7 位点校正功
能,每路输出 2 个范围。该器件还针对每个颜色组的
输出提供 8 位强度控制功能。可通过 12 位、10 位或
8 位灰度控制调整每个输出的强度。该器件的电路能够
检测各种系统故障,其中包括 LED 故障、邻近引脚短
路故障、基准电阻器故障等。压摆率控制具有 2 个可
调节位置,可最大限度地降低系统噪声。输出电平从一
个 LED 组变到另一个 LED 组时有一段时间间隔。此
间隔有助于减小启动电流。SDI 和 SDO 引脚允许串联
多个器件,并通过一个串行接口控制。
•
符合面向汽车应用的 AEC-Q100 标准, 具有
器件温度等级 1:-40℃ 至 125℃,TA
24 个恒定电流阱输出通道
–
•
–
–
–
50mA 最大输出电流
8V 最大输出电压
三个输出组:OUTRn、OUTGn、OUTBn
•
•
•
输出电流调整
–
–
针对每个通道提供 7 位点校正
针对每个组提供 8 位强度控制
集成 PWM 灰度发生器
–
–
可为每个单独通道进行 PWM 调光
可调节全局灰度模式:12 位、10 位和 8 位
器件信息(1)
保护和诊断
–
LED 开路检测、LED 短路检测、输出 GND 短
路检测
器件型号
封装
封装尺寸(标称值)
TLC6C5724-Q1
HTSSOP (38)
6.20mm x 12.50mm
–
–
–
–
相邻引脚短路检测
预热警告、热关断
IREF 电阻器开路及短路检测和保护
(1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附
录。
典型应用原理图
用于 GCLK 错误检测和 LOD_LSD 寄存器错误
检查的负位切换
VCC = 3 V - 5.5 V
LED Supply
–
LOD_LSD 电路自检
VCC
SENSE
OUTG0
OUTR0
OUTB0
SDI
•
•
•
可编程输出压摆率
输出通道组延迟
串行数据接口
SCK
LATCH
GCLK
BLANK
SDO
µC
2 应用
•
•
•
•
•
•
•
车用仪表盘
车用局部调光显示屏
车用面板
ERR
OUTB7
OUTR7
OUTG7
车用 HVAC 控制面板
车用中心堆栈显示屏
车内 RGB 环境照明
车用线控换档和变速器
IREF
Copyright © 2017, Texas Instruments Incorporated
3 说明
有一些 适用于 指示灯和 LCD 局部调光背光照明的汽
车应用。对于此类 应用,,多数人认为需要使用多通
道恒定电流 LED 驱动器。要求获取相同的强度和 LED
色温。为确保系统级安全起见,LED 驱动器必须能够
检测故障。
1
本文档旨在为方便起见,提供有关 TI 产品中文版本的信息,以确认产品的概要。 有关适用的官方英文版本的最新信息,请访问 www.ti.com,其内容始终优先。 TI 不保证翻译的准确
性和有效性。 在实际设计之前,请务必参考最新版本的英文版本。
English Data Sheet: SLASEK2
TLC6C5724-Q1
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
www.ti.com.cn
目录
7.4 Device Functional Modes........................................ 32
7.5 Programming .......................................................... 32
7.6 Register Maps......................................................... 39
Application and Implementation ........................ 49
8.1 Application Information............................................ 49
8.2 Typical Application ................................................. 49
Power Supply Recommendations...................... 51
1
2
3
4
5
6
特性.......................................................................... 1
应用.......................................................................... 1
说明.......................................................................... 1
修订历史记录 ........................................................... 2
Pin Configuration and Functions......................... 4
Specifications......................................................... 6
6.1 Absolute Maximum Ratings ...................................... 6
6.2 ESD Ratings.............................................................. 6
6.3 Recommended Operating Conditions....................... 6
6.4 Thermal Information.................................................. 6
6.5 Electrical Characteristics........................................... 7
6.6 Timing Requirements................................................ 9
6.7 Switching Characteristics.......................................... 9
6.8 Typical Characteristics............................................ 21
Detailed Description ............................................ 22
7.1 Overview ................................................................. 22
7.2 Functional Block Diagram ....................................... 22
7.3 Feature Description................................................. 23
8
9
10 Layout................................................................... 51
10.1 Layout Guidelines ................................................. 51
10.2 Layout Example .................................................... 51
11 器件和文档支持 ..................................................... 52
11.1 接收文档更新通知 ................................................. 52
11.2 社区资源................................................................ 52
11.3 商标....................................................................... 52
11.4 静电放电警告......................................................... 52
11.5 术语表 ................................................................... 52
12 机械、封装和可订购信息....................................... 53
7
4 修订历史记录
Changes from Original (December 2017) to Revision A
Page
•
•
•
•
•
更改了数据表标题................................................................................................................................................................... 1
更改了特性列表中的项目 ........................................................................................................................................................ 1
更改了第一节 .......................................................................................................................................................................... 1
更改了说明 部分中的内容 ....................................................................................................................................................... 1
Changed the descriptions for the GCLK, OUTBx, OUTGx, OUTRx, SENSE, and Thermal pad rows of the Pin
Functions table ...................................................................................................................................................................... 4
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
Deleted a sentence and added a paraagraph at the end of the Grayscale Configuration section ...................................... 24
Changed the section title from Display Timing Reset to PWM Auto Repeat and changed the text .................................... 25
Changed the section title from Auto Display Repeat to PWM Timing Reset and changed the text .................................... 26
Deleted "and PWM" from section title "LED and PWM Diagnostics" ................................................................................... 26
Changed 表 1 ....................................................................................................................................................................... 26
Changed the text following 表 1 .......................................................................................................................................... 26
Changed the 表 2 dolumn headers ...................................................................................................................................... 26
Changed the 表 3 table headers and the text following the table ........................................................................................ 26
Changed "two kinds" to "two sets" in the sentence immediately following 表 3 .................................................................. 26
Changed the text preceding 表 6.......................................................................................................................................... 27
Added a table note to 表 6 .................................................................................................................................................. 28
Deleted the first sentence following 表 6 ............................................................................................................................. 28
Changed the text and deleted two tables in the Adjacent-Pin-Short Check section ........................................................... 28
Added text and two tables following 表 8 ............................................................................................................................. 29
Changed the text of the IREF Short and IREF Open Detection section .............................................................................. 29
Changed the contents of the OUTUT column in 表 11 ....................................................................................................... 29
Changed the text in the Pre-Thermal Warning Flag section ................................................................................................ 29
Changed the text in the Thermal Error Flag section ............................................................................................................ 30
Changed the text and deleted a diagram in the Negate Bit Toggle section......................................................................... 30
Changed the text and deleted a diagram in the LOD_LSD Self-Test section ..................................................................... 30
2
版权 © 2017–2018, Texas Instruments Incorporated
TLC6C5724-Q1
www.ti.com.cn
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
修订历史记录 (接下页)
•
•
•
•
•
Changed the text in the ERROR Clear section .................................................................................................................... 31
Changed the text in the Global Reset section...................................................................................................................... 31
Changed the LED supply voltage from 7 V to 8 V in the Power Up section ........................................................................ 32
Added the TEF register, where the overtemperature fault is latched................................................................................... 32
Added a sentence to paragraph 2 of the Register Write and Read section, changed "data" to "288-bit data", and
changed "last SCK rising edge" to "288th SCK rising edge"................................................................................................ 32
•
•
Changed "data" to "288-bit data" in the FC-BC-DC Write section ....................................................................................... 33
Changed "sink current" to "APS current" and added "APS detection time" to the definition for bits 200 and 199,
respectively........................................................................................................................................................................... 33
•
•
•
•
•
•
•
•
•
•
•
•
Deleted two equations preceding 表 16 .............................................................................................................................. 35
Changed the titles of 表 16, 表 17, and 表 18 ...................................................................................................................... 35
Added 公式 5 to calculate duty cycle.................................................................................................................................... 36
Changed "OUTB0" to "OUTG0" for bits 167–156 in 表 19................................................................................................... 36
Changed the last sentence of the Special Command Function section............................................................................... 37
Changed the wording and deleted three figures in the Register Maps section ................................................................... 39
Changed bit numbers 287 and 286 to 277 and 276 in Figure 28 ....................................................................................... 39
Changed "Output slew rate" to "Output slew-rate time" for bit 203...................................................................................... 43
Changed the text in the Typical Application section............................................................................................................. 49
Added a sentence and a figure to the Detailed Design Procedure section ......................................................................... 50
Added the Application Curves section to the data sheet...................................................................................................... 50
Changed the LED supply voltage from 7 V to 8 V and added a sentence to the Power Supply Recommendations
section ................................................................................................................................................................................. 51
•
Added positioning information for the IREF resistor to the Layout Guidelines section ........................................................ 51
Copyright © 2017–2018, Texas Instruments Incorporated
3
TLC6C5724-Q1
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
www.ti.com.cn
5 Pin Configuration and Functions
DAP PowerPAD™ Package
38-Pin HTSSOP With Exposed Thermal Pad
Top View
SDI
SCK
1
38
37
36
35
34
33
32
31
30
29
28
27
26
25
24
23
22
21
20
SENSE
NC
2
LATCH
GCLK
3
BLANK
4
V
CC
GCLK
5
IREF
GCLK
6
GND
OUTG0
OUTR0
OUTB0
OUTG1
OUTR1
OUTB1
OUTG2
OUTR2
OUTB2
OUTG3
OUTR3
OUTB3
SDO
7
OUTG7
OUTR7
OUTB7
OUTG6
OUTR6
OUTB6
OUTG5
OUTR5
OUTB5
OUTG4
OUTR4
OUTB4
ERR
8
9
Thermal
Pad
10
11
12
13
14
15
16
17
18
19
Not to scale
Pin Functions
PIN
I/O
DESCRIPTION
NAME
BLANK
NO.
Blank all outputs. BLANK low forces all channels off. Grayscale counter resets, grayscale
PWM timing controller is initialized. BLANK high starts grayscale PWM timing controller,
channels are controlled by PWM timing controller.
36
I
ERR
20
4, 5, 6
33
O
I
Open-drain error feedback
GCLK
GND
IREF
LATCH
NC
Clock input for grayscale PWM counter. The three pins are internally connected together.
—
I
Power ground
34
Reference-current pin for setting the full-scale output current
Latch-enable input pin
3
I
37
—
No internal connection
9, 12, 15, 18, 21,
24, 27, 30
OUTB0–OUTB7
OUTG0–OUTG7
O
O
Constant-current outputs for color group B
Constant-current outputs for color group G
7, 10, 13,16, 23,
26, 29, 32
4
Copyright © 2017–2018, Texas Instruments Incorporated
TLC6C5724-Q1
www.ti.com.cn
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
Pin Functions (continued)
PIN
I/O
DESCRIPTION
NAME
NO.
8, 11, 14,17, 22,
25, 28, 31
OUTR0–OUTR7
O
Constant-current outputs for color group R
SCK
2
I
I
Data-shift clock-input pin
SDI
1
Serial data-in pin
SDO
19
38
35
—
O
I
Serial data-out pin
SENSE
VCC
Connect to LED supply for LED diagnostics
Power supply pin
I
Thermal pad
—
Connect to ground to improve thermal performance
Copyright © 2017–2018, Texas Instruments Incorporated
5
TLC6C5724-Q1
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
www.ti.com.cn
6 Specifications
6.1 Absolute Maximum Ratings
over operating junction temperature range (unless otherwise noted)(1)
MIN
–0.3
–0.3
–0.3
–0.3
MAX
UNIT
VCC
6
Input voltage
SENSE
8
V
BLANK, GCLK, LATCH, SCK, SDI
ERR, IREF, SDO
VCC + 0.3
VCC + 0.3
Output voltage
Output current
V
OUTR0–OUTR7, OUTG0–OUTG7,
OUTB0–OUTB7
–0.3
0
8
OUTR0–OUTR7, OUTG0–OUTG7,
OUTB0–OUTB7
50
mA
Operating junction temperature, TJ
Storage temperature, Tstg
–40
–55
150
150
°C
°C
(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage tothedevice.Thesearestress ratings only,
which do not imply functional operation of the device attheseoranyotherconditions beyond those indicated under
RecommendedOperatingConditions. Exposuretoabsolute-maximum-ratedconditions for extended periodsmayaffect device reliability.
6.2 ESD Ratings
VALUE
±2000
±500
UNIT
Human-body model (HBM), per AEC Q100-002(1)
All pins
V(ESD)
Electrostatic discharge
V
Charged-device model (CDM), per AEC
Q100-011
Corner pins (1, 19, 20,
and 38)
±750
(1) AEC Q100-002 indicates that HBM stressing shallbeinaccordancewiththe ANSI/ESDA/JEDEC JS-001 specification.
6.3 Recommended Operating Conditions
over operating junction temperature range (unless otherwise noted)
MIN
NOM
MAX UNIT
VCC
VSENSE
VO
Device supply voltage
LED supply voltage
3
5.5
V
V
8
Output voltage
8
V
VIL
Input logic-low voltage
Input logic-high voltage
High-level output source current
BLANK, GCLK, LATCH, SCK, SDI
0
0.3 VCC
V
VIH
BLANK, GCLK, LATCH, SCK, SDI
0.7 VCC
VCC
1
V
IOH
SDO
SDO
ERR
mA
1
IOL
IO
Low-level input sink current
Constant output sink current
mA
mA
5
OUTR0–OUTR7, OUTG0–OUTG7,
OUTB0–OUTB7
2
50
TA
TJ
Operating ambient temperature
Operating junction temperature
–40
–40
125
150
°C
°C
6.4 Thermal Information
TLC6C5724-Q1
DAP (HTSSOP)
38 PINS
39.6
THERMAL METRIC(1)
UNIT
RθJA
Junction-to-ambient thermal resistance
°C/W
°C/W
°C/W
RθJC(top)
RθJB
Junction-to-case (top) thermal resistance
Junction-to-board thermal resistance
31.2
18
(1) For more information about traditionalandnewthermalmetrics,see SemiconductorandICPackage ThermalMetrics .
6
Copyright © 2017–2018, Texas Instruments Incorporated
TLC6C5724-Q1
www.ti.com.cn
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
Thermal Information (continued)
TLC6C5724-Q1
THERMAL METRIC(1)
DAP (HTSSOP)
UNIT
38 PINS
0.8
ψJT
Junction-to-top characterization parameter
Junction-to-board characterization parameter
Junction-to-case (bottom) thermal resistance
°C/W
°C/W
°C/W
ψJB
18.1
2
RθJC(bot)
6.5 Electrical Characteristics
VCC = 3 V to 5.5 V,TJ=–40°Cto150°C,VSENSE = 5 V, GS = FFFh, BC = FFh, DC= 7Fh with upperDCrange(unlessotherwise
noted)
PARAMETER
POWER SUPPLIES
TEST CONDITIONS
MIN
TYP
MAX
UNIT
SDI, SCK, LATCH = L, BLANK = L,
GCLK = L, VOUT = 1 V, IOUT = 2 mA
4.2
7.7
5.5
9
SDI, SCK, LATCH = L, BLANK = L,
GCLK = L, VOUT = 1 V, IOUT = 20 mA
SDI, SCK, LATCH = L, BLANK = H,
GCLK = 8 MHz, VOUT = 1 V, IOUT = 20
mA , auto-repeat on
ICC
Supply current
mA
8.3
10
16
SDI, SCK, LATCH = L, BLANK = H,
GCLK = 8 MHz, VOUT = 1 V, IOUT = 50
mA , auto-repeat on
13.5
LOGIC INPUTS (SDI, SCK, LATCH, GCLK, BLANK)
At SDI, SCK, LATCH, with VI = VCC; or
IIkg
Input leakage current
at SDI, SCK, LATCH, BLANK, GCLK,
with VI = GND
–1
1
µA
Pull down resistance at BLANK,
GCLK
Rpd
250
500
1.2
750
kΩ
CONTROL OUTPUTS (IREF, ERR, SDO)
VIREF
VOH
VOL
IREF voltage
RIREF = 0.96 kΩ
1.17
1.23
VCC
0.4
V
V
V
High-level output voltage
Low-level output voltage
At SDO, IOH = –1 mA
At SDO, IOL = 1 mA
VCC – 0.4
ERR pin open-drain voltage
drop
VERR
IERR = 4 mA
VERR = 5 V
0.1 VCC
1
V
ILKG_ERR
ERR pin leakage current
µA
OUTPUT STAGE
VCC = 3.6 V, IOUT = 50 mA
VCC = 3 V, IOUT = 50 mA
0.67
0.7
V(OUT,min)
Minimum output voltage
V
Ratio of output current to IREF
current, K = I(OUTx) / I(IREF)
K(OUT)
40
mA/mA
µA
Ilkg(OUT)
Output leakage current
BLANK = L, VOUT = 7 V, VSENSE = 7 V
0.1
CHANNEL ACCURACY
VOUT = 1 V, RIREF = 24 kΩ
VOUT = 1 V, RIREF = 0.96 kΩ
VOUT = 1V, RIREF open or short
1.86
46.5
7
2
50
10
2.14
53.5
13
I(OUT)
Constant output current
mA
Copyright © 2017–2018, Texas Instruments Incorporated
7
TLC6C5724-Q1
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
www.ti.com.cn
Electrical Characteristics (continued)
VCC = 3 V to 5.5 V,TJ=–40°Cto150°C,VSENSE = 5 V, GS = FFFh, BC = FFh, DC= 7Fh with upperDCrange(unlessotherwise
noted)
PARAMETER
TEST CONDITIONS
VOUT = 1 V, IOUT = 50 mA
VOUT = 1 V, IOUT = 2 mA
VOUT= 1 V, IOUT = 50 mA
VOUT = 1 V, IOUT = 2 mA
VOUT = 1 V, IOUT = 50 mA
VOUT = 1 V, IOUT = 2 mA
MIN
–4%
–4%
–4%
-–4%
–7%
–7%
TYP
MAX
4%
4%
4%
4%
7%
7%
UNIT
Current accuracy (channel-to-
channel in same color group)
(1)
ΔI(Ch-Ch)
ΔI(Dev-Dev) Current accuracy (device-to-
(2)
device)
ΔI(Ch-Ideal) Current accuracy (channel-to-
(3)
ideal output)
VOUT = 1 V, VCC = 3 V to 5.5 V, IOUT
50 mA
=
–0.7
–0.7
0.7
0.7
ΔI(OUT-VCC)
Line regulation
%/V
%/V
(4)
VOUT = 1 V, VCC = 3 V to 5.5 V, IOUT = 2
mA
VOUT = 1 V to 3 V, IOUT = 50 mA
VOUT = 1 V to 3 V, IOUT = 2 mA
–0.7
–0.7
0.7
0.7
ΔI(OUT-
Load regulation
(5)
VOUT
PROTECTION CIRCUITS
LED open-circuit detection low
threshold
VLOD1
LOD_VOLTAGE = 0b
LOD_VOLTAGE = 1b
LSD_VOLTAGE = 0b
LSD_VOLTAGE= 1b
VCC = 5 V
0.275
0.48
0.3
0.5
0.32
0.52
V
V
LED open-circuit detection high
threshold
VLOD2
LED short-circuit detection high
threshold
VSENSE
–
VSENSE
–
VSENSE
–
VLSD1
V
0.4
0.3
0.2
LED short-circuit detection low
threshold
VSENSE
–
VSENSE
–
VSENSE
–
VLSD2
V
0.8
0.7
0.6
IREF resistor open-circuit
IIREF_OC
8
10
5
12
µA
µA
detection threshold
IIREF_OCHY IREF resistor open-circuit
VCC = 5 V
detection threshold hysteresis
S
(1) Channel to channel accuracy in thesamecolorgroupiscalculated by the formula below. (X = color group; i,j = 0 to 7 )
≈
∆
∆
∆
’
÷
8ìIOUTXi
÷
DI(Ch-Ch)
=
-1 ì100%
7
÷
I
∆ ƒ OUTXj
÷
◊
j=0
«
(2) Device to device accuracy iscalculatedbytheformulabelow.
7
≈
’
÷
÷
÷
÷
÷
÷
◊
I
+IOUTGi +IOUTBi
(
)
∆ ƒ
OUTRi
i=0
∆
-IOUT,ideal
24
∆
∆
∆
∆
«
DI(Dev-Dev)
=
ì100%
IOUT,ideal
V
IREF
IOUT,ideal
=
ìK(OUT)
RIREF
(3) Channel to ideal accuracy is calculated bytheformulabelow.
≈
’
IOUTXi
DI(Ch-Ideal)
=
-1 ì100%
∆
∆
÷
÷
IOUT,ideal
«
◊
(4) Line regulation accuracy iscalculatedbytheformulabelow.
≈
’
I(OUTXi,VCC=5.5V -I(OUTXi,VCC=3V
100
)
)
∆
∆
«
÷
÷
◊
DI(OUT-VCC)
=
ì
% / V
I(OUTXi,VCC=3V
5.5 - 3
)
(5) Load regulation accuracy iscalculatedbytheformulabelow.
≈
’
I(OUTXi,VOUT=3V -I(OUTXi,VOUT=1V
100
)
)
∆
∆
«
÷
÷
◊
DI(OUT-VOUT
=
ì
% / V
)
I(OUTXi,VOUT=1V
3 -1
)
8
Copyright © 2017–2018, Texas Instruments Incorporated
TLC6C5724-Q1
www.ti.com.cn
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
Electrical Characteristics (continued)
VCC = 3 V to 5.5 V,TJ=–40°Cto150°C,VSENSE = 5 V, GS = FFFh, BC = FFh, DC= 7Fh with upperDCrange(unlessotherwise
noted)
PARAMETER
TEST CONDITIONS
MIN
TYP
MAX
UNIT
IREF resistor short-circuit-
detection threshold
IIREF_SC
VCC = 5 V
VCC = 5 V
2
2.7
3.2
mA
IIREF_SCHY IREF resistor short-circuit-
0.3
135
10
mA
°C
detection threshold hysteresis
S
Pre-thermal warning flag
threshold
TPTW
Junction temperature
Junction temperature
125
150
145
170
Pre-thermal warning flag
THYS_PTW
hysteresis
°C
TSD
Thermal error flag threshold
Thermal error flag hysteresis
Junction temperature
Junction temperature
160
10
°C
°C
THYS_TEF
6.6 Timing Requirements
VCC = 3 V to 5.5 V,TJ=–40°Cto150°C.
MIN
NOM
MAX
UNIT
MHz
MHz
ns
fCLK(SCK)
SCK data-shift clock frequency
4
8
fCLK(GCLK) GCLK grayscale clock frequency
tWH0
tWL0
tWH1
tWL1
tWL2
tWH3
tWL3
tSU0
tSU1
tSU2
SCK high pulse duration
SCK low pulse duration
LATCH high pulse duration
LATCH low pulse duration
BLANK pulse duration
60
60
80
80
80
40
40
55
60
200
ns
ns
ns
ns
GCLK high pulse duration
GCLK low pulse duration
SDI - SCK↑ setup time
ns
ns
ns
BLANK↑– GCLK↑ setup time
LATCH↑ – SCK↑ setup time
ns
ns
LATCH↑for GS data – GCLK↑when display timing reset mode is disabled ,
setup time
tSU3
tSU4
90
ns
ns
LATCH↑for GS data – GCLK↑ when display timing reset mode is enabled,
setup time
150
tH0
tH1
tH2
tRI0
tRI1
tFI0
tFI1
SCK↑– SDI hold time
SCK↑– LATCH↑ hold time
SCK↑– LATCH↓ hold time
SDI, SCK, LATCH rise time
GCLK rise time
55
85
55
ns
ns
ns
ns
ns
ns
ns
50
30
50
30
SDI, SCK, LATCH fall time
GCLK fall time
6.7 Switching Characteristics
over operating junction temperature range (unless otherwise noted)
PARAMETER
TEST CONDITIONS
MIN
TYP
MAX
UNIT
Rise time from 10% VSDO to 90%
VSDO
tro0
tro1
tro2
60
ns
Rise time from 10% VOUT to 90%
VOUT
IOUT = 50 mA, SLEW_RATE = 0b
IOUT = 50 mA, SLEW_RATE = 1b
200
100
ns
ns
Rise time from 10% VOUT to 90%
VOUT
60
140
Copyright © 2017–2018, Texas Instruments Incorporated
9
TLC6C5724-Q1
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
www.ti.com.cn
Switching Characteristics (continued)
over operating junction temperature range (unless otherwise noted)
PARAMETER
TEST CONDITIONS
MIN
TYP
MAX
UNIT
Fall time from 90% VSDO to 10%
VSDO
tfo0
tfo1
30
ns
Fall time from 90% VOUT to 10%
VOUT
IOUT = 50 mA , SLEW_RATE = 0b
IOUT = 50 mA, SLEW_RATE = 1b
200
ns
Fall time from 90% VOUT to 10%
VOUT
tfo2
30
100
130
80
140
180
130
200
220
ns
ns
ns
tpd0
tpd1
Propagation delay, SCK↑to SDO
Propagation delay, LATCH↑to
SDO
Propagation delay, BLANK↓ to
OUTR0, -G0, -B0, -R4, -G4, -B4
off
tpd2
tpd3
tpd4
tpd5
tpd6
tpd7
10
80
120
160
200
250
280
80
260
260
330
370
400
120
ns
ns
ns
ns
ns
ns
Propagation delay, GCLK↑ to
OUTR0, -G0, -B0, -R4, -G4,-B4
on
Propagation delay, GCLK↑ to
OUTR1, -G1, -B1, -R5, -G5, -B5
on
120
160
190
10
Propagation delay, GCLK↑ to
OUTR2, -G2, -B2, -R6, -G6, -B6
on
Propagation delay, GCLK↑ to
OUTR3, -G3, -B3, -R7, -G7, -B7
on
Changing by dot correction control
(control data are 0Ch→72h or 72h→0Ch
with upper DC range), BCR, -G, -B = FFh
Propagation delay, LATCH↑ to
VOUT
Changing by global brightness control
(control data are 19h→E6h or E6h→19h
with DCRn,-Gn, -Bn = 7Fh with upper DC
range
Propagation delay, LATCH↑ to
VOUT
tpd8
10
130
5
200
ns
ns
Propagation delay, LATCH↑ to
APS register and APS_FLAG
change
tpd9
SINK_CURRENT = 0b
Propagation delay, LATCH↑ to
APS register and APS_FLAG
change
tpd10
SINK_CURRENT = 1b
10
24
ns
ns
Propagation delay, LATCH↑ to
LOD_LSD_FLAG change
tpd11
No failure in LOD-LSD detector circuit
10
版权 © 2017–2018, Texas Instruments Incorporated
TLC6C5724-Q1
www.ti.com.cn
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
GSR0
SDI
GSB7
11B
GSB7
10B
GSB7
9B
GSB7
8B
GSB7
7B
GSR0
3B
GSR0
2B
GSR0
1B
GSR0
0B
GSB7
11C
GSB7
10C
GSB7
9C
GSB7
8C
GSB7
7C
GSB7
6C
GSB7
5C
GSB7
4C
GSB7
3C
0A
tSU0
tH0
fCLK(SCK)
tWH0
tWL0
tSU2
SCK
285
1
2
3
4
5
284
286
287
288
1
2
3
4
5
6
7
8
9
10
tH1
tWH1
LATCH
tSU3
BLANK
GCLK
SDO
tSU1
fCLK(GCLK)
tWL2
tpd0
tpd1
GSB7
11A
GSB7
10A
GSB7
9A
GSB7
8A
GSB7
7A
GSB7
6A
GSR0
2A
GSR0
1A
GSR0
0A
GSB7
11B
GSB7
10B
GSB7
9B
GSB7
8B
GSB7
7B
GSB7
6B
GSB7
5B
GSB7
4B
GSB7
3B
GSB7
2B
GSB7
1B
tpd3
tpd4
tD5
tpd2
OUTR0/4
OUTB0/4
Output Voltage
OFF
ON
tro1
tfo1
OUTR1/5
OUTB1/5
ON
OFF
Output Voltage
Output Voltage
OUTR2/6
OUTB2/6
ON
OFF
tD6
OUTR3/7
OUTB3/7
Output Voltage
ON
OFF
图 1. Grayscale (GS) Data Write
版权 © 2017–2018, Texas Instruments Incorporated
11
TLC6C5724-Q1
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
www.ti.com.cn
GSR0
0A
CMD
11B
CMD
10B
CMD
9B
CMD
8B
CMD
7B
DCR0
3B
DCR0
2B
DCR0
1B
DCA0
0B
CMD
11C
CMD
10C
CMD
9C
CMD
8C
CMD
7C
CMD
6C
CMD
5C
CMD
4C
CMD
3C
SDI
tSU0
tH0
fCLK(SCK)
tWH0
tWL0
tH1
tSU2
SCK
285
1
2
3
4
5
284
286
287
288
1
2
3
4
5
6
7
8
9
10
tH2
tWL1
LATCH
BLANK
GCLK
SDO
fCLK(GCLK)
tWL2
tSU1
tpd0
tro0, tfo0
Don‘t
Care
Don‘t
Care
Don‘t
Care
Don‘t
Care
Don‘t
Care
Don‘t
Care
Don‘t
Care
Don‘t
Care
Don‘t
Care
CMD
11B
CMD
10B
CMD
9B
CMD
8B
CMD
7B
CMD
6B
CMD
5B
CMD
4B
CMD
3B
CMD
2B
CMD
1B
tpd3
tpd4
tpd5
tpd6
tpd7,tpd8
tpd2
OUTR0/4
OUTB0/4
OFF
ON
tfo1
OUTR1/5
OUTB1/5
OFF
ON
OUTR2/6
OUTB2/6
ON
OFF
OUTR3/7
OUTB3/7
OFF
ON
图 2. Function Control, Brightness Control, and Dot Correction Data (FC-BC-DC) Write
12
版权 © 2017–2018, Texas Instruments Incorporated
TLC6C5724-Q1
www.ti.com.cn
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
12bit Command code CMD11 to CMD0 is 5AFh, indicate this is a GS Read command, the original GS data in GS data latch are loaded into common shift register
GSR0
0A
CMD
11B
CMD
10B
CMD
9B
CMD
8B
CMD
7B
Don‘t
Care
Don‘t
Care
Don‘t
Care
Don‘t
Care
CMD
11C
CMD
10C
CMD
9C
CMD
8C
CMD
7C
CMD
6C
CMD
5C
CMD
4C
CMD
3C
CMD
2C
SDI
tSU0
tH0
fCLK(SCK)
tWH0
tWL0
tH1
tSU2
SCK
285
1
2
3
4
5
284
286
287
288
1
2
3
4
5
6
7
8
9
10
tH2
tWL1
LATCH
SDO
tpd0
tro0, tfo0
tpd1
GSB7
2
GSB7
1
Don‘t
Care
Don‘t
Care
Don‘t
Care
Don‘t
Care
Don‘t
Care
Don‘t
Care
Don‘t
Care
Don‘t
Care
Don‘t
Care
CMD
11B
GSB7
11
GSB7
10
GSB7
9
GSB7
8
GSB7
7
GSB7
6
GSB7
5
GSB7
4
GSB7
3
Since decoded as GS Read command, the grayscale data in GS data latch is latched into common shift register at this moment
图 3. Grayscale (GS) Data Read
12bit Command code CMD11 to CMD0 is 5A3h, indicate this is a SID Read command, the 96bits LOD1/2, LSD1/2 detection result, 1bit NEG1, 1bit NEG2, 10bit
Error Status and 24bits Adjacent pin short result are loaded into common shift register
GSR0
0A
CMD
11B
CMD
10B
CMD
9B
CMD
8B
CMD
7B
Don‘t
Care
Don‘t
Care
Don‘t
Care
Don‘t
Care
CMD
11C
CMD
10C
CMD
9C
CMD
8C
CMD
7C
CMD
6C
CMD
5C
CMD
4C
CMD
3C
SDI
tSU0
tH0
fCLK(SCK)
tWH0
tWL0
tH1
tSU2
SCK
285
1
2
3
4
5
284
286
287
288
1
2
3
4
5
6
7
8
9
10
tH2
tWL1
LATCH
SDO
tpd0
tro0, tfo0
tpd1
Don‘t
Care
Don‘t
Care
Don‘t
Care
Don‘t
Care
Don‘t
Care
Don‘t
Care
Don‘t
Care
Don‘t
Care
Don‘t
Care
CMD
11B
LOD2
OUTB7
LOD2
OUTB6
LOD2
OUTB5
LOD2
OUTB4
LOD2
OUTB3
LOD2
OUTB2
LOD2
OUTB1
LOD2
OUTB0
LOD2
OUTG7
LOD2
OUTG6
LOD2
OUTG5
Since decoded as SID Read command, the LOD1/2, LSD1/2 detection result, NEG1, NEG2, Error Status and Adjacent pin
short result in the corresponding registers are latched into common shift register at this moment
图 4. Status Information Data (SID) Read
版权 © 2017–2018, Texas Instruments Incorporated
13
TLC6C5724-Q1
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
www.ti.com.cn
12bit Command code CMD11 to CMD0 is 53Ah, indicate this is a APS Check command, IC will automatically detect all the adjacent pin short condition, and set APS
register(16bits) and APS_Flag in Error status register. BLANK should be kept low during this test
GSR0
0A
CMD
11B
CMD
10B
CMD
9B
CMD
8B
CMD
7B
Don‘t
Care
Don‘t
Care
Don‘t
Care
Don‘t
Care
CMD
11C
CMD
10C
CMD
9C
CMD
8C
CMD
7C
CMD
6C
CMD
5C
CMD
4C
CMD
3C
SDI
tSU0
tH0
fCLK(SCK)
tWH0
tWL0
tH1
tSU2
SCK
285
1
2
3
4
5
284
286
287
288
1
2
3
4
5
6
7
8
9
10
tH2
tWL1
LATCH
BLANK
tpd9, tpd10
APS Register
Previous Data
Updated Data
Updated Data
APS_Flag
(Error Status Register)
Previous Data
Since decoded as APS Check command, the adjacent pin short self test is executed, the result is latched into APS register and APS_FLAG of
Error Status register at this moment
图 5. Adjacent-Pin-Short (APS) Check
12bit Command code CMD11 to CMD0 is 55Ah, indicate this is a NEG_BIT Toggle command, the Negate bit will be toggled and LOD_LSD data will be inverted
GSR0
0A
CMD
11B
CMD
10B
CMD
9B
CMD
8B
CMD
7B
Don‘t
Care
Don‘t
Care
Don‘t
Care
Don‘t
Care
CMD
11C
CMD
10C
CMD
9C
CMD
8C
CMD
7C
CMD
6C
CMD
5C
CMD
4C
CMD
3C
SDI
tSU0
tH0
fCLK(SCK)
tWH0
tWL0
tH1
tSU2
SCK
285
1
2
3
4
5
284
286
287
288
1
2
3
4
5
6
7
8
9
10
tH2
tWL1
LATCH
tpd12
Negate Bit
Previous Data
Updated Data
Since decoded as NEG_BIT Toggle command, the Negate bit is toggled at this moment and
LOD_LSD register value will be inverted.
图 6. Negate Bit Toggle
14
版权 © 2017–2018, Texas Instruments Incorporated
TLC6C5724-Q1
www.ti.com.cn
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
12bit Command code CMD11 to CMD0 is 535h, indicate this is a LOD_LSD Self Test command, IC will execute LOD_LSD detector circuit self test and set LOD_LSD_FLAG
in Error Status register. BLANK should be kept low during this test
GSR0
0A
CMD
11B
CMD
10B
CMD
9B
CMD
8B
CMD
7B
Don‘t
Care
Don‘t
Care
Don‘t
Care
Don‘t
Care
CMD
11C
CMD
10C
CMD
9C
CMD
8C
CMD
7C
CMD
6C
CMD
5C
CMD
4C
CMD
3C
SDI
tSU0
tH0
fCLK(SCK)
tWH0
tWL0
tH1
tSU2
SCK
285
1
2
3
4
5
284
286
287
288
1
2
3
4
5
6
7
8
9
10
tH2
tWL1
LATCH
BLANK
tpd11
LOD_LSD_FLAG
(Error Status Register)
Previous Data
Updated Data
Since decoded as LOD_LSD Self Test command, the LOD_LSD detector circuit self-test is executed, the result is latched into LOD_LSD_FLAG of
Error Status register at this moment
图 7. LOD_LSD Self-Test
12bit Command code CMD11 to CMD0 is 5ACh, indicate this is a FC-BC-DC Read command. the 205bits FC-BC-DC data are loaded into common shift register; This reading
function can also be achieved by latching GS data from common shifter to GS data latch
GSR0
0A
CMD
11B
CMD
10B
CMD
9B
CMD
8B
CMD
7B
Don‘t
Care
Don‘t
Care
Don‘t
Care
Don‘t
Care
CMD
11C
CMD
10C
CMD
9C
CMD
8C
CMD
7C
CMD
6C
CMD
5C
CMD
4C
CMD
3C
SDI
tSU0
tH0
fCLK(SCK)
tWH0
tWL0
tH1
tSU2
SCK
LATCH
285
1
2
3
4
5
284
286
287
288
1
2
3
4
5
6
7
8
9
10
tH2
tWL1
tpd1
Common Shift Register
Previous Data
Lowest 205bit are updated with latest FC-BC-DC data
Since decoded as FC-BC-DC Read command, the data in FC-BC-DC data latch are latched
into common shift register at this moment
图 8. Function Control, Brightness Control, and Dot Correction Data (FC-BC-DC) Read
版权 © 2017–2018, Texas Instruments Incorporated
15
TLC6C5724-Q1
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
www.ti.com.cn
12bit Command code CMD11 to CMD0 is A53h, indicate this is a ERROR Clear command, the 96bits LOD1/2, LSD1/2 detection result, 1bit NEG1, 1bit NEG2, 10bit Error
Status and 24bits Adjacent pin short result are loaded into common shift register, and then the Error status register and APS register will be reset to 0.
GSR0
0A
CMD
11B
CMD
10B
CMD
9B
CMD
8B
CMD
7B
Don‘t
Care
Don‘t
Care
Don‘t
Care
Don‘t
Care
CMD
11C
CMD
10C
CMD
9C
CMD
8C
CMD
7C
CMD
6C
CMD
5C
CMD
4C
CMD
3C
SDI
tSU0
tH0
fCLK(SCK)
tWH0
tWL0
tH1
tSU2
SCK
285
1
2
3
4
5
284
286
287
288
1
2
3
4
5
6
7
8
9
10
tH2
tWL1
LATCH
tpd1
APS Register
Previous Data
Reset to Zero
Reset to Zero
Error Status Register
Previous Data
tpd0
tro0, tfo0
Don‘t
Care
Don‘t
Care
Don‘t
Care
Don‘t
Care
Don‘t
Care
Don‘t
Care
Don‘t
Care
Don‘t
Care
Don‘t
Care
CMD
11B
LOD2
OUTB7
LOD2
OUTB6
LOD2
OUTB5
LOD2
OUTB4
LOD2
OUTB3
LOD2
OUTB2
LOD2
OUTB1
LOD2
OUTB0
LOD2
OUTG7
LOD2
OUTG6
SDO
Since decoded as ERROR Clear command, LOD1/2, LSD1/2 detection result, NEG1, NEG2, Error Status and Adjacent pin
short result are loaded into common shift register, and then the Error status register and APS register will be reset to 0.
图 9. ERROR Clear
16
版权 © 2017–2018, Texas Instruments Incorporated
TLC6C5724-Q1
www.ti.com.cn
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
12bit Command code CMD11 to CMD0 is A5Ch, indicate this is a Global Reset command, not only the Error status register, LOD-LSD register and APS register will be reset to default, but
also GS data, FC-BC-DC data will be reset to default. Besides, all output channels will be turn off, PWM timing will be initialized. This command has the same function as power on reset
GSR0
0A
CMD
11B
CMD
10B
CMD
9B
CMD
8B
CMD
7B
Don‘t
Care
Don‘t
Care
Don‘t
Care
Don‘t
Care
CMD
11C
CMD
10C
CMD
9C
CMD
8C
CMD
7C
CMD
6C
CMD
5C
CMD
4C
CMD
3C
SDI
tSU0
tH0
fCLK(SCK)
tWH0
tWL0
tH1
tSU2
SCK
285
1
2
3
4
5
284
286
287
288
1
2
3
4
5
6
7
8
9
10
tH2
tWL1
LATCH
LOD-LSD Register
Previous Data
Previous Data
Previous Data
Reset to default
Reset to default
Reset to default
Channel Off
APS Register
Error Status Register
OUTn
Since decoded as Global Reset command, the Error status register, LOD-LSD register, APS register, GS data latch and FC-BC-DC data latch will
be reset to default at this moment. Besides, all output channels will be turn off, PWM timing will be initialized at this moment.
图 10. Global Reset
版权 © 2017–2018, Texas Instruments Incorporated
17
TLC6C5724-Q1
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
www.ti.com.cn
GS counter starts to count GCLK after BLANK goes high
GCLK
2047
1
2
3
4
5
2046
2048
2049
2050
2051
2052
4093
4094
4095
4096
4097
4098
1
2
3
4
BLANK
OFF
ON
OUTn Output Voltage
GS data = 000h
Output Voltage
ON
ON
ON
ON
ON
ON
ON
ON
ON
OFF
OUTn
OFF
GS data = 001h
OUTn
OFF
Output Voltage
Output Voltage
ON
OFF
GS data = 002h
OUTn
OFF
OFF
ON
ON
GS data = 003h
OUTn
OFF
Output Voltage
Output Voltage
GS data = 7FFh
OUTn
ON
ON
OFF
GS data = 800h
Output Voltage
OUTn
OFF
GS data = 801h
OFF
OUTn
Output Voltage
Output Voltage
ON
ON
GS data = FFDh
OUTn
OFF
GS data = FFEh
Output Voltage
OUTn
OFF
OUTx does not turn on again until BLANK goes low once when disable auto repeat mode
ON
GS data = FFFh
OUTn turns on at first rising edge of GCLK after BLANK goes high except when
Grayscale data is zero.
Note1: The internal blank signal is generated when LATCH is input for GS data with display timing reset enable. Also the signal is generated at
4096th GCLK when auto repeat mode is enabled. BLANK can be connected to VCC when TIMING_RESET or AUTO_REPEAT is enabled.
图 11. 12-Bit Mode PWM Counter Without Auto-Repeat Mode
18
版权 © 2017–2018, Texas Instruments Incorporated
TLC6C5724-Q1
www.ti.com.cn
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
GS counter starts to count GSCKR/G/B after BLANK goes high level.
GCLK
257
1
2
3
4
255
256
258
1023
1024
1025
1026
4093
4094
4095
4096
4097
4098
1
2
3
4
BLANK
OUTn
8-bit Mode
GS data = FFFh
ON
ON
OFF
ON
ON
ON
Output Voltage
Output Voltage
Output Voltage
OFF
OUTn
10-bit Mode
GS data = FFFh
OUTn
12-bit Mode
OFF
ON
GS data = FFFh
图 12. 8-, 10-, 12-Bit Mode PWM Counter Without Auto-Repeat Mode
GS counter starts to count GSCKR/G/B after BLANK goes high level.
GCLK
1
257
1
2
255
256
1024
1025
4095
4096
4095
4096
1
3
1
BLANK
OUTn
ON
ON
OFF
OFF
OFF
OFF
OFF
OFF
OFF
OFF
OFF
OFF
Output Voltage
8-bit Mode
OFF Period * 15
OUTn is forced off even if
GS data is more than 0FFh.
OFF Period * 11
GS data = 0FFh - FFFh
OFF Period * 2
OFF
OFF
OFF
OFF
Output Voltage
Output Voltage
OFF
OUTn
10-bit Mode
OFF
OFF
OUTn is forced off even if
GS data is more than 3FFh.
OFF Period * 3
OFF Period * 2
GS data = 3FFh - FFFh
OUTn
12-bit Mode
ON
GS data = FFFh
图 13. 8-, 10-, 12-Bit Mode PWM Counter With Auto-Repeat Mode
版权 © 2017–2018, Texas Instruments Incorporated
19
TLC6C5724-Q1
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
www.ti.com.cn
GCLK
4093
1
2
3
8
9
4092
4094
4095
4096
1
2
3
4
5
6
7
8
9
10
LATCH
LOD1-LSD1 registers are updated
at 9th GCLK rising edge
LOD1-LSD1
Old LOD1-LSD1 Data
New LOD1-LSD1 Data
LOD2-LSD2 registers are updated
at 4095th GCLK rising edge
LOD2-LSD2
Old LOD2-LSD2 Data
New LOD2-LSD2 Data
图 14. LOD-LSD Register Update Timing
20
版权 © 2017–2018, Texas Instruments Incorporated
TLC6C5724-Q1
www.ti.com.cn
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
6.8 Typical Characteristics
50
45
40
35
30
25
20
15
10
5
55
50
45
40
35
30
25
20
15
10
5
-40°C
25°C
125°C
0
0
0
2.5
5
7.5 10 12.5 15 17.5 20 22.5 25
0
0.3 0.6 0.9 1.2 1.5 1.8 2.1 2.4 2.7
VOUT (V)
3
RIREF (kW)
D006
D005
VCC = 3.3 V
BC = FFh
GS = FFFh
DC = 7Fh in high range
图 15. I(OUT)max vs RIREF
图 16. IOUT vs VOUT
55
50
45
40
35
30
25
20
15
10
5
55
High DC Range
Low DC Range
-40°C
25°C
125°C
50
45
40
35
30
25
20
15
0
0
20
40
60
80
100
120
140
0
20
40
60
80
100
120
140
DC
DC
D003
D004
VCC = 3.3 V
BC = FFh
TA = 25°C
GS = FFFh
VCC = 3.3 V
BC = FFh in high DC
range
GS = FFFh
图 18. IOUT vs Dot Correction
图 17. IOUT vs Dot Correction in Different DC Ranges
55
50
45
40
35
30
25
20
15
10
5
55
DC = 7Fh with High Range
DC = 00h with High Range
DC = 7Fh with Low Range
-40°C
25°C
125°C
50
45
40
35
30
25
20
15
10
5
0
0
0
30
60
90
120 150 180 210 240 270
BC
0
30
60
90
120 150 180 210 240 270
BC
D001
D002
VCC = 3.3 V
TA = 25°C
GS = FFFh
VCC = 3.3 V
DC = 7Fh with high
range
GS = FFFh
图 19. IOUT vs Brightness Control in Different DC Range
图 20. IOUT vs Brightness Control at Different Ambient
Temperatures
版权 © 2017–2018, Texas Instruments Incorporated
21
TLC6C5724-Q1
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
www.ti.com.cn
7 Detailed Description
7.1 Overview
In automotive indicator and local dimming backlighting applications, the demand for multi-channel constant-
current LED drivers is increasing to achieve uniformity of LED brightness and color temperature. System-level
safety considerations require fault-detection capability and device self-check features.
The TLC6C5724-Q1 device is an automotive 24-channel constant-current RGB LED driver with LED diagnostics.
The TLC6C5724-Q1 device provides up to 50-mA output current set by an external resistor. The current can be
adjusted by 7-bit dot correction with two subranges for individual output and an 8-bit brightness control for the
outputs of each color group. The brightness can be adjusted individually for each channel through a 12-,10-, or
8-bit grayscale control. Fault-detection circuits are available to detect system faults including LED faults,
adjacent-pin short faults, reference-resistor faults, and more. Negate bit toggle and LOD-LSD self-test provide a
device self-check function to improve system reliability. Configurable slew-rate control optimizes the noise
generation of the system and improves the system EMC performance. Output -channel group delay helps to
reduce inrush current to optimize the system design. The SDI and SDO pins allow more than one device to be
connected in a daisy chain for control through one serial interface.
7.2 Functional Block Diagram
ERR
LED_ERR_MASK
IOF/ISF
LOD-LSD Self Test
LOD-LSD Self
Test
Thermal
Detection
Logic
LOD-LSD info
NEG-BIT Toggle
2
3
2
APS Check
3
APS Detection
Error Status Register
LOS-LSD info
Negate Bit
24
APS_Current
LOD-LSD Register
99
APS Register
24
10
SDI
SCK
SOUT
288-bit Common Shift Register
Lower 205
288
288
Read GS
Latch
GS
Latch
Selection
288-bit GS Data
LATCH
205
SENSE
VCC
Latch
FC
12-bit CMD
APS_CURRENT
Command
Decoder
205-bit FC-BC-DC Data
3
GS Read
SID Read
APS Check
...
288
205
4
GCLK
GS Counter
12bit/10bit/8bit PWM Timing Control
48
200
BLANK
IREF
197
Reference
Current
GND
24-CH Constant Sink with Group Delay
3
ISF/IOF
IREF Open/
Short Detector
LED Open/Short Detection
...
OUTR0
OUTR1
OUTB7
22
版权 © 2017–2018, Texas Instruments Incorporated
TLC6C5724-Q1
www.ti.com.cn
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
7.3 Feature Description
7.3.1 Maximum Constant-Sink-Current Setting
LED full-scale current can be programmed using an external resistor connected between the IREF pin and GND.
The RIREF resistor value is calculated with the following formula.
V
IREF
RIREF = K ì
I(OUT)max
where
•
•
•
VIREF is the reference voltage
K is the IREF-current to output-current ratio
I(OUT)max is full-scale current for each output
(1)
图 15 shows the reference resistor calculation curve.
7.3.2 Brightness Control and Dot Correction
The TLC6C5724-Q1 device implements an 8-bit group brightness control (BC) and 7-bit individual dot correction
(DC) to calibrate the output current. The 24 output channels are divided into three groups: OUTRn, OUTGn, and
OUTBn. Each group contains 8 output channels. There are two configurable ranges for the DC value of each
group. One is the low DC range with output current from 0 to 66.7% I(OUT)max. The other is the high DC range
with output current from 33.3% I(OUT)max to 100% I(OUT)max. The IREF resistor, BC, DC, and DC range together
determine the channel output current, as shown in 图 21. 公式 2 and 公式 3 are the detailed output current
calculation formulas.
公式 2 determines the output sink current for each color group when DC is in the high adjustment range.
1
2
3
DC
BC
IOUT = ( ìI(OUT)max
+
ìI(OUT)max
ì
)ì
127 255
3
(2)
(3)
公式 3 determines the output sink current for each color group when DC is in the low adjustment range.
2
3
DC BC
IOUT
=
ìI(OUT)max ì ì
127 255
版权 © 2017–2018, Texas Instruments Incorporated
23
TLC6C5724-Q1
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
www.ti.com.cn
Feature Description (接下页)
OUTR0
Individual DC
7-bit DC
GND
OUTR1
Group BC
High/
Low
DC
Digital
8-bit BC
Setting
7-bit DC
Range
GND
I(OUT)max
IREF
OUTR7
7-bit DC
GND
GND
OUTR
OUTG
OUTB
图 21. Brightness Control and Dot Correction Block Diagram
7.3.3 Grayscale Configuration
The TLC6C5724-Q1 device implements a grayscale configuration function to realize the individual PWM dimming
function for the output channels. The grayscale has three global configuration modes, 12-bit, 10-bit and 8-bit. The
GCLK input provides the clock source for the internal PWM generator. The GS counter counts the GCLK number
and compares the number with the channel grayscale register value. The output channel turns off when the GS
counter value reaches the grayscale register value. 图 22 shows the detailed block diagram of the PWM
generator.
To restart a new PWM cycle, users can use two methods. One is to toggle the BLANK pin after the GS counter
reaches the maximum count value, because BLANK low resets the GS counter and BLANK high restarts the GS
counter. Another is to pull BLANK high and set the AUTO_REPEAT&TIMING_RESET register bit to 1. The PWM
starts a new cycle automatically after the GS counter reaches the maximum count value.
24
版权 © 2017–2018, Texas Instruments Incorporated
TLC6C5724-Q1
www.ti.com.cn
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
Feature Description (接下页)
GS Counter
Max Count
OUTB1_GS
OUTB1_GS
OUTR1_GS
OUTR1_GS
Time
Time
Time
OUTR1 Current
25% Duty Cycle
OUTB1 Current
75% Duty Cycle
12-bit GS mode, Max Count = 4096
10-bit GS mode, Max Count = 1024
8-bit GS mode, Max Count = 256
VLED
OUTn
OUTn_GS [11:0]
PWM Generator
GS Counter
12/10/8-Bit
GCLK
GS Mode
GND
图 22. PWM Generator
7.3.3.1 PWM Auto Repeat
The PWM auto repeat function is configured by the AUTO_REPEAT bit. The AUTO_REPEAT bit is 0 by default,
and the PWM auto repeat function is disabled under this condition. The PWM cycle only executes once, so users
must toggle BLANK to restart a new PWM cycle. 图 11 and 图 12 show the PWM operation in this mode. When
the AUTO_REPEAT bit is 1, the PWM auto repeat function is enabled. The PWM cycle automatically repeats as
long as BLANK is high and GCLK is present, as shown in 图 13.
版权 © 2017–2018, Texas Instruments Incorporated
25
TLC6C5724-Q1
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
www.ti.com.cn
Feature Description (接下页)
7.3.3.2 PWM Timing Reset
PWM timing reset function is configured by the TIMING_RESET bit. The PWM timing reset function can restart a
PWM cycle with newly configured duty-cycle after a GS data write. The TIMING_RESET bit is 0 by default, The
PWM timing reset function is disabled in this condition. The PWM duty cycle is not influenced by a GS data write.
The newly configured PWM duty-cycle only is valid after the current PWM cycle finishes. When the
TIMING_RESET bit is 1, the PWM timing reset function is enabled, and the PWM cycle restarts with the new
PWM duty-cycle immediately after the GS data write.
7.3.4 Diagnostics
The TLC6C5724-Q1 device integrates a full LED diagnostics functionality, such as LED open detection (LOD),
LED short detection (LSD), and output short-to-GND detection (OSD), which improves the system safety.
7.3.4.1 LED Diagnostics
An LOD-LSD detection circuit compares the output voltage with the LOD threshold and LSD threshold, and the
output results show in 表 1.
表 1. LOD-LSD Detection
DETECTOR OUTPUT BIT VALUE
OUTPUT VOLTAGE CONDITION
LOD
LSD
VOUTn < LOD_VOLTAGE
1
0
0
0
0
1
LOD_VOLTAGE < VOUTn < LSD_VOLTAGE
VOUTn > LSD_VOLTAGE
The LOD threshold can be configured by the LOD_VOLTAGE bit. The threshold is 0.3 V when LOD_VOLTAGE
= 0, and the threshold is 0.5 V when LOD_VOLTAGE = 1.
表 2. LOD Threshold
LOD_VOLTAGE BIT
LOD THRESHOLD
0 (Default)
1
0.3 V
0.5 V
LSD threshold is configured by the LSD_VOLTAGE bit. The threshold is VVSENSE – 0.3 V when LSD_VOLTAGE
= 0, and the threshold is VSENSE – 0.7 V when LSD_VOLTAGE = 1.
表 3. LSD Threshold
LSD_VOLTAGE BIT
LSD THRESHOLD
VSENSE – 0.3 V
VSENSE – 0.7 V
0 (Default)
1
There are two sets of LOD-LSD registers in the device. One is the LOD1-LSD1 registers, another is the LOD2-
LSD2 registers. Each group of registers consists of 24 bits of LOD data and 24 bits of LSD data, corresponding
to 24 channel outputs. The device updates the LOD1-LSD1 registers at the 9th GCLK rising edge. The device
updates the LOD2-LSD2 registers the Nth GCLK rising edge. N is the maximum GCLK number in a PWM period
minus 1, see 表 4.
To detect all kinds of LED faults, the output channel should turn ON at the 9th GCLK rising edge, and turn OFF
at the Nth GCLK rising edge.
The device integrates an internal pullup circuit for LED diagnostics, shown in 图 23. The circuit turns off during
the channel on-state, but turns on to charge the output pin during the channel off-state. For an LED-short fault,
both LSD1 and LSD2 are 1. For an LED-open fault, both LOD1 and LSD2 are 1. For an output short-to-GND
fault, both LOD1 and LOD2 are 1. 表 5 shows the details.
26
版权 © 2017–2018, Texas Instruments Incorporated
TLC6C5724-Q1
www.ti.com.cn
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
VSENSE
VSENSE
OUTn
Channel OFF
OUTn
Channel ON
GND
GND
图 23. Internal Pullup Circuit
表 4. LOD-LSD Register Latch Timing
GS COUNTER MODE
LOD1-LSD1
LOD2-LSD2
12-bit
10-bit
8-bit
9th GCLK rising edge
9th GCLK rising edge
9th GCLK rising edge
4095th GCLK rising edge
1023rd GCLK rising edge
255th GCLK rising edge
表 5. LED Status Lookup Table
LOD-LSD RESULT
LOD1-LSD1 UPDATED AT 9th GCLK
LED STATUS
LOD2-LSD2 UPDATED AT Nth GCLK(1)
LOD1
LSD1
LOD1
LSD1
LOD1
LSD1
LOD1
LSD1
0
0
1
0
0
1
1
0
LOD2
LSD2
LOD2
LSD2
LOD2
LSD2
LOD2
LSD2
0
1
0
1
0
1
1
0
LED Ok
LED open
LED short
Output short-to-GND
(1) N = 4095 for 12-bit GS mode, 1023 for 10-bit GS mode, 255 for 8-bit GS mode
In some cases, users may need to turn off output channels before the 9th GCLK to disable output channels, or
turn on output channels at Nth GCLK to get more brightness. LOD_LSD faults are reported as shown in 表 6.
Users can ignore the fault according to the GS register setting value.
版权 © 2017–2018, Texas Instruments Incorporated
27
TLC6C5724-Q1
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
www.ti.com.cn
表 6. PWM Status Lookup Table
LOD-LSD RESULT
PWM STATUS
PWM OK
LOD1-LSD1 UPDATED AT 9th GCLK
LOD2-LSD2 UPDATED AT Nth GCLK(1)
LOD1
LSD1
LOD1
LSD1
LOD1
LSD1
0
0
0
1
0
0
LOD2
LSD2
LOD2
LSD2
LOD2
LSD2
0
1
0
1
0
0
Channel off before 9th
GCLK
Channel on at Nth GCLK
(1) N = 4095 for the 12-bit GS mode, 1023 for the 10-bit GS mode, 255 for the 8-bit GS mode
The LOD_LSD status is updated every PWM cycle. 图 14 is an example of the LOD-LSD register update timing
for the 12-bit GS mode.
7.3.4.2 Adjacent-Pin-Short Check
The device implements the APS check function to detect the adjacent-pin short failures during system
initialization. TI recommends to do an APS check when channels are all off. The APS check can be executed by
writing the APS check command.
If there is no adjacent-pin short failure, the device passes the APS check and 011b is latched into APS FLAG in
the error status register. The 24-bit APS register is 0. If there are two adjacent pins shorted, 110b is latched into
APS_FLAG in the error status register. The corresponding bit in the APS register is set to 1. Users can read out
the 24-bit data from the APS register to check which channel has the APS failure. 表 7 shows the details of the
APS_FLAG and APS register. 表 8 shows the bit arrangement of the APS register. To read this APS information,
see 表 22.
表 7. APS Flag and APS Register
REGISTER
VALUE
011b
110b
0b
DESCRIPTION
Pass, no adjacent pins short
APS_FLAG
Fail, adjacent pins short
This OUTn pin is not shorted with other pins
This OUTn pin is shorted with other pins
Bit in APS register (24-bit total)
1b
表 8. Bit Arrangement of the APS Register
BIT OF APS REGISTERS
CORRESPONDING OUTPUTS
OUTB7
Bit 23
Bit 22
Bit 21
Bit 20
Bit 19
Bit 18
Bit 17
Bit 16
Bit 15
Bit 14
Bit 13
Bit 12
Bit 11
Bit 10
Bit 9
OUTB6
OUTB5
OUTB4
OUTB3
OUTB2
OUTB1
OUTB0
OUTG7
OUTG6
OUTG5
OUTG4
OUTG3
OUTG2
OUTG1
Bit 8
OUTG0
Bit 7
OUTR7
28
版权 © 2017–2018, Texas Instruments Incorporated
TLC6C5724-Q1
www.ti.com.cn
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
表 8. Bit Arrangement of the APS Register (接下页)
BIT OF APS REGISTERS
CORRESPONDING OUTPUTS
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
OUTR6
OUTR5
OUTR4
OUTR3
OUTR2
OUTR1
OUTR0
APS_FLAG and the APS registers are all 0 by default. After an APS check command, APS_FLAG should be
011b or 110b. Otherwise there is a failure in the APS check circuit. If the APS check result fails, the ERR pin is
pulled low, the APS_FLAG value is 110b, and the ERR pin status stays unchanged until the fault is removed and
the user executes an ERROR clear command. 图 5 and 图 9 show more detail.
As different LEDs have different parasitic capacitance, to make sure the APS Check function is suitable for all
kinds of LEDs, the device provides two configuration bits for APS current and APS time. The APS current is
selected by APS_CURRENT as shown in 表 9. The APS time is selected by APS_TIME as shown in 表 10.
表 9. APS Current Selection
APS_CURRENT BIT
APS CURRENT
20 µA
0b
1b
40 µA
表 10. APS Time Selection
APS_TIME BIT
ADJACENT-PIN-SHORT DETECTION TIME
0b
1b
10 µs
20 µs
7.3.4.3 IREF Short and IREF Open Detection
To protect the device from a reference-resistor short or open fault, the device integrates IREF short and open
protection. In an IREF short or open fault condition, the device reports the fault and sets the output current to a
default value to help improve the system safety.
By default, the ISF and IOF flags are 0. When the IREF current exceeds the fault-detection threshold, the ERR
pin is pulled down, the ISF or IOF flag is set to 1. The error flag and ERR pin status stay unchanged until the
fault is removed and there is an ERROR clear command.
Once there is an ISF or IOF failure, the output current is set to a default value, I(OUT)max, of 10 mA, see 表 11.
Once the ISF or IOF failure is removed, the output current returns back to the IREF setting value immediately.
表 11. Criteria of ISF/IOF Judgement and Corresponding Actions
IIREF
IREF ≤ 10 µA
ISF
0
IOF
1
OUTPUT
I(OUT)max= 10 mA
I
10 µA < IIREF ≤ 3 mA
0
0
I(OUT)max = VIREF × 40 / RIREF
I(OUT)max = 10 mA
IIREF > 3 mA
1
0
7.3.4.4 Pre-Thermal Warning Flag
The TLC6C5724-Q1 device implements a pre-thermal warning (PTW) function. Once the junction temperature
exceeds the PTW threshold, the ERR pin is pulled low, the PTW flag in error status register is set to 1, the
PTW_FLAG and ERR pin status stay unchanged until the junction temperature drops below TPTW – THYS_PTW
,
and there is an ERROR clear command.
版权 © 2017–2018, Texas Instruments Incorporated
29
TLC6C5724-Q1
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
www.ti.com.cn
7.3.4.5 Thermal Error Flag
The TLC6C5724-Q1 device monitors junction temperature all the time. Once the junction temperature exceeds
the thermal shutdown threshold, all of the constant-current outputs turn off, the ERR pin is pulled low, the thermal
error flag and ERR pin status are set to 1 and stay unchanged until the fault is removed and there is an ERROR
clear command. During this state, all the digital functions work normally, and users can read or write data
through common shift registers. After the junction temperature drops below TTEF – THYS_TEF, the device goes
back to normal operation again. Users can reset the TEF flag by sending an ERROR clear command.
7.3.4.6 Negate Bit Toggle
The TLC6C5724-Q1 device implements a Negate Bit Toggle function to check the LOD-LSD registers, which is
useful for safety-related applications.
There are NEG1 and NEG2 bits in the registers, and the values are both 0 by default. After executing the Negate
Bit Toggle command, both NEG1 and NEG2 change to 1. The LOD-LSD results are reversed under this
condition. If the LOD-LSD registers get stuck, the LOD-LSD results are not reversed, which means there is a
fault in the LOD-LSD registers .
The LOD1-LSD1 registers only update on the 9th GCLK rising edge, and the LOD2-LSD2 registers only update
on the Nth GCLK rising edge. So after the Negate Bit Toggle command, users must wait for at least one GS
counter cycle (4096 GCLKs for the 12-bit GS counter mode, 1024 GCLKs for the 10-bit GS counter mode, or 256
GCLKs for the 8-bit GS counter mode) before reading the SID registers. So if the GCLK signal is lost, it can also
be detected by the negate-bit toggle function.
7.3.4.7 LOD_LSD Self-Test
The TLC6C5724-Q1 device implements an LOD_LSD self-test function to check the LOD_LSD detection circuit
to improve the system reliability. If the LOD_LSD detection circuit fails to detect the LED failure, the LOD_LSD
self-test Function can identify and report the malfunction.
The LOD_LSD self-test function can be executed by sending the LOD_LSD self-test command. LOD_LSD_FLAG
is 000b by default. After the LOD_LSD self-test command, if there is no fault on LOD_LSD detection circuit, and
the LOD_LSD_FLAG value is 011b. If there are failures on the LOD_LSD detection circuits, the LOD_LSD_FLAG
value is 110b, the ERR pin is pulled low, and the bit values stay unchanged until the fault is removed and an
ERROR clear command is executed. If the LOD_LSD_FLAG is neither 011b nor 110b, there should be
something wrong in the self-test procedure.
7.3.4.8 ERR Pin
The TLC6C5724-Q1 device supports an active-low open-drain error output. 图 24 shows the error pulldown block
diagram. 10-bit error status information controls the error pulldown circuit directly. But LED failure can be masked
by the LED_ERR_MASK bit. The LED_ERR_MASK value is 1 by default, so an LED failure is masked from the
error pulldown circuit. Even if there is an LED failure, the ERR pin is not pulled down by this LED failure. If
LED_ERR_MASK is 0, the ERR pin is pulled down by an LED failure to indicate an error scenario. Users can
use an MCU interrupt to read out the fault information.
30
版权 © 2017–2018, Texas Instruments Incorporated
TLC6C5724-Q1
www.ti.com.cn
APS Check
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
APS_FLAG
LOD_LSD_FLAG
TEF FLAG
LOD_LSD Self Test
TEF SENSOR
PTW SENSOR
ISF DETECTION
IOF DETECTION
PTW FLAG
ISF FLAG
ERR
IOF FLAG
LOD1
LSD1
LOD2
LSD2
LED_ERR_MASK
OUTRn
OUTGn
OUTBn
图 24. ERR Pin Pulldown Scheme
7.3.4.9 ERROR Clear
This command is used to clear the error flags in the error status register and APS register. The A53h 12-bit
command code indicates an ERROR clear command. After executing the ERROR clear command, the 96-bit
LOD_LSD registers, 1-bit NEG1, 1-bit NEG2, 10-bit error status and 24-bit adjacent-pin-short results are loaded
into the common shift register. The error status registers and APS registers are reset to 0 if the error is removed.
See 图 9 for more detail.
7.3.4.10 Global Reset
This command is used to implement a power-on reset with software input. The A5Ch 12-bit command code
initiates a global reset command. After executing the global reset command, all internal registers are reset to
their default values. See 图 10 for more detail.
7.3.4.11 Slew Rate Control
To improve system EMI performance, the TLC6C5724-Q1 device implements a programmable slew rate control
for the output channels. This output slew rate is configured by the SLEW_RATE bit in the FC-BC-DC register.
The SLEW_RATE bit is 0 by default, and the rising and falling time of the output is 200 ns. When the
SLEW_RATE bit is 1, the rising and falling time of each output is 100 ns.
版权 © 2017–2018, Texas Instruments Incorporated
31
TLC6C5724-Q1
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
www.ti.com.cn
7.3.4.12 Channel Group Delay
Large surge currents may flow through the system if all 24 channels turn on simultaneously. These large current
surge could induce detrimental noise and electromagnetic interference (EMI) into other circuits. The TLC6C5724-
Q1 device implements channel turn-on delay for each group to reduce the surge current. The output current
sinks are grouped into four groups.
Group 1: OUTR0, -G0, -B0, OUTR4, -G4, -B4.
Group 2: OUTR1, -G1, -B1, OUTR5, -G5, -B5.
Group 3: OUTR2, -G2, -B2, OUTR6, -G6, -B6.
Group 4: OUTR3, -G3, -B3, OUTR7, -G7, -B7.
All group 2 channels turn on and off 50 ns later then group 1 channels, all group 3 channels turn on and off later
than group 2 channels, and all group 4 channels turn on and off 50 ns later than group 3 channels. 图 1 shows
the details.
7.4 Device Functional Modes
7.4.1 Power Up
To make the device work normally, users must provide two power supples to the TLC6C5724-Q1 device. One is
VCC, 3 V–5.5 V, for device internal logic power. The other is a supply up to 8 V, which is the power supply for the
LED loads. To make sure the LED diagnostics feature works normally, the LED supply must connect to the
SENSE pin directly.
7.4.2 Device Initialization
After device power on, users must send the error clear command and global reset command to initialize the
device and make sure there are no existing faults on the circuit.
7.4.3 Fault Mode
The TLC6C5724-Q1 has full diagnostics features. The device can detect faults and latch the faults into registers.
For device faults such IREF resistor open or short, the device enters a self-protection scenario. The device
reports the faults and sets the output current to a default value. For the overtemperature fault, the device turns
off the output channels and latches the fault into the TEF register. Except for these two faults, for all other faults
including LED faults, the device only detects and report the faults, but does not take actions to handle the faults,
and the channels keep their configured status. Users must read out the faults and decide how to handle the
faults.
7.4.4 Normal Operation
Users must program the device through the serial interface for normal operation. Users write to the FC-BC-DC
registers to set the operation mode and output current, write to the grayscale registers to set the PWM duty cycle
for each channel, and read the SID registers to get device fault information.
7.5 Programming
7.5.1 Register Write and Read
The TLC6C5724-Q1 device is programmable via serial interface. It contains a 288-bit common shift register to
shift data from SDI into the device. The register LSB connects to SDI and the MSB connects to SDO. On each
SCK rising edge, the data on SDI shifts into the register LSB and all 288 data bits shift towards the MSB. The
data appears on SDO when the 288-bit common shift register overflows.
The TLC6C5724-Q1 data write command contains 288-bit data. According to the following different criteria, there
are three types of data write commands: FC-BC-DC write, GS data write, and special command.
•
When LATCH is high at the 288th SCK rising edge, and the 12 MSBs of the 288-bit data are 0, the 205 LSBs
of 288-bit data shift to the function control (FC), brightness control (BC) and dot correction (DC) registers on
the LATCH rising edge, as shown in 图 2.
•
When LATCH is low at the 288th SCK rising edge, all 288-bit data shifts into the grayscale (GS) configuration
registers on the LATCH rising edge, as shown in 图 1.
32
版权 © 2017–2018, Texas Instruments Incorporated
TLC6C5724-Q1
www.ti.com.cn
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
Programming (接下页)
•
When LATCH is high at the 288th SCK rising edge, and the 12 MSBs of the 288-bit data match any of the
eight 12-bit command codes, the device executes the corresponding command after the LATCH rising edge,
as shown in Special Command Function.
When the device powers on, the default value of the 288-bit common shift register is 0.
MSB
LSB
Common
Data
Bit 287
Common
Data
Bit 286
Common
Data
Bit 285
Common
Data
Bit 284
Common
Data
Bit 283
Common
Data
Bit 283
Common
Data
Bit 5
Common
Data
Bit 4
Common
Data
Bit 3
Common
Data
Bit 2
Common
Data
Bit 1
Common
Data
Bit 0
SDI
SDO
图 25. TLC6C5724-Q1 Common Register
7.5.1.1 FC-BC-DC Write
The device latches the 205 LSBs of data in the 288-bit common shift register into the FC-BC-DC registers at the
rising edge of the latch signal when the 12 MSBs of the 288-bit data are 0.
When the device is powered on, the FC-BC-DC data latch is reset to all 0s. Therefore, data must be written to
the 288-bit common shift register and latched into the FC-BC-DC registers before turning on the constant-current
outputs. It is better to keep BLANK low to prevent the outputs from turning on.
MSB
LSB
287 - 276
275 - 205
Reserved
204 - 192
191 - 184
183 - 176
Reserved
175 - 168
167 - 161
160 - 154
Reserved
153 - 147
41 - 35
34 - 28
27 -21
20 - 14
13 - 7
6 - 0
BC Data
OUTB Group
Bit 7-0
BC Data
OUTR Group
Bit 7-0
DC Data
OUTB7
Bit 6-0
DC Data
OUTR7
Bit 6-0
DC Data
OUTB1
Bit 6-0
DC Data
OUTR1
Bit 6-0
DC Data
OUTB0
Bit 6-0
DC Data
OUTR0
Bit 6-0
CMD
Bit 11-0
FC Data
Bit 12-0
Reserved
Reserved
SDO
SDI
Command
Code
Function
Control
Reserved
Global Brightness Control
Dot Correction
图 26. FC-BC-DC Register
7.5.1.1.1 FC Data Write
The FC data is 13 bits in length, located from bit 204 to bit 192. See 表 12 for the detailed description. The
default value for all FC data is 0, except for the LED_ERR_MASK bit which is 1.
表 12. Function-Control Data-Bit Assignment
BIT
NAME
DESCRIPTION
LOD-LSD failure or PWM error information mask bit
204
LED_ERR_MASK
0b = Any LOD-LSD failure or PWM error pulls down the ERR pin
1b = LOD-LSD failure or PWM error is masked from affecting the ERR pin
Turnon and turnoff speed configuration bit
0b = 200 ns rising and falling time.
1b = 100 ns rising and falling time.
203
202
201
200
199
SLEW_RATE
LOD_VOLATGE
LSD_VOLTAGE
APS_CURRENT
APS_TIME
LED open-detection (LOD) threshold
0b = LOD threshold is 0.3 V
1b = LOD threshold is 0.5 V
LED short-detection (LSD) threshold
0b = LSD threshold is VSENSE – 0.3 V
1b = LSD threshold is VSENSE – 0.7 V
Adjacent-pin short-detection sink current
0b = 20-µA APS current
1b = 40-µA APS current
Adjacent-pin short-detection time
0b = 10 µs APS detection time
1b = 20 µs APS detection time
Grayscale-counter mode selection.
00/01b = 12-bit mode
10 = 10-bit mode
198–197
196
GS_MODE
11 = 8-bit mode
Display-timing reset mode
0b = Disabled
TIMING_RESET
1b = Enabled
版权 © 2017–2018, Texas Instruments Incorporated
33
TLC6C5724-Q1
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
www.ti.com.cn
Programming (接下页)
表 12. Function-Control Data-Bit Assignment (接下页)
BIT
NAME
DESCRIPTION
Auto-display repeat mode
0b = Disabled
195
AUTO_REPEAT
1b = Enabled
Dot-correction adjustment range for the BLUE color output
0b = Lower range 0%–66.7%
1b = Higher range 33.3%–100%
194
193
192
DC_RANGE_B
DC_RANGE_G
DC_RANGE_R
Dot-correction adjustment range for the GREEN color output
0b = Lower range 0%–66.7%
1b = Higher range 33.3%–100%
Dot–correction adjustment range for the RED color output
0b = Lower range 0%–66.7%
1b = Higher range 33.3%–100%
The grayscale counter has 12-bit, 10-bit and 8-bit configurations. Bits 198–197 in the FC register configure the
grayscale counter mode.
表 13. GS Counter Mode Table
GRAYSCALE COUNTER MODE (GS_MODE)
FUNCTION MODE
BIT 198
BIT 197
0
Don't care
12-bit counter mode
10-bit counter mode, the lowest 10 bits of the
12-bit GS data are valid
1
1
0
1
8-bit counter mode, the lowest 8 bits of the
12-bit GS data are valid
7.5.1.1.2 BC Data Write
The BC data is 24 bits length which locates from bit 191 to bit 168.The data of the BC data latch are used to
adjust the constant-current values for eight channel constant-current drivers of each color group. The current can
be adjusted from 0% to 100% of each output current adjusted by brightness control with 8-bit resolution.
表 14. Brightness Control Data Bit Assignments
BITS
BRIGHTNESS CONTROL DATA
OUTB0-OUTB7 group
191–184
183–176
175–168
OUTG0-OUTG7 group
OUTR0-OUTR7 group
7.5.1.1.3 DC Data Write
The DC data is 168 bits in length, located from bit 167 to bit 0. The TLC6C5724-Q1 device can adjust the output
current of each channel using the DC function. The DC function has two adjustment ranges with 7-bit resolution.
表 15 shows the DC data assignments in the DC registers. The high adjustment range DC can adjust output
current from 33.3% to 100% of I(OUT)max. The low adjustment range DC can adjust output current from 0% to
66.7% of I(OUT)max. The range control is in bits 194–192 in the function control data latch select the high or low
adjustment. Bit 194 controls the OUTB DC range. Bit 193 controls the OUTG DC range, Bit 192 controls the
OUTR DC range. For details, see 表 12
表 15. DC Data Assignments
BITS
DATA
OUTB7
OUTG7
OUTR7
OUTB6
BITS
83–77
76–70
69–63
62–56
DATA
OUTB3
OUTG3
OUTR3
OUTB2
167–161
160–154
153–147
146–140
34
版权 © 2017–2018, Texas Instruments Incorporated
TLC6C5724-Q1
www.ti.com.cn
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
表 15. DC Data Assignments (接下页)
BITS
DATA
OUTG6
OUTR6
OUTB5
OUTG5
OUTR5
OUTB4
OUTG4
OUTR4
BITS
55–49
48–42
41–35
34–28
27–21
20–14
13–7
DATA
OUTG2
OUTR2
OUTB1
OUTG1
OUTR1
OUTB0
OUTG0
OUTR0
139–133
132–126
125–119
118–112
111–105
104–98
97–91
90–84
6–0
表 16. Output Current vs High DC Range
CURRENT
(I(OUT)max = 40
mA)
CURRENT
(I(OUT)max = 2 mA
)
DC DATA
(BINARY)
DC DATA
(DECIMAL)
CURRENT
DC DATA (HEX) BC DATA (HEX)
RATIO (%)
000 0000
000 0001
000 0010
...
0
1
00
01
02
...
FF
FF
FF
...
33.3
33.9
34.4
...
13.33
13.54
13.75
...
0.67
0.68
0.69
...
2
...
111 1101
111 1110
111 1111
125
126
127
7D
7E
7F
FF
FF
FF
99
39.58
39.79
40
1.98
1.99
2
99.5
100
表 17. Output Current vs Low DC Range
CURRENT
(I(OUT)max = 40
mA)
CURRENT
(I(OUT)max = 2 mA
)
DC DATA
(BINARY)
DC DATA
(DECIMAL)
CURRENT
DC DATA (HEX) BC DATA (HEX)
RATIO (%)
000 0000
000 0001
000 0010
...
0
1
00
01
02
...
FF
FF
FF
...
0
0.
0
0.5
1.0
...
0.21
0.42
...
0.01
0.02
...
2
...
111 1101
111 1110
111 1111
125
126
127
7D
7E
7F
FF
FF
FF
65.6
66.1
66.7
26.25
26.46
26.67
1.31
1.32
1.33
表 18. Output Current vs BC (High DC Range)
CURRENT
(I(OUT)max = 40
mA)
CURRENT
(I(OUT)max = 2 mA
)
DC DATA
(BINARY)
BC DATA
(DECIMAL)
CURRENT
BC DATA (HEX) DC DATA (HEX)
RATIO (%)
0000 0000
0000 0001
0000 0010
...
0
1
00
01
02
...
7F
7F
7F
...
0
0
0.00
0.01
0.02
...
0.4
0.8
...
0.16
0.32
...
2
...
1111 1101
1111 1110
1111 1111
253
254
255
FD
FE
FF
7F
7F
7F
99.2
99.6
100
39.69
39.84
40
1.98
1.99
2
版权 © 2017–2018, Texas Instruments Incorporated
35
TLC6C5724-Q1
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
www.ti.com.cn
7.5.1.2 Grayscale Data Write
The grayscale data, which is 288 bits long, contains a 12-bit grayscale value for each output. The grayscale
value sets the channel turnon time.图 27 shows the GS register configuration. 图 1 is the GS write timing
diagram. Data is latched from the 288-Bit common shift register into the GS data latch at the rising edge of the
LATCH pin. When data is latched into the GS registers, the new data is immediately available on the constant-
current outputs. If data are latched with BLANK high, the outputs may turn on or off unexpectedly. So users
should update the GS data when BLANK is low.
The 12-bit GS function has 4096 brightness steps, from 0% to 99.97% brightness. The GS function is controlled
by a 12-bit GS counter. The GS counter increments on each rising edge of the grayscale reference clock, GCLK.
The falling edge of BLANK resets the GS counter value to 0. The GS counter value stays 0 while BLANK is low,
even if there is a GCLK input. Pulling BLANK high enables the 12-bit GS counter. The first rising edge of a GS
clock after BLANK goes high increments the GS counter by 1 and turns on the outputs. Each additional rising
edge increases the GS counter by 1. The GS counter monitors the number of clock pulses on the GCLK pin. The
output stays on while the counter value is less than or equal to the GS setting value. The output turns off at the
rising edge of the GS counter value when the counter is higher than the GS setting value. 表 20 is the on-time
duty cycle of each GS data bit when 12-bit GS counter mode selected.
When the device is powered up, the 288-bit common shift register and GS data latch are reset to 0.
公式 4 describes each output on time.
tON = tGCLK ìGS
where
•
•
tGCLK is the GS clock period
GS is the programmed grayscale value for each outputs
(4)
公式 5 shows the duty cycle calculation equation.
GS
Dutycycle =
4096
(5)
MSB
LSB
287 - 276
275 - 264
Reserved
264 - 253
252 - 241
240 - 239
Reserved
238 - 227
71 - 60
59 - 48
47 - 36
35 - 24
23 - 12
11 - 0
GS Data
OUTB7
Bit 11-0
GS Data
OUTR7
Bit 11-0
GS Data
OUTB6
Bit 11-0
GS Data
OUTR6
Bit 11-0
GS Data
OUTB1
Bit 11-0
GS Data
OUTR1
Bit 11-0
GS Data
OUTB0
Bit 11-0
GS Data
OUTR0
Bit 11-0
Reserved
Reserved
SDI
SDO
图 27. TLC6C5724-Q1 Grayscale Register
Once the GS data is latched into the GS registers at the rising edge of the LATCH signal, the FC-BC-DC data
latch shifts into the lowest 205 bits of the common shift register. So, the FC-BC-DC data can be read out from
SDO in GS write. This FC-BC-DC read function can also be realized by the read FC-BC-DC command, see FC-
BC-DC Read for the timing diagram.
表 19. Grayscale Data Bit Assignments
BITS
DATA
OUTB7
OUTG7
OUTR7
OUTB6
OUTG6
OUTR6
OUTB5
OUTG5
OUTR5
OUTB4
OUTG4
BITS
143–132
131–120
119–108
107–96
95–84
DATA
OUTB3
OUTG3
OUTR3
OUTB2
OUTG2
OUTR2
OUTB1
OUTG1
OUTR1
OUTB0
OUTG0
287–276
275–264
263–252
251–240
239–228
227–216
215–204
203–192
191–180
179–168
167–156
83–72
71–60
59–48
47–36
35–24
35–24
36
版权 © 2017–2018, Texas Instruments Incorporated
TLC6C5724-Q1
www.ti.com.cn
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
表 19. Grayscale Data Bit Assignments (接下页)
BITS
DATA
BITS
DATA
155–144
OUTR4
11–0
OUTR0
表 20. GS Data vs Output On Time
ON-TIME BASED ON 33-
MHz GS CLOCK (ns)
GS DATA (BINARY)
GS DATA (DECIMAL)
GS DATA (HEX)
DUTY CYCLE (%)
0000 0000 0000
0000 0000 0001
0000 0000 0010
...
0
000
001
002
...
0
0
1
0.02
0.05
...
30
2
61
...
...
0111 1111 1111
1000 0000 0000
1000 0000 0001
...
2047
2048
2049
...
7FF
800
801
...
49.97
50.00
50.02
...
62 030
62 061
62 091
...
1111 1111 1101
1111 1111 1110
1111 1111 1111
4093
4094
4095
FFD
FFE
FFF
99.93
99.95
99.98
124 030
124 061
124 091
7.5.1.3 Special Command Function
There are eight special command codes defined in the TLC6C5724-Q1 device, shown in 表 21. To input the
command, the level of LATCH at the last SCK before the LATCH rising edge must be high, and the highest 12
bits should be one of the listed 8 command codes. In this condition, the device ignores other bits and no data are
latched into FC-BC-DC registers. Normally users can write other bits to 0 in the special command. The
corresponding command function executes after the rising edge of the LATCH signal.
If no special command code is identified, the command is a NULL command and no special command is
executed. The command is the same as the FC-BC-DC write function.
表 21. Special Command Codes
COMMAND
GS read
COMMAND CODE
5AFh (0101 1010 1111b)
5A3h (0101 1010 0011b)
FUNCTION
Load GS data into common register.
SID read
Load SID data into common register.
Load FC-BC-DC data into common register. This reading function
can also be achieved by GS data write.
FC-BC-DC read
5ACh (0101 1010 1100b)
53Ah (0101 0011 1010b)
535h (0101 0011 0101b)
Adjacent pin short detection, APS test starts at the rising edge of
Latch signal, then set APS register(24bits) and APS_Flag in SID
register according to the test result. Keep all channels off during this
test.
APS check
LOD-LSD detector circuit self test and set LOD_LSD_FLAG in SID
register according to the test result.
LOD_LSD self-test
Toggle Negate Bit. When Negate Bit = 0, the 48 bits LOD-LSD
detector output data will be latched into LOD1-LSD1 and LOD2-LSD2
register without invert. When Negate Bit =1, the 48 bits LOD-LSD
detector output data will invert, and latch into LOD1-LSD1 and LOD2-
LSD2 register.
Negate bit toggle
55Ah (0101 0101 1010b)
Load SID data into common register, and then reset the Error status
register and APS register to 0.
ERROR clear
A53h (1010 0101 0011b)
A5Ch (1010 0101 1100b)
All internal registers are reset. The command has the same function
as power on reset.
GLOBAL reset
NULL
Different from any of the above commands The same function as FC-BC-DC write.
版权 © 2017–2018, Texas Instruments Incorporated
37
TLC6C5724-Q1
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
www.ti.com.cn
7.5.1.3.1 GS Read
The GS read command loads 288-bits of GS data into the common shift register. By applying 288 SCK clocks,
the GS data shifts out from the SDO pin. For details, see 图 3.
7.5.1.3.2 FC-BC-DC Read
There are two ways to read the FC-BC-DC data latch.
One way is latching data into the GS data latch. After the GS write finishes, the FC-BC-DC data latches into the
lowest 205 bits of the common shift register.
Another way is using the FC-BC-DC read command. After the FC-BC-DC read command finishes, the FC-BC-DC
data latches into the lowest 205 bits of the common shift register.
By applying 288 SCK clocks, the FC-BC-DC data shifts out from the SDO pin. For details, see 图 8.
7.5.1.3.3 Status Information Data Read
Status information data (SID) is 132 bits long and contains device status information and LED fault information.
表 22 describes the bit mapping when SID data loads into the common shift register.
Bits 287–240 are the LED-open information for the output channels, bits 203–144 are the LED-short information
for the output channels, bits 239-216 are the adjacent-pin-short information for the output channels, bits 215–206
are the error status registers, bits 205–204 are the negate bits, and other bits are reserved registers.
After power on, all error status registers are set to 0. If any one of the error-status-register flags (bits 215–206)
asserts, the registers latch the faults until a reset error command is executed to clear the faults. But the
LOD_LSD data continues to update every PWM cycle.
表 22. SID Register
BITS OF COMMON
DESCRIPTION
SHIFT REGISTER
287–280
279–272
271–264
263–256
255–248
247–240
239–232
231–224
223–216
215
LOD2 data for OUTB7–OUTB0
LOD2 data for OUTG7–OUTG0
LOD2 data for OUTR7–OUTR0
LOD1 data for OUTB7–OUTB0
LOD1 data for OUTG7–OUTG0
LOD1 data for OUTR7–OUTR0
APS data for OUTB7–OUTB0
APS data for OUTG7–OUTG0
APS data for OUTR7–OUTR0
Thermal error flag (TEF). 0b = Normal temperature condition, 1b = High temperature condition.
Pre-thermal warning (PTW). 0b = No pre-thermal warning, 1b = Pre-thermal threshold triggered.
Adjacent-pin-short check result (APS_FLAG). 011b: Pass, 110b: Fail
IREF resistor-short flag (ISF). 0b = IREF resistor is not shorted, 1b = IREF resistor short detected.
IREF resistor-open flag (IOF). 0b = IREF resistor is not open, 1b = IREF resistor open detected.
LOD-LSD detection circuit self-test result (LOD_LSD_FLAG). 011b: Pass, 110b: Fail
Negate bit for LOD1-LSD1 register (NEG1)
Negate bit for LOD2-LSD2 register (NEG2)
Reserved
214
213–211
210
209
208–206
205
204
203–192
191–184
183–176
175–168
167– 160
159–152
151–144
143–0
LSD2 data for OUTB7–OUTB0
LSD2 data for OUTG7–OUTG0
LSD2 data for OUTR7–OUTR0
LSD1 data for OUTB7–OUTB0
LSD1 data for OUTG7–OUTG0
LSD1 data for OUTR7–OUTR0
Reserved
38
版权 © 2017–2018, Texas Instruments Incorporated
TLC6C5724-Q1
www.ti.com.cn
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
7.6 Register Maps
The TLC6C5724-Q1 register map includes three sections: GS registers, FC_BC_DC registers, and SID registers.
Users can write to the GS registers and FC_BC_DC registers through the serial interface. Status Information can
be read out though the serial interface.
7.6.1 GRAYSCALE Registers
Table 23 lists the memory-mapped registers for the GRAYSCALE. All register offset addresses not listed in
Table 23 should be considered as reserved locations and the register contents should not be modified.
Grayscale Register
Table 23. GRAYSCALE Registers
Offset
Acronym
Register Name
Section
0h
OUTn_GS
Output Grayscale Register
Go
Complex bit access types are encoded to fit into small table cells. Table 24 shows the codes that are used for
access types in this section.
Table 24. GRAYSCALE Access Type Codes
Access Type
Read Type
R
Code
Description
R
Read
Write Type
W
W
Write
Reset or Default Value
-n
Value after reset or the default
value
7.6.1.1 OUTn_GS Register (Offset = 0h)
OUTn_GS is shown in Figure 28 and described in Table 25.
Return to Summary Table.
OUTn Grayscale Register
Figure 28. OUTn_GS Register
287
275
263
251
239
227
286
274
262
250
238
226
285
273
261
249
237
225
284
272
260
248
236
224
283
271
259
247
235
223
282
OUTB7_GS
R/W-0h
281
280
268
256
244
232
220
279
267
255
243
231
219
278
266
254
242
230
218
277
265
253
241
229
217
276
264
252
240
228
216
270
269
OUTG7_GS
R/W-0h
258
257
OUTR7_GS
R/W-0h
246
245
OUTB6_GS
R/W-0h
234
233
OUTG6_GS
R/W-0h
222
221
OUTR6_GS
R/W-0h
Copyright © 2017–2018, Texas Instruments Incorporated
39
TLC6C5724-Q1
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
www.ti.com.cn
215
203
191
179
167
155
143
131
119
107
95
214
202
190
178
166
154
142
130
118
106
94
213
201
189
177
165
153
141
129
117
105
93
212
200
188
176
164
152
140
128
116
104
92
211
199
187
175
163
151
139
127
115
103
91
210
OUTB5_GS
R/W-0h
209
208
196
184
172
160
148
136
124
112
100
88
207
195
183
171
159
147
135
123
111
99
206
194
182
170
158
146
134
122
110
98
205
193
181
169
157
145
133
121
109
97
204
198
197
192
180
168
156
144
132
120
108
96
OUTG5_GS
R/W-0h
186
185
OUTR5_GS
R/W-0h
174
173
OUTB4_GS
R/W-0h
162
161
OUTG4_GS
R/W-0h
150
149
OUTR4_GS
R/W-0h
138
137
OUTB3_GS
R/W-0h
126
125
OUTG3_GS
R/W-0h
114
113
OUTR3_GS
R/W-0h
102
101
OUTB2_GS
R/W-0h
90
89
87
86
85
84
OUTG2_GS
R/W-0h
83
82
81
80
79
78
77
76
75
74
73
72
OUTR2_GS
R/W-0h
71
70
69
68
67
66
65
64
63
62
61
60
OUTB1_GS
R/W-0h
59
58
57
56
55
54
53
52
51
50
49
48
OUTG1_GS
R/W-0h
47
46
45
44
43
42
41
40
39
38
37
36
OUTR1_GS
R/W-0h
35
34
33
32
31
30
29
28
27
26
25
24
OUTB0_GS
R/W-0h
23
22
21
20
19
18
17
16
15
14
13
12
OUTG0_GS
R/W-0h
40
Copyright © 2017–2018, Texas Instruments Incorporated
TLC6C5724-Q1
www.ti.com.cn
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
11
10
9
8
7
6
5
4
3
2
1
0
OUTR0_GS
R/W-0h
Table 25. OUTn_GS Register Field Descriptions
Bit
Field
Type
Default
Description
287–276
OUTB7_GS[11:0]
OUTG7_GS[11:0]
OUTR7_GS[11:0]
OUTB6_GS[11:0]
OUTG6_GS[11:0]
OUTR6_GS[11:0]
OUTB5_GS[11:0]
OUTG5_GS[11:0]
OUTR5_GS[11:0]
OUTB4_GS[11:0]
OUTG4_GS[11:0]
OUTR4_GS[11:0]
OUTB3_GS[11:0]
OUTG3_GS[11:0]
OUTR3_GS[11:0]
OUTB2_GS[11:0]
OUTG2_GS[11:0]
OUTR2_GS[11:0]
OUTB1_GS[11:0]
OUTG1_GS[11:0]
OUTR1_GS[11:0]
OUTB0_GS[11:0]
OUTG0_GS[11:0]
OUTR0_GS[11:0]
R/W
0h
Grayscale register for OUTB7
Grayscale register for OUTG7
Grayscale register for OUTR7
Grayscale register for OUTB6
Grayscale register for OUTG6
Grayscale register for OUTR6
Grayscale register for OUTB5
Grayscale register for OUTG5
Grayscale register for OUTR5
Grayscale register for OUTB4
Grayscale register for OUTG4
Grayscale register for OUTR4
Grayscale register for OUTB3
Grayscale register for OUTG3
Grayscale register for OUTR3
Grayscale register for OUTB2
Grayscale register for OUTG2
Grayscale register for OUTR2
Grayscale register for OUTB1
Grayscale register for OUTG1
Grayscale register for OUTR1
Grayscale register for OUTB0
Grayscale register for OUTG0
Grayscale register for OUTR0
275–264
263–252
251–240
239–228
227–216
215–204
203–192
191–180
179–168
167–156
155–144
143–132
131–120
119–108
107–96
95–84
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
0h
0h
0h
0h
0h
0h
0h
0h
0h
0h
0h
0h
0h
0h
0h
0h
0h
0h
0h
0h
0h
0h
0h
83–72
71–60
59–48
47–36
35–24
23–12
11–0
7.6.2 FC-BC-DC Registers
Table 26 lists the memory-mapped registers for the FC-BC-DC. All register offset addresses not listed in
Table 26 should be considered as reserved locations and the register contents should not be modified.
FC-BC-DC Register
Table 26. FC-BC-DC Registers
Offset
Acronym
Register Name
Section
1h
FC-BC-DC
FC-BC-DC Register
Go
Complex bit access types are encoded to fit into small table cells. Table 27 shows the codes that are used for
access types in this section.
Copyright © 2017–2018, Texas Instruments Incorporated
41
TLC6C5724-Q1
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
www.ti.com.cn
Table 27. FC-BC-DC Access Type Codes
Access Type
Read Type
R
Code
Description
R
Read
Write Type
W
W
Write
Reset or Default Value
-n
Value after reset or the default
value
7.6.2.1 FC-BC-DC Register (Offset = 1h)
FC-BC-DC is shown in Figure 29 and described in Table 28.
Return to Summary Table.
FC-BC-DC Register
Figure 29. FC-BC-DC Register
287
271
255
239
223
207
286
270
254
238
222
285
269
253
237
221
205
284
268
252
236
220
204
283
267
251
235
219
203
282
CMD
R/W-0h
266
281
280
279
278
262
246
230
214
198
277
261
245
229
213
197
276
260
244
228
212
196
275
259
243
227
211
195
274
273
272
256
240
224
208
192
RESERVED
R/W-0h
265
249
233
217
201
264
263
258
242
226
210
194
257
241
225
209
193
RESERVED
R/W-0h
250
234
218
202
248
247
RESERVED
R/W-0h
232
231
RESERVED
R/W-0h
216
215
RESERVED
R/W-0h
206
200
199
RESERVED
LED_E SLEW LOD_ LSD_V APS_ APS_T
GS_MODE
TIMIN AUTO DC_R DC_R DC_R
G_RE _REP ANGE ANGE ANGE
RR_M _RAT VOLT OLTA CURR
IME
ASK
E
AGE
GE
ENT
SET
EAT
_B
_G
_R
R/W-0h
190
R/W-
1h
R/W-
0h
R/W-
0h
R/W-
0h
R/W-
0h
R/W-
0h
R/W-0h
R/W-
0h
R/W-
0h
R/W-
0h
R/W-
0h
R/W-
0h
191
175
159
189
173
157
188
187
186
170
154
138
185
169
153
137
121
184
168
152
183
167
151
135
119
182
166
181
165
149
133
117
180
179
178
162
146
130
177
161
176
OUTB_BC
R/W-0h
172 171
OUTG_BC
R/W-0h
164
174
158
142
163
147
131
115
160
OUTR_BC
R/W-0h
OUTB7_DC
R/W-0h
→
→
156
155
150
148
132
116
145
144
←
OUTG7_DC
R/W-0h
OUTR7_DC
R/W-0h
OUTB6_DC
R/W-0h
←
143
141
140
139
123
136
134
129
128
112
OUTB6_DC
R/W-0h
OUTG6_DC
R/W-0h
OUTR6_DC
R/W-0h
127
126
125
124
122
120
118
114
113
OUTR6_DC
OUTB5_DC
OUTG5_DC
42
Copyright © 2017–2018, Texas Instruments Incorporated
TLC6C5724-Q1
www.ti.com.cn
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
R/W-0h
R/W-0h
106
R/W-0h
111
95
110
94
109
93
108
107
91
105
89
104
88
72
56
40
24
103
102
86
70
54
38
101
100
84
99
83
67
98
97
96
OUTR5_DC
R/W-0h
OUTB4_DC
R/W-0h
OUTG4_DC
R/W-0h
92
90
74
87
85
69
53
82
81
80
OUTG4_DC
R/W-0h
OUTR4_DC
R/W-0h
OUTB3_DC
R/W-0h
79
78
77
76
60
44
75
73
71
55
39
68
66
65
64
OUTB3_DC
R/W-0h
OUTG3_DC
R/W-0h
OUTR3_DC
R/W-0h
→
→
63
62
46
30
61
45
59
58
42
26
10
57
41
25
52
51
35
19
3
50
34
18
49
48
←
OUTB2_DC
R/W-0h
OUTG2_DC
R/W-0h
→
→
←
47
43
27
11
37
21
5
36
20
4
33
32
←
←
OUTR2_DC
R/W-0h
OUTB1_DC
R/W-0h
OUTG1_DC
R/W-0h
31
29
28
23
7
22
17
16
0
OUTG1_DC
R/W-0h
OUTR1_DC
R/W-0h
OUTB0_DC
R/W-0h
15
14
13
12
9
8
6
2
1
OUTB0_DC
R/W-0h
OUTG0_DC
R/W-0h
OUTR0_DC
R/W-0h
Table 28. FC-BC-DC Register Field Descriptions
Bit
Field
Type
Default
Description
287–276
CMD[11:0]
R/W
0h
Command function
25Ch = Global reset
535h = LOD_LSD self-test
53Ah = APS check
55Ah = NEG-BIT toggle
5A3h = SID read
5ACh = FC_BC_DC read
5AFh = GS read
A53h = ERROR clear
275–205
204
RESERVED
R/W
R/W
0h
1h
Reserved
LED_ERR_MASK
LED error mask
0h = Unmask LED error
1h = Mask LED error
203
202
201
200
SLEW_RATE
R/W
R/W
R/W
R/W
0h
0h
0h
0h
Output slew-rate time
0h = 100 ns
1h = 200 ns
LOD_VOLTAGE
LSD_VOLTAGE
APS_CURRENT
LED open-detection voltage
0h = 0.3 V
1h = 0.5 V
LED short-detection voltage
0h = VSENSE - 0.3 V
1h = VSENSE - 0.7 V
Adjacent-pin short-detection sink current
0h = 20 µA
1h = 40 µA
Copyright © 2017–2018, Texas Instruments Incorporated
43
TLC6C5724-Q1
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
www.ti.com.cn
Table 28. FC-BC-DC Register Field Descriptions (continued)
Bit
Field
Type
Default
Description
199
APS_TIME
R/W
0h
Adjacent-pin short-detection time
0h = 10 µs
1h = 20 µs
198–197
GS_MODE[1:0]
R/W
0h
Grayscale counter mode
0h or 1h = 12-bit counter mode
2h = 10-bit counter mode
3h = 8-bit counter mode
196
195
194
193
192
TIMING_RESET
AUTO_REPEAT
DC_RANGE_B
DC_RANGE_G
DC_RANGE_R
R/W
R/W
R/W
R/W
R/W
0h
0h
0h
0h
0h
Display timing reset
0h = Disabled
1h = Enabled
Auto repeat
0h = Disabled
1h = Enabled
Dot correction range for OUTB group
0h = Low range
1h = High range
Dot correction range for OUTG group
0h = Low range
1h = High range
Dot correction range for OUTR group
0h = Low range
1h = High range
191–184
183–176
175–168
167–161
160–154
153–147
146–140
139–133
132–126
125–119
118–112
111–105
104–98
97–91
OUTB_BC[7:0]
OUTG_BC[7:0]
OUTR_BC[7:0]
OUTB7_DC[6:0]
OUTG7_DC[6:0]
OUTR7_DC[6:0]
OUTB6_DC[6:0]
OUTG6_DC[6:0]
OUTR6_DC[6:0]
OUTB5_DC[6:0]
OUTG5_DC[6:0]
OUTR5_DC[6:0]
OUTB4_DC[6:0]
OUTG4_DC[6:0]
OUTR4_DC[6:0]
OUTB3_DC[6:0]
OUTG3_DC[6:0]
OUTR3_DC[6:0]
OUTB2_DC[6:0]
OUTG2_DC[6:0]
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
0h
0h
0h
0h
0h
0h
0h
0h
0h
0h
0h
0h
0h
0h
0h
0h
0h
0h
0h
0h
Brightness control for OUTB group
Brightness control for OUTG group
Brightness control for OUTR group
Dot correction for OUTB7
Dot correction for OUTG7
Dot correction for OUTR7
Dot correction for OUTB6
Dot correction for OUTG6
Dot correction for OUTR6
Dot correction for OUTG5
Dot correction for OUTB5
Dot correction for OUTR5
Dot correction for OUTB4
Dot correction for OUTG4
Dot correction for OUTR4
Dot correction for OUTB3
Dot correction for OUTG3
Dot correction for OUTR3
Dot correction for OUTB2
Dot correction for OUTG2
90–84
83–77
76–70
69–63
62–56
55–49
44
Copyright © 2017–2018, Texas Instruments Incorporated
TLC6C5724-Q1
www.ti.com.cn
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
Table 28. FC-BC-DC Register Field Descriptions (continued)
Bit
Field
Type
Default
Description
48–42
OUTR2_DC[6:0]
R/W
0h
Dot correction for OUTR2
Dot correction for OUTB1
Dot correction for OUTG1
Dot correction for OUTR1
Dot correction for OUTB0
Dot correction for OUTG0
Dot correction for OUTR0
41–35
34–28
27–21
20–14
13–7
OUTB1_DC[6:0]
OUTG1_DC[6:0]
OUTR1_DC[6:0]
OUTB0_DC[6:0]
OUTG0_DC[6:0]
OUTR0_DC[6:0]
R/W
R/W
R/W
R/W
R/W
R/W
0h
0h
0h
0h
0h
0h
6–0
7.6.3 SID Registers
Table 29 lists the memory-mapped registers for the SID. All register offset addresses not listed in Table 29
should be considered as reserved locations and the register contents should not be modified.
SID Register
Table 29. SID Registers
Offset
Acronym
Register Name
Section
2h
SID
SID Register
Go
Complex bit access types are encoded to fit into small table cells. Table 30 shows the codes that are used for
access types in this section.
Table 30. SID Access Type Codes
Access Type
Read Type
R
Code
Description
R
Read
Reset or Default Value
-n
Value after reset or the default
value
7.6.3.1 SID Register (Offset = 2h)
SID is shown in Figure 30 and described in Table 31.
Return to Summary Table.
Status information data
Figure 30. SID Register
287
271
255
239
223
286
270
254
238
222
285
269
253
237
221
284
283
282
266
250
234
218
281
265
249
233
217
280
264
248
232
216
279
263
247
231
215
278
262
246
230
214
277
261
245
229
213
276
275
274
258
242
226
210
273
257
241
225
209
272
256
240
224
208
OUTB_LOD2
R-0h
OUTG_LOD2
R-0h
268
267
260
259
OUTR_LOD2
R-0h
OUTB_LOD1
R-0h
252
251
244
243
OUTG_LOD1
R-0h
OUTR_LOD1
R-0h
236
235
228
227
OUTB_APS
R-0h
OUTG_APS
R-0h
220
219
212
211
Copyright © 2017–2018, Texas Instruments Incorporated
45
TLC6C5724-Q1
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
www.ti.com.cn
OUTR_APS
R-0h
TEF
PTW
R-0h
APS_FLAG
R-0h
ISF
IOF
→
→
R-0h
R-0h
R-0h
207
206
205
204
203
202
201
200
199
198
197
196
195
179
194
193
192
←
LOD_LSD_ NEG1 NEG0
FLAG
RESERVED
←
R-0h
190
R-0h
189
R-0h
188
R-0h
191
187
186
170
154
138
122
106
90
185
169
153
137
121
105
89
184
168
152
136
183
167
151
135
182
166
150
134
118
102
86
181
165
149
133
117
101
85
180
178
162
146
130
114
98
177
161
145
129
113
97
176
160
144
128
112
96
OUTB_LSD2
R-0h
OUTG_LSD2
R-0h
175
159
143
127
111
95
174
158
142
126
110
94
173
157
141
125
109
93
172
171
164
163
OUTR_LSD2
R-0h
OUTB_LSD1
R-0h
156
155
148
147
OUTG_LSD1
R-0h
OUTR_LSD1
R-0h
140
124
108
92
139
123
107
91
132
116
100
84
131
115
99
83
67
51
35
19
3
RESERVED
R-0h
120
119
RESERVED
R-0h
104
103
RESERVED
R-0h
88
87
82
81
80
RESERVED
R-0h
79
78
77
76
75
74
73
72
71
70
69
68
66
65
64
RESERVED
R-0h
63
62
61
60
59
58
57
56
55
54
53
52
50
49
48
RESERVED
R-0h
47
46
45
44
43
42
41
40
39
38
37
36
34
33
32
RESERVED
R-0h
31
30
29
28
27
26
25
24
23
22
21
20
18
17
16
RESERVED
R-0h
15
14
13
12
11
10
9
8
7
6
5
4
2
1
0
RESERVED
R-0h
Table 31. SID Register Field Descriptions
Bit
Field
Type
Default
Description
287–280
OUTB_LOD2[7:0]
R
0h
LOD2 for OUTB7–OUTB0. For each channel:
0h = No fault detected
1h = Fault detected
279–272
OUTG_LOD2[7:0]
R
0h
LOD2 for OUTG7–OUTG0. For each channel:
0h = No fault detected
1h = Fault detected
46
Copyright © 2017–2018, Texas Instruments Incorporated
TLC6C5724-Q1
www.ti.com.cn
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
Table 31. SID Register Field Descriptions (continued)
Bit
Field
Type
Default
Description
271–264
OUTR_LOD2[7:0]
R
0h
LOD2 for OUTR7–OUTR0. For each channel:
0h = No fault detected
1h = Fault detected
263–256
255–248
247–240
239–232
231–224
223–216
215
OUTB_LOD1[7:0]
OUTG_LOD1[7:0]
OUTR_LOD1[7:0]
OUTB_APS[7:0]
OUTG_APS[7:0]
OUTR_APS[7:0]
TEF
R
R
R
R
R
R
R
R
R
R
R
R
0h
0h
0h
0h
0h
0h
0h
0h
0h
0h
0h
0h
LOD1 for OUTB7–OUTB0. For each channel:
0h = No fault detected
1h = Fault detected
LOD1 for OUTG7–OUTG0. For each channel:
0h = No fault detected
1h = Fault detected
LOD1 for OUTR7–OUTR0. For each channel:
0h = No fault detected
1h = Fault detected
APS status for OUTB7–OUTB0. For each channel:
0h = No fault detected
1h = Fault detected
APS status for OUTG7–OUTG0. For each channel:
0h = No fault detected
1h = Fault detected
APS status for OUTR7–OUTR0. For each channel:
0h = No fault detected
1h = Fault detected
Thermal error flag
0h = No fault detected
1h = Fault detected
214
PTW
Pre-thermal warning flag
0h = No fault detected
1h = Fault detected
213–211
210
APS_FLAG[2:0]
ISF
APS test flag fault
3h = APS test passes
6h = APS test fails
ISF fault
0h = No fault detected
1h = Fault detected
209
IOF
IOF fault
0h = No fault detected
1h = Fault detected
208–206
LOD_LSD_FLAG[2:0]
LOD_LSD self-test flag
3h = LOD_LSD self test passes
6h = LOD_LSD self-test fails
205
204
NEG1
R
R
R
R
0h
0h
0h
0h
Neg1 bit value
Neg0 bit value
RESERVED
NEG0
203–92
191–184
RESERVED
OUTB_LSD2[7:0]
LSD2 for OUTB7–OUTB0. For each channel:
0h = No fault detected
1h = Fault detected
Copyright © 2017–2018, Texas Instruments Incorporated
47
TLC6C5724-Q1
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
www.ti.com.cn
Table 31. SID Register Field Descriptions (continued)
Bit
Field
Type
Default
Description
183–176
OUTG_LSD2[7:0]
R
0h
LSD2 for OUTG7–OUTG0. For each channel:
0h = No fault detected
1h = Fault detected
175–168
167–60
159–52
151–144
143–0
OUTR_LSD2[7:0]
OUTB_LSD1[7:0]
OUTG_LSD1[7:0]
OUTR_LSD1[7:0]
RESERVED
R
R
R
R
R
0h
0h
0h
0h
0h
LSD2 for OUTR7–OUTR0. For each channel:
0h = No fault detected
1h = Fault detected
LSD1 for OUTB7–OUTB0. For each channel:
0h = No fault detected
1h = Fault detected
LSD1 for OUTG7–OUTG0. For each channel:
0h = No fault detected
1h = Fault detected
LSD1 for OUTR7–OUTR0. For each channel:
0h = No fault detected
1h = Fault detected
RESERVED
48
版权 © 2017–2018, Texas Instruments Incorporated
TLC6C5724-Q1
www.ti.com.cn
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
8 Application and Implementation
注
Information in the following applications sections is not part of the TI component
specification, and TI does not warrant its accuracy or completeness. TI’s customers are
responsible for determining suitability of components for their purposes. Customers should
validate and test their design implementation to confirm system functionality.
8.1 Application Information
Below is a typical application for an automotive local dimming application.
8.2 Typical Application
In automotive LCD display applications such as a solid-state cluster or center information display, LED
backlighting is one of the key parts for the display. Today most LED backlighting is the traditional edge-lit type,
which means the backlighting is globally dimmed. This method consumes much power and causes light leakage
from the liquid crystals in the black areas, as the backlighting is always turned on. Recently, local-dimming
backlighting, a direct-lit type of backlighting, has been proposed to overcome this drawback. The lighting level of
the backlighting follows the display contents. The lighting level is dynamically adjusted by the content of the
image blocks for local-dimming control. When an image block is bright, the lighting level of the backlighting turns
high also. Conversely, the backlighting level is adjusted to low in a black region. This arrangement reduces
power dissipation and light leakage from the LCD and creates pure black, increasing the image contrast ratio.
Users can use the TLC6C5724-Q1 device to drive LED backlighting in local dimming applications. Depending
how many zones are in the display, users can connect different numbers of TLC6C5724-Q1 devices in a daisy
chain to drive the LEDs.
LED supply
GND
OUTG0
SENSE
SDI
OUTB7
SDO
ERR
SENSE
SDI
OUTG0
OUTB7
SDO
ERR
SCK
SCK
LATCH
LATCH
µC
TLC6C5724-Q1
TLC6C5724-Q1
GCLK
GCLK
BLANK
IREF
VCC
VCC
BLANK
IREF
GND
GND
GND
GND
图 31. Typical Block Diagram for Local Dimming
版权 © 2017–2018, Texas Instruments Incorporated
49
TLC6C5724-Q1
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
www.ti.com.cn
Typical Application (接下页)
8.2.1 Design Requirements
表 32 shows the design requirements for the local dimming application.
表 32. Design Requirements
PARAMETER
LCD size
VALUE
12.3 inches
128
Zones
Number of LEDs per string
LED current
1
50 mA
8.2.2 Detailed Design Procedure
As the backlighting includes 128 zones, each TLC6C5724-Q1 device can drive 24 zones, so a total of six
TLC6C5724-Q1 units are needed.
According to Maximum Constant-Sink-Current Setting, to realize a 50-mA output current, users can choose a
0.96-kΩ reference resistor.
Users can use a daisy chain connection to control all of the six TLC6C5724-Q1 devices through one serial
interface, just as 图 31 shows. 图 32 shows how to send the data into cascaded devices, where M is the number
of cascading devices.
M*288 bits
M*288 bits
M*288 bits
M*288 bits
SDI
LATCH
Write FC-BC-DC Data
Write FC-BC-DC Data
Write GS Data
Write GS Data
图 32. Cascading Data Write
8.2.3 Application Curves
Below are two test waveforms. 图 33 shows different PWM duty cycles for different output channels, which can
realize a local dimming feature. 图 34 shows a data-write waveform typical for each write of M × 288 bits of data
into the serial interface.
图 33. Individual PWM Dimming for Each Channel
图 34. Data Write Through the Serial Interface
50
版权 © 2017–2018, Texas Instruments Incorporated
TLC6C5724-Q1
www.ti.com.cn
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
9 Power Supply Recommendations
The TLC6C5724-Q1 device requires two power supplies. One is VCC, which can range from 3 V to 5.5 V. The
other is , VLED, which can go up to 8 V. Users must add a capacitor on the VCC power supply to filter noise. Place
the capacitor as close to the VCC pin and SENSE pin as possible.
10 Layout
10.1 Layout Guidelines
图 35 shows a layout example for the TLC6C5724-Q1 device. To improve the thermal performance, TI
recommends to use the GND plane to dissipate the heat. To filter the supply noise, users can put the capacitor
as close to the VCC and SENSE pins as possible. The IREF resistor also should be connected as close to IREF
pin as possible.
10.2 Layout Example
To µC
To µC
To µC
SDI
SENSE
NC
LED Supply
SCK
LATCH
GCLK
BLANK
VCC
To µC
VCC = 3 to 5.5V
To µC
GCLK
IREF
GCLK
GND
OUTG0
OUTR0
OUTB0
OUTG1
OUTR1
OUTB1
OUTG2
OUTG7
OUTR7
OUTB7
OUTG6
OUTR6
OUTB6
OUTG5
TLC6C5724-Q1
OUTR2
OUTB2
OUTR5
OUTB5
OUTG3
OUTR3
OUTB3
SDO
OUTG4
OUTR4
OUTB4
ERR
To µC
To µC
Copyright © 2017, Texas Instruments Incorporated
图 35. TLC6C5724-Q1 Example Layout Diagram
版权 © 2017–2018, Texas Instruments Incorporated
51
TLC6C5724-Q1
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
www.ti.com.cn
11 器件和文档支持
11.1 接收文档更新通知
要接收文档更新通知,请导航至 TI.com.cn 上的器件产品文件夹。单击右上角的通知我 进行注册,即可每周接收产
品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。
11.2 社区资源
下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商“按照原样”提供。这些内容并不构成 TI 技术规范,
并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。
TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在
e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。
设计支持
TI 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。
11.3 商标
PowerPAD, E2E are trademarks of Texas Instruments.
All other trademarks are the property of their respective owners.
11.4 静电放电警告
ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序 , 可
能会损坏集成电路。
ESD 的损坏小至导致微小的性能降级 , 大至整个器件故障。 精密的集成电路可能更容易受到损坏 , 这是因为非常细微的参数更改都可
能会导致器件与其发布的规格不相符。
11.5 术语表
SLYZ022 — TI 术语表。
这份术语表列出并解释术语、缩写和定义。
52
版权 © 2017–2018, Texas Instruments Incorporated
TLC6C5724-Q1
www.ti.com.cn
ZHCSIO0A –DECEMBER 2017–REVISED AUGUST 2018
12 机械、封装和可订购信息
以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且
不会对此文档进行修订。如需获取此产品说明书的浏览器版本,请查看左侧的导航面板。
版权 © 2017–2018, Texas Instruments Incorporated
53
重要声明和免责声明
TI 均以“原样”提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资
源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示
担保。
所述资源可供专业开发人员应用TI 产品进行设计使用。您将对以下行为独自承担全部责任:(1) 针对您的应用选择合适的TI 产品;(2) 设计、
验证并测试您的应用;(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI 对您使用
所述资源的授权仅限于开发资源所涉及TI 产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权
许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI 及其代表造成的损害。
TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约
束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。IMPORTANT NOTICE
邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码:200122
Copyright © 2018 德州仪器半导体技术(上海)有限公司
PACKAGE OPTION ADDENDUM
www.ti.com
10-Dec-2020
PACKAGING INFORMATION
Orderable Device
Status Package Type Package Pins Package
Eco Plan
Lead finish/
Ball material
MSL Peak Temp
Op Temp (°C)
Device Marking
Samples
Drawing
Qty
(1)
(2)
(3)
(4/5)
(6)
TLC6C5724QDAPRQ1
ACTIVE
HTSSOP
DAP
38
2000 RoHS & Green
NIPDAU
Level-3-260C-168 HR
-40 to 125
TLC6C5724Q
(1) The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may
reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based
flame retardants must also meet the <=1000ppm threshold requirement.
(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
(6)
Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two
lines if the finish value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Addendum-Page 1
重要声明和免责声明
TI 均以“原样”提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资
源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示
担保。
所述资源可供专业开发人员应用TI 产品进行设计使用。您将对以下行为独自承担全部责任:(1) 针对您的应用选择合适的TI 产品;(2) 设计、
验证并测试您的应用;(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI 对您使用
所述资源的授权仅限于开发资源所涉及TI 产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权
许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI 及其代表造成的损害。
TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约
束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。IMPORTANT NOTICE
邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码:200122
Copyright © 2020 德州仪器半导体技术(上海)有限公司
相关型号:
©2020 ICPDF网 联系我们和版权申明