TPS70748PWPRG4 [TI]

IC 2-CHANNEL POWER SUPPLY SUPPORT CKT, PDSO20, PLASTIC, HTSSOP-20, Power Management Circuit;
TPS70748PWPRG4
型号: TPS70748PWPRG4
厂家: TEXAS INSTRUMENTS    TEXAS INSTRUMENTS
描述:

IC 2-CHANNEL POWER SUPPLY SUPPORT CKT, PDSO20, PLASTIC, HTSSOP-20, Power Management Circuit

输入元件 光电二极管
文件: 总40页 (文件大小:896K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
TPS70745, TPS70748  
TPS70751, TPS70758  
TPS70702  
www.ti.com  
SLVS291DMAY 2000REVISED DECEMBER 2007  
Dual-Output, Low Dropout Voltage Regulators  
with Power-Up Sequencing for Split-Voltage DSP Systems  
1
FEATURES  
DESCRIPTION  
23  
Dual Output Voltages for Split-Supply  
TPS707xx family devices are designed to provide a  
complete power management solution for the  
TMS320™ DSP family, processor power, ASIC,  
FPGA, and digital applications where dual output  
voltage regulators are required. Easy programmability  
of the sequencing function makes the TPS707xx  
family ideal for any TMS320 DSP applications with  
power sequencing requirements. Differentiated  
features, such as accuracy, fast transient response,  
SVS supervisory circuit, manual reset inputs, and an  
enable function, provide a complete system solution.  
Applications  
Selectable Power-Up Sequencing for DSP  
Applications (See Part Number TPS708xx for  
Independent Enable Outputs)  
Output Current Range of 250mA on Regulator  
1 and 125mA on Regulator 2  
Fast Transient Response  
Voltage Options: 3.3V/2.5V, 3.3V/1.8V,  
3.3V/1.5V, 3.3V/1.2V, and Dual Adjustable  
Outputs  
The TPS707xx family of voltage regulators offer very  
low dropout voltage and dual outputs with power-up  
sequence control, which is designed primarily for  
DSP applications. These devices have extremely low  
noise output performance without using any added  
filter bypass capacitors and are designed to have a  
fast transient response and be stable with 10µF low  
ESR capacitors.  
Open Drain Power-On Reset with 120ms Delay  
Open Drain Power Good for Regulator 1  
Ultralow 190µA (typ) Quiescent Current  
1µA Input Current During Standby  
Low Noise: 65µVRMS Without Bypass Capacitor  
Quick Output Capacitor Discharge Feature  
Two Manual Reset Inputs  
These devices have fixed 3.3V/2.5V, 3.3V/1.8V,  
3.3V/1.5V, 3.3V/1.2V, and adjustable/adjustable  
voltage options. Regulator 1 can support up to  
250mA, and regulator 2 can support up to 125mA.  
Separate voltage inputs allow the designer to  
configure the source power.  
2% Accuracy Over Load and Temperature  
Undervoltage Lockout (UVLO) Feature  
20-Pin PowerPAD™ TSSOP Package  
Thermal Shutdown Protection  
PWP PACKAGE  
(TOP VIEW)  
NC  
1
2
3
4
5
6
7
8
9
10  
20  
19  
18  
17  
16  
15  
14  
13  
12  
11  
NC  
V
V
IN1  
OUT1  
V
IN1  
V
V
OUT1  
MR1  
MR2  
EN  
SEQ  
GND  
/FB1  
/FB2  
SENSE1  
PG1  
RESET  
V
V
V
SENSE2  
OUT2  
V
IN2  
V
IN2  
OUT2  
NC  
1
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of  
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
2
3
PowerPAD, TMS320 are trademarks of Texas Instruments.  
All other trademarks are the property of their respective owners.  
PRODUCTION DATA information is current as of publication date.  
Products conform to specifications per the terms of the Texas  
Instruments standard warranty. Production processing does not  
necessarily include testing of all parameters.  
Copyright © 2000–2007, Texas Instruments Incorporated  
TPS70745, TPS70748  
TPS70751, TPS70758  
TPS70702  
www.ti.com  
SLVS291DMAY 2000REVISED DECEMBER 2007  
TPS70751 PWP  
DSP  
I/O  
3.3 V  
V
OUT1  
5 V  
V
IN1  
10 mF  
0.1 mF  
V
SENSE1  
250 kW  
PG1  
PG1  
MR2  
MR2  
>2 V  
V
IN2  
250 kW  
<0.7 V  
0.1 mF  
RESET  
RESET  
MR1  
MR1  
EN  
<0.7 V  
>2 V  
>2 V  
EN  
<0.7 V  
V
SENSE2  
SEQ  
1.8 V  
Core  
V
OUT2  
10 mF  
Because the PMOS device behaves as a low-value resistor, the dropout voltage is very low (typically 83mV on  
regulator 1) and is directly proportional to the output current. Additionally, because the PMOS pass element is a  
voltage-driven device, the quiescent current is very low and independent of output loading (maximum of 230µA  
over the full range of output current). This LDO family also features a sleep mode; applying a high signal to EN  
(enable) shuts down both regulators, reducing the input current to 1µA at TJ = +25°C.  
The device is enabled when the EN pin is connected to a low-level input voltage. The output voltages of the two  
regulators are sensed at the VSENSE1 and VSENSE2 pins, respectively.  
The input signal at the SEQ pin controls the power-up sequence of the two regulators. When the device is  
enabled and the SEQ terminal is pulled high or left open, VOUT2 turns on first and VOUT1 remains off until VOUT2  
reaches approximately 83% of its regulated output voltage. At that time VOUT1 is turned on. If VOUT2 is pulled  
below 83% (for example, an overload condition), VOUT1 is turned off. Pulling the SEQ terminal low reverses the  
power-up order and VOUT1 is turned on first. The SEQ pin is connected to an internal pull-up current source.  
For each regulator, there is an internal discharge transistor to discharge the output capacitor when the regulator  
is turned off (disabled).  
The PG1 pin reports the voltage conditions at VOUT1, which can be used to implement an SVS for the circuitry  
supplied by regulator 1.  
The TPS707xx features a RESET (SVS, POR, or Power-On Reset). RESET output initiates a reset in DSP  
systems and related digital applications in the event of an undervoltage condition. RESET indicates the status of  
VOUT2 and both manual reset pins (MR1 and MR2). When VOUT2 reaches 95% of its regulated voltage and MR1  
and MR2 are in the logic high state, RESET goes to a high impedance state after a 120ms delay. RESET goes  
to the logic low state when the VOUT2 regulated output voltage is pulled below 95% (for example, an overload  
condition) of its regulated voltage. To monitor VOUT1, the PG1 output pin can be connected to MR1 or MR2.  
The device has an undervoltage lockout (UVLO) circuit that prevents the internal regulators from turning on until  
VIN1 reaches 2.5V.  
2
Submit Documentation Feedback  
Copyright © 2000–2007, Texas Instruments Incorporated  
TPS70745, TPS70748  
TPS70751, TPS70758  
TPS70702  
www.ti.com  
SLVS291DMAY 2000REVISED DECEMBER 2007  
This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with  
appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.  
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more  
susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.  
ORDERING INFORMATION(1)  
VOLTAGE (V)(2)  
PACKAGE-  
LEAD  
(DESIGNATOR)  
SPECIFIED  
TEMPERATURE  
RANGE (TJ)  
ORDERING  
NUMBER  
TRANSPORT  
MEDIA, QUANTITY  
PRODUCT  
VOUT1  
VOUT2  
TPS70702PWP  
TPS70702PWPR  
TPS70745PWP  
TPS70745PWPR  
TPS70748PWP  
TPS70748PWPR  
TPS70751PWP  
TPS70751PWPR  
TPS70758PWP  
TPS70758PWPR  
Tube, 70  
Tape and Reel, 2000  
Tube, 70  
TPS70702  
Adjustable  
Adjustable HTSSOP-24 (PWP)  
-40°C to +125°C  
-40°C to +125°C  
-40°C to +125°C  
-40°C to +125°C  
-40°C to +125°C  
TPS70745  
TPS70748  
TPS70751  
TPS70758  
3.3 V  
3.3 V  
3.3 V  
3.3 V  
1.2 V  
1.5 V  
1.8 V  
2.5 V  
HTSSOP-24 (PWP)  
HTSSOP-24 (PWP)  
HTSSOP-24 (PWP)  
HTSSOP-24 (PWP)  
Tape and Reel, 2000  
Tube, 70  
Tape and Reel, 2000  
Tube, 70  
Tape and Reel, 2000  
Tube, 70  
Tape and Reel, 2000  
(1) For the most current package and ordering information see the Package Option Addendum located at the end of this document, or see  
the TI web site at www.ti.com.  
(2) For fixed 1.20V operation, tie FB to OUT.  
ABSOLUTE MAXIMUM RATINGS  
Over operating free-air temperature range (unless otherwise noted)(1)  
TPS707xx  
–0.3 to +7  
–0.3 to +7  
5.5  
UNIT  
V
(2)  
Input voltage range: VIN1, VIN2  
Voltage range at EN  
V
Output voltage range (VOUT1, VSENSE1  
Output voltage range (VOUT2, VSENSE2  
Maximum RESET, PG1 voltage  
)
V
)
5.5  
V
7
V
Maximum MR1, MR2, and SEQ voltage  
Peak output current  
VIN1  
V
Internally limited  
See Dissipation Ratings Table  
–40 to +150  
Continuous total power dissipation  
Junction temperature range, TJ  
Storage temperature range, Tstg  
ESD rating, HBM  
°C  
°C  
kV  
–65 to +150  
2
(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings  
only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating  
conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.  
(2) All voltages are tied to network ground.  
DISSIPATION RATINGS  
DERATING  
PACKAGE  
AIR FLOW (CFM)  
T
A +25°C  
FACTOR  
TA = +70°C  
1.687W  
TA = +85°C  
1.227W  
0
3.067W  
30.67mW/°C  
41.15mW/°C  
PWP(1)  
250  
4.115W  
2.265W  
1.646W  
(1) This parameter is measured with the recommended copper heat sink pattern on a 4-layer PCB, 1 oz. copper on a 4-in by 4-in ground  
layer. For more information, refer to TI technical brief SLMA002.  
Copyright © 2000–2007, Texas Instruments Incorporated  
Submit Documentation Feedback  
3
TPS70745, TPS70748  
TPS70751, TPS70758  
TPS70702  
www.ti.com  
SLVS291DMAY 2000REVISED DECEMBER 2007  
RECOMMENDED OPERATING CONDITIONS  
Over operating temperature range (unless otherwise noted).  
MIN  
2.7  
0
MAX  
6
UNIT  
V
Input voltage, VI(1)(regulator 1 and 2)  
Output current, IO (regulator 1)  
250  
125  
5.5  
mA  
mA  
V
Output current, IO (regulator 2)  
0
Output voltage range (for adjustable option)  
Operating junction temperature, TJ  
1.22  
–40  
+125  
°C  
(1) To calculate the minimum input voltage for maximum output current, use the following equation: VI(min) = VO(max) + VDO(max load)  
.
ELECTRICAL CHARACTERISTICS  
Over recommended operating junction temperature range (TJ = –40°C to +125°C), VIN1 or VIN2 = VOUT(nom) + 1V, IO = 1mA,  
EN = 0V, and CO = 33µF (unless otherwise noted).  
PARAMETER  
TEST CONDITIONS  
MIN  
TYP  
MAX UNIT  
2.7V < VI < 6V,  
TJ = +25°C  
FB connected to VO  
1.22  
Reference  
voltage  
2.7V < VI < 6V,  
2.7V < VI < 6V,  
2.7V < VI < 6V,  
2.7V < VI < 6V,  
2.7V < VI < 6V,  
2.8V < VI < 6V,  
2.8V < VI < 6V,  
3.5V < VI < 6V,  
3.5V < VI < 6V,  
4.3V < VI < 6V,  
FB connected to VO  
1.196  
1.176  
1.47  
1.244  
1.224  
TJ = +25°C  
1.2  
1.5  
1.2V Output  
1.5V Output  
1.8V Output  
2.5V Output  
3.3V Output  
TJ = +25°C  
TJ = +25°C  
TJ = +25°C  
TJ = +25°C  
TJ = +25°C  
Output  
voltage  
1.53  
1.836  
2.55  
VO  
V
(1),(2)  
1.8  
1.764  
2.45  
2.5  
3.3  
4.3V < VI < 6V,  
(2)  
3.234  
3.366  
230  
Quiescent current (GND current) for  
regulator 1 and regulator 2, EN = 0V(1)  
190  
µA  
(2)  
Output voltage line regulation (VO/VO) VO + 1V < VI 6V,  
TJ = +25°C(1)  
(1)  
0.01%  
(3)  
for regulator 1 and regulator 2  
VO + 1V < VI 6V  
V
0.1%  
(2)  
Load regulation for VOUT 1 and VOUT2  
TJ = +25°C  
1
65  
mV  
Vn  
Output noise Regulator 1  
BW = 300Hz to 50kHz,  
CO = 33µF, TJ = +25°C  
µVRMS  
voltage  
Regulator 2  
65  
Regulator 1  
1.6  
1.9  
1
Output current limit  
VOUT = 0V  
µA  
°C  
µA  
Regulator 2  
0.750  
+150  
Thermal shutdown junction temperature  
EN = VI,  
TJ = +25°C  
TJ = +25°C  
TJ = +25°C(1)  
2
6
2
6
Regulator 1  
EN = VI  
II  
Standby  
(standby) current  
EN = VI,  
Regulator 2  
µA  
EN = VI  
PSRR  
Power-supply ripple  
rejection  
f = 1kHz, CO = 33µF,  
dB  
60  
(1) Minimum input operating voltage is 2.7V or VO(typ) + 1V, whichever is greater. Maximum input voltage = 6V, minimum output  
current = 1mA.  
(2) IO = 1mA to 250mA for Regulator 1 and 1mA to 125mA for Regulator 2.  
ǒ
Ǔ
VImax*2.7V  
LineReg. (mV) + (%ńV)   VO  
  1000  
ǒV100 *ǒV )1VǓǓ  
(3) If VO < 1.8V then VImax = 6V, VImin = 2.7V:  
If VO > 2.5V then VImax = 6V, VImin = VO + 1V:  
Imax  
O
LineReg. (mV) + (%ńV)   VO  
  1000  
100  
4
Submit Documentation Feedback  
Copyright © 2000–2007, Texas Instruments Incorporated  
TPS70745, TPS70748  
TPS70751, TPS70758  
TPS70702  
www.ti.com  
SLVS291DMAY 2000REVISED DECEMBER 2007  
ELECTRICAL CHARACTERISTICS (continued)  
Over recommended operating junction temperature range (TJ = –40°C to +125°C), VIN1 or VIN2 = VOUT(nom) + 1V, IO = 1mA,  
EN = 0V, and CO = 33µF (unless otherwise noted).  
PARAMETER  
RESET Terminal  
Minimum input voltage for valid RESET IRESET = 300µA,  
TEST CONDITIONS  
MIN  
TYP  
MAX UNIT  
V(RESET) 0.8V  
1.0  
95%  
0.5%  
120  
1.3  
V
Trip threshold voltage  
Hysteresis voltage  
t(RESET)  
VO decreasing  
92%  
80  
98% VOUT  
VOUT  
Measured at VO  
RESET pulse duration  
Rising edge deglitch  
VI = 3.5V,  
160  
ms  
µs  
V
tr(RESET)  
30  
Output low voltage  
Leakage current  
IO(RESET) = 1mA  
0.15  
0.4  
1
V(RESET) = 6V  
µA  
PG1 Terminal  
Minimum input voltage for valid PG1  
Trip threshold voltage  
Hysteresis voltage  
tf(PG1)  
I(PG1) = 300µA,  
VO decreasing  
Measured at VO  
Falling edge deglitch  
VI = 2.7V,  
V
(PG1) 0.8V  
1.0  
95%  
0.5%  
30  
1.3  
V
92%  
98% VOUT  
VOUT  
µs  
Output low voltage  
Leakage current  
IO(PG1) = 1mA  
0.15  
0.4  
1
V
V(PG1) = 6V  
µA  
EN Terminal  
High level EN input voltage  
Low level EN input voltage  
Input current (EN)  
SEQ Terminal  
2
–1  
2
V
V
0.7  
1
µA  
High level SEQ input voltage  
Low level SEQ input voltage  
Falling edge delay  
SEQ pull-up current source  
MR1 / MR2 Terminals  
High level input voltage  
Low level input voltage  
Pull-up current source  
VOUT2 Terminal  
V
V
0.7  
0.7  
Measured at VO  
140  
6
µs  
µA  
2
V
V
6
µA  
VOUT2 UV comparator: Positive-going  
input threshold voltage of VOUT2 UV  
comparator  
80% VO 83% VO 86% VO  
V
VOUT2 UV comparator: Falling edge  
deglitch  
VSENSE_2 decreasing below threshold  
140  
µs  
Peak output current  
2ms pulse width  
VOUT2 = 1.5V  
375  
7.5  
mA  
mA  
Discharge transistor current  
Copyright © 2000–2007, Texas Instruments Incorporated  
Submit Documentation Feedback  
5
TPS70745, TPS70748  
TPS70751, TPS70758  
TPS70702  
www.ti.com  
SLVS291DMAY 2000REVISED DECEMBER 2007  
ELECTRICAL CHARACTERISTICS (continued)  
Over recommended operating junction temperature range (TJ = –40°C to +125°C), VIN1 or VIN2 = VOUT(nom) + 1V, IO = 1mA,  
EN = 0V, and CO = 33µF (unless otherwise noted).  
PARAMETER  
VOUT1 Terminal  
TEST CONDITIONS  
MIN  
TYP  
MAX UNIT  
VOUT1 UV comparator: Positive-going  
input threshold voltage of VOUT1 UV  
comparator  
80% VO 83% VO 86% VO  
V
VOUT1 UV comparator: Hysteresis  
0.5% VO  
140  
mV  
VOUT1 UV comparator: Falling edge  
deglitch  
VSENSE_1 decreasing below threshold  
µs  
Dropout voltage(4)  
Dropout voltage(4)  
Peak output current(4)  
Discharge transistor current  
VIN1 UVLO threshold  
FB Terminal  
IO = 250mA, TJ = +25°C  
IO = 250mA,  
VIN1 = 3.2V  
VIN1 = 3.2V  
83  
140  
750  
7.5  
mV  
mV  
mA  
mA  
V
2ms pulse width  
VOUT1 = 1.5V  
2.4  
2.65  
Input current: TPS70702  
FB = 1.8V  
1
µA  
(4) Input voltage (VIN1 or VIN2) = VO(typ) – 100mV. For 1.5V, 1.8V and 2.5V regulators, the dropout voltage is limited by input voltage range.  
The 3.3V regulator input is set to 3.2V to perform this test.  
6
Submit Documentation Feedback  
Copyright © 2000–2007, Texas Instruments Incorporated  
TPS70745, TPS70748  
TPS70751, TPS70758  
TPS70702  
www.ti.com  
SLVS291DMAY 2000REVISED DECEMBER 2007  
DEVICE INFORMATION  
Fixed Voltage Version  
V
V
(2 Pins)  
V
(2 Pins)  
IN1  
OUT1  
UVLO1  
Comp  
10 kW  
Current  
Sense  
-
ENA_1  
SENSE1  
+
2.5 V  
(see Note A)  
-
+
ENA_1  
Reference  
V
ref  
FB1  
GND  
Thermal  
V
ref  
Shutdown  
PG1  
-
FB1  
0.95 x V  
Rising Edge  
Deglitch  
+
ref  
V
IN1  
PG  
Comp  
MR2  
Reset  
Comp  
RESET  
-
FB2  
0.95 x V  
Falling Edge  
Delay  
Rising Edge  
Deglitch  
+
ref  
VOUT2 UV Comp  
V
IN1  
-
FB2  
Falling Edge  
Deglitch  
ENA_1  
ENA_2  
+
0.83 x V  
ref  
Power  
Sequence  
Logic  
MR1  
-
FB1  
Falling Edge  
Deglitch  
V
ref  
+
0.83 x V  
ref  
V
UV Comp  
-
+
OUT1  
ENA_2  
EN  
V
IN1  
V
SENSE2  
Current  
Sense  
ENA_2  
(see Note A)  
10 kW  
SEQ  
(see Note B)  
V
(2 Pins)  
OUT2  
V
(2 Pins)  
IN2  
A. For most applications, VSENSE1 and VSENSE2 should be externally connected to VOUT as close as possible to the  
device. For other implementations, refer to SENSE terminal connection discussion in the Application Information  
section.  
B. If the SEQ terminal is floating at the input, VOUT2 powers up first.  
Copyright © 2000–2007, Texas Instruments Incorporated  
Submit Documentation Feedback  
7
TPS70745, TPS70748  
TPS70751, TPS70758  
TPS70702  
www.ti.com  
SLVS291DMAY 2000REVISED DECEMBER 2007  
Adjustable Voltage Version  
V
(2 Pins)  
V
(2 Pins)  
OUT1  
IN1  
UVLO  
Comp  
Current  
Sense  
-
FB1  
ENA_1  
+
2.5 V  
(see Note A)  
-
+
ENA_1  
Reference  
V
ref  
GND  
Thermal  
V
ref  
Shutdown  
PG1  
-
FB1  
Rising Edge  
Deglitch  
+
0.95 x V  
ref  
V
IN1  
PG  
Comp  
MR2  
Reset  
Comp  
RESET  
-
FB2  
0.95 x V  
Falling Edge  
Delay  
Rising Edge  
Deglitch  
+
ref  
V
UV Comp  
OUT2  
V
IN1  
-
FB2  
Falling Edge  
Deglitch  
ENA_1  
ENA_2  
+
0.83 x V  
ref  
Power  
Sequence  
Logic  
MR1  
-
FB1  
Falling Edge  
Deglitch  
V
ref  
+
0.83 x V  
ref  
V
UV Comp  
-
+
OUT1  
ENA_2  
EN  
V
IN1  
FB2  
Current  
Sense  
ENA_2  
(see Note A)  
SEQ  
(see Note B)  
V
(2 Pins)  
OUT2  
V
(2 Pins)  
IN2  
A. For most applications, FB1 and FB2 should be externally connected to resistor dividers as close as possible to the  
device. For other implementations, refer to FB terminals connection discussion in the Application Information  
section.  
B. If the SEQ terminal is floating at the input, VOUT2 powers up first  
8
Submit Documentation Feedback  
Copyright © 2000–2007, Texas Instruments Incorporated  
TPS70745, TPS70748  
TPS70751, TPS70758  
TPS70702  
www.ti.com  
SLVS291DMAY 2000REVISED DECEMBER 2007  
RESET Timing Diagram (with VIN1 Powered Up)  
V
IN2  
V
RES  
V
RES  
(see Note A)  
t
V
OUT2  
V
IT+  
(see Note B)  
V
IT+  
(see Note B)  
Threshold  
Voltage  
V
IT−  
V
IT−  
(see Note B)  
(see Note B)  
t
RESET  
Output  
120 ms  
Delay  
120 ms  
Delay  
Output  
Undefined  
Output  
Undefined  
t
NOTES: A.  
B.  
V
is the minimum input voltage for a valid RESET. The symbol V  
is not currently listed within EIA or JEDEC standards  
RES  
RES  
for semiconductor symbology.  
−Trip voltage is typically 5% lower than the output voltage (95%V ) V to V is the hysteresis voltage.  
V
IT  
O
IT−  
IT+  
PG1 Timing Diagram  
V
IN1  
V
UVLO  
V
UVLO  
V
PG1  
V
PG1  
(see Note A)  
t
V
OUT2  
V
IT+  
(see Note B)  
V
IT+  
(see Note B)  
Threshold  
Voltage  
V
IT−  
V
IT−  
(see Note B)  
(see Note B)  
t
PG1  
Output  
Output  
Undefined  
Output  
Undefined  
t
NOTES: A.  
B.  
V
is the minimum input voltage for a valid PG1. The symbol V  
is not currently listed within EIA or JEDEC  
PG1  
PG1  
standards for semiconductor symbology.  
V
IT  
−Trip voltage is typically 5% lower than the output voltage (95%V ) V to V is the hysteresis voltage.  
O IT− IT+  
Copyright © 2000–2007, Texas Instruments Incorporated  
Submit Documentation Feedback  
9
TPS70745, TPS70748  
TPS70751, TPS70758  
TPS70702  
www.ti.com  
SLVS291DMAY 2000REVISED DECEMBER 2007  
Table 1. TERMINAL FUNCTIONS  
TERMINAL  
I/O  
DESCRIPTION  
NAME  
EN  
NO.  
6
I
I
Active low enable  
GND  
MR1  
MR2  
NC  
8
Ground  
4
5
Manual reset input 1, active low, pulled up internally  
Manual reset input 2, active low, pulled up internally  
No connection  
I
1, 11, 20  
Open drain output, low when VOUT1 voltage is less than 95% of the nominal regulated  
voltage  
PG1  
16  
15  
7
O
O
I
RESET  
SEQ  
Open drain output, SVS (power-on reset) signal, active low  
Power-up sequence control: SEQ = High, VOUT2 powers up first;  
SEQ = Low, VOUT1 powers up first, SEQ terminal pulled up internally.  
VIN1  
2, 3  
9, 10  
18, 19  
12, 13  
14  
I
I
Input voltage of regulator 1  
VIN2  
Input voltage of regulator 2  
VOUT1  
O
O
I
Output voltage of regulator 1  
VOUT2  
Output voltage of regulator 2  
VSENSE2/FB2  
VSENSE1/FB1  
Regulator 2 output voltage sense/regulator 2 feedback for adjustable  
Regulator 1 output voltage sense/regulator 1 feedback for adjustable  
17  
I
Detailed Description  
The TPS707xx low dropout regulator family provides dual regulated output voltages for DSP applications that  
require high-performance power management solutions. These devices provide fast transient response and high  
accuracy with small output capacitors, while drawing low quiescent current. Programmable sequencing provides  
a power solution for DSPs without any external component requirements. This architecture reduces the  
component cost and board space while increasing total system reliability. The TPS707xx family has an enable  
feature that puts the device in sleep mode, reducing the input currents to less than 3µA. Other features are  
integrated SVS (Power-On Reset, RESET) and Power Good (PG1) that monitor output voltages and provide  
logic output to the system. These differentiated features provide a complete DSP power solution.  
The TPS707xx, unlike many other LDOs, feature very low quiescent current that remains virtually constant even  
with varying loads. Conventional LDO regulators use a pnp pass element, the base current of which is directly  
proportional to the load current through the regulator (IB = IC/β). The TPS707xx uses a PMOS transistor to pass  
current; because the gate of the PMOS is voltage=driven, operating current is low and stable over the full load  
range.  
Pin Functions  
Enable  
The EN terminal is an input that enables or shuts down the device. If EN is at a voltage high signal, the device is  
in shutdown mode. When EN goes to voltage low, the device is enabled.  
Sequence  
The SEQ terminal is an input that programs which output voltage (VOUT1 or VOUT2) turns on first. When the device  
is enabled and the SEQ terminal is pulled high or left open, VOUT2 turns on first and VOUT1 remains off until VOUT2  
reaches approximately 83% of its regulated output voltage. At that time, VOUT1 is turned on. If VOUT2 is pulled  
below 83% (for example, in an overload condition) VOUT1 is turned off. These terminals have a 6-µA pullup  
current to VIN1  
.
Pulling the SEQ terminal low reverses the power-up order and VOUT1 is turned on first. For detailed timing  
diagrams, refer to Figure 36 through Figure 40.  
10  
Submit Documentation Feedback  
Copyright © 2000–2007, Texas Instruments Incorporated  
TPS70745, TPS70748  
TPS70751, TPS70758  
TPS70702  
www.ti.com  
SLVS291DMAY 2000REVISED DECEMBER 2007  
Power-Good  
The PG1 is an open drain, active high output terminal that indicates the status of the VOUT1 regulator. When the  
VOUT1 reaches 95% of its regulated voltage, PG1 goes to a high impedance state. It goes to a low impedance  
state when it is pulled below 95% (for example, doing an overload condition) of its regulated voltage. The open  
drain output of the PG1 terminal requires a pull-up resistor.  
Manual Reset Pins (MR1 and MR2)  
MR1 and MR2 are active low input terminals used to trigger a reset condition. When either MR1 or MR2 is pulled  
to logic low, a POR (RESET) occurs. These terminals have a 6-µA pull-up current to VIN1  
.
Sense (VSENSE1, VSENSE2  
)
The sense terminals of fixed-output options must be connected to the regulator output, and the connection  
should be as short as possible. Internally, sense connects to high-impedance, wide-bandwidth amplifiers through  
a resistor-divider network and noise pickup feeds through to the regulator output. It is essential to route the  
sense connection in such a way to minimize or avoid noise pickup. Adding RC networks between the VSENSE  
terminals and VOUT terminals to filter noise is not recommended because these networks can cause the  
regulators to oscillate.  
FB1 and FB2  
FB1 and FB2 are input terminals used for adjustable-output devices and must be connected to the external  
feedback resistor divider. FB1 and FB2 connections should be as short as possible. It is essential to route them  
in such a way as to minimize or avoid noise pickup. Adding RC networks between the FB terminals and VOUT  
terminals to filter noise is not recommended because these networks can cause the regulators to oscillate.  
RESET Indicator  
The TPS707xx features a RESET (SVS, POR, or Power-On Reset). RESET can be used to drive power-on reset  
circuitry or a low-battery indicator. RESET is an active low, open drain output that indicates the status of the  
VOUT2 regulator and both manual reset pins (MR1 and MR2). When VOUT2 exceeds 95% of its regulated voltage,  
and MR1 and MR2 are in the high impedance state, RESET goes to a high-impedance state after 120ms delay.  
RESET goes to a low-impedance state when VOUT2 is pulled below 95% (for example, an overload condition) of  
its regulated voltage. To monitor VOUT1, the PG1 output pin can be connected to MR1 or MR2. The open drain  
output of the RESET terminal requires a pullup resistor. If RESET is not used, it can be left floating.  
VIN1 and VIN2  
VIN1 and VIN2 are input to the regulators. Internal bias voltages are powered by VIN1  
.
VOUT1 and VOUT2  
VOUT1 and VOUT2 are output terminals of the LDO.  
Copyright © 2000–2007, Texas Instruments Incorporated  
Submit Documentation Feedback  
11  
TPS70745, TPS70748  
TPS70751, TPS70758  
TPS70702  
www.ti.com  
SLVS291DMAY 2000REVISED DECEMBER 2007  
TYPICAL CHARACTERISTICS  
Table 2. Table of Graphs  
FIGURE  
vs Output current  
vs Temperature  
vs Junction temperature  
vs Frequency  
Figure 1 to Figure 3  
Figure 4 to Figure 7  
Figure 8  
VO  
Output voltage  
Ground current  
PSRR  
ZO  
Power-supply rejection ratio  
Output spectral noise density  
Output impedance  
Figure 9 to Figure 12  
Figure 13 to Figure 16  
Figure 17 to Figure 20  
Figure 21 and Figure 22  
Figure 23 and Figure 24  
Figure 25 and Figure 26  
Figure 27 and Figure 28  
Figure 29 and Figure 30  
Figure 31 to Figure 34  
Figure 35  
vs Frequency  
vs Frequency  
vs Temperature  
vs Input voltage  
Dropout voltage  
Load transient response  
Line transient response  
VO  
Output voltage and enable voltage  
Equivalent series resistance  
vs Time (start-up)  
vs Output current  
Test circuit for typical regions of stability (equivalent series resistance) performance  
TPS70751  
OUTPUT VOLTAGE  
vs  
TPS70751  
OUTPUT VOLTAGE  
vs  
OUTPUT CURRENT  
OUTPUT CURRENT  
3.300  
3.299  
3.298  
3.297  
3.296  
3.295  
3.294  
1.802  
V
= 4.3 V  
= 25°C  
IN1  
V
= 2.8V  
IN2  
= 25°C  
T
A
T
A
1.801  
1.800  
VOUT1  
VOUT2  
1.799  
1.798  
1.797  
1.796  
1.795  
3.293  
3.292  
0
0.1  
0.2  
0.3  
0.4  
0.5  
0.6  
0
0.05  
0.1  
0.15  
0.2  
0.25  
0.3  
I
O
− Output Current − A  
I
O
− Output Current − A  
Figure 1.  
Figure 2.  
12  
Submit Documentation Feedback  
Copyright © 2000–2007, Texas Instruments Incorporated  
 
TPS70745, TPS70748  
TPS70751, TPS70758  
TPS70702  
www.ti.com  
SLVS291DMAY 2000REVISED DECEMBER 2007  
TPS70745  
OUTPUT VOLTAGE  
vs  
TPS70751  
OUTPUT VOLTAGE  
vs  
OUTPUT CURRENT  
TEMPERATURE  
1.201  
1.200  
3.286  
3.284  
3.282  
V
I
= 4.3 V  
= 1 mA  
V
= 2.7 V  
IN1  
IN2  
T = 25°C  
O
A
VOUT1  
VOUT2  
3.280  
3.278  
3.276  
3.274  
3.272  
1.199  
1.198  
1.197  
1.196  
3.270  
3.268  
1.195  
0
0.05  
0.1  
0.15  
0.2  
0.25  
0.3  
−40 −25 −10  
5
20 35 50 65 80 95 110 125  
T − Temperature − °C  
I
O
− Output Current − A  
Figure 3.  
Figure 4.  
TPS70751  
TPS70751  
OUTPUT VOLTAGE  
vs  
OUTPUT VOLTAGE  
vs  
TEMPERATURE  
TEMPERATURE  
3.288  
3.286  
3.284  
3.282  
3.280  
1.800  
V
I
= 4.3 V  
= 500 mA  
V
I
= 2.8 V  
= 1 mA  
IN1  
IN2  
O
O
1.798  
VOUT1  
VOUT2  
1.796  
1.794  
3.278  
3.276  
3.274  
1.792  
1.790  
1.788  
1.786  
3.272  
3.270  
−40 −25 −10  
5
20 35 50 65 80 95 110 125  
−40 −25 −10  
5
20 35 50 65 80 95 110 125  
T − Temperature − °C  
T − Temperature − °C  
Figure 5.  
Figure 6.  
Copyright © 2000–2007, Texas Instruments Incorporated  
Submit Documentation Feedback  
13  
TPS70745, TPS70748  
TPS70751, TPS70758  
TPS70702  
www.ti.com  
SLVS291DMAY 2000REVISED DECEMBER 2007  
TPS70751  
OUTPUT VOLTAGE  
vs  
GROUND CURRENT  
vs  
JUNCTION TEMPERATURE  
TEMPERATURE  
210  
200  
190  
1.799  
V
= 2.8 V  
= 250 mA  
IN2  
Regulator 1 and Regulator 2  
I
O
1.798  
1.797  
1.796  
1.795  
1.794  
1.793  
VOUT2  
I
I
= 1 mA  
= 1 mA  
OUT1  
OUT2  
180  
170  
I
I
= 250 mA  
= 500 mA  
OUT1  
OUT2  
1.792  
1.791  
1.790  
160  
150  
−40 −25 −10  
5
20 35 50 65 80 95 110 125  
−40 −25 −10  
5
20 35 50 65 80 95 110 125  
T − Temperature − °C  
T − Junction Temperature − °C  
J
Figure 7.  
Figure 8.  
TPS70751  
TPS70751  
POWER-SUPPLY REJECTION RATIO  
POWER-SUPPLY REJECTION RATIO  
vs  
vs  
FREQUENCY  
FREQUENCY  
−10  
10  
I
C
= 10 mA  
O
I
C
= 500 mA  
O
0
= 22 µF  
−20  
−30  
−40  
O
= 22 µF  
O
VOUT1  
VOUT1  
−10  
−20  
−30  
−40  
−50  
−50  
−60  
−70  
−60  
−70  
−80  
−90  
−80  
−90  
10  
100  
1 k  
10 k  
100 k  
1 M  
10  
100  
1 k  
10 k  
100 k  
1 M  
f − Frequency − Hz  
f − Frequency − Hz  
Figure 9.  
Figure 10.  
14  
Submit Documentation Feedback  
Copyright © 2000–2007, Texas Instruments Incorporated  
TPS70745, TPS70748  
TPS70751, TPS70758  
TPS70702  
www.ti.com  
SLVS291DMAY 2000REVISED DECEMBER 2007  
TPS70751  
TPS70751  
POWER-SUPPLY REJECTION RATIO  
POWER-SUPPLY REJECTION RATIO  
vs  
vs  
FREQUENCY  
FREQUENCY  
−10  
10  
0
I
C
= 10 mA  
I
O
= 250 mA  
O
= 22 µF  
C = 22 µF  
O
VOUT2  
−20  
O
VOUT2  
−30  
−40  
−10  
−20  
−50  
−60  
−70  
−30  
−40  
−50  
−80  
−90  
−60  
−70  
10  
100  
1 k  
10 k  
100 k  
1 M  
10  
100  
1 k  
10 k  
100 k  
1 M  
f − Frequency − Hz  
f − Frequency − Hz  
Figure 11.  
Figure 12.  
OUTPUT SPECTRAL NOISE DENSITY  
OUTPUT SPECTRAL NOISE DENSITY  
vs  
vs  
FREQUENCY  
FREQUENCY  
10  
10  
V
V
I
= 4.3 V  
= 3.3 V  
= 10 mA  
V
V
I
= 4.3 V  
= 3.3 V  
= 500 mA  
IN1  
OUT1  
IN1  
OUT1  
O
O
1
1
0.1  
0.01  
0.1  
0.01  
100  
1 k  
f − Frequency − Hz  
Figure 13.  
10 k  
100 k  
100  
1 k  
10 k  
100 k  
f − Frequency − Hz  
Figure 14.  
Copyright © 2000–2007, Texas Instruments Incorporated  
Submit Documentation Feedback  
15  
TPS70745, TPS70748  
TPS70751, TPS70758  
TPS70702  
www.ti.com  
SLVS291DMAY 2000REVISED DECEMBER 2007  
OUTPUT SPECTRAL NOISE DENSITY  
OUTPUT SPECTRAL NOISE DENSITY  
vs  
vs  
FREQUENCY  
FREQUENCY  
10  
10  
V
V
I
= 2.8 V  
= 1.8 V  
= 10 mA  
V
V
I
= 2.8 V  
= 1.8 V  
= 250 mA  
IN2  
OUT2  
IN2  
OUT2  
O
O
1
1
0.1  
0.1  
0.01  
0.01  
100  
1 k  
10 k  
100 k  
100  
1 k  
10 k  
100 k  
f − Frequency − Hz  
f − Frequency − Hz  
Figure 15.  
Figure 16.  
OUTPUT IMPEDANCE  
vs  
OUTPUT IMPEDANCE  
vs  
FREQUENCY  
FREQUENCY  
100  
100  
C
I
= 33 mF  
C
I
= 33 mF  
O
O
= 500 mA  
= 3.3 V  
= 10 mA  
= 3.3 V  
O
O
V
T
V
T
O
O
= 25°C  
= 25°C  
A
A
10  
10  
1
1
0.1  
0.1  
0.01  
0.01  
10  
100  
1 k  
10 k  
100 k  
1 M  
10 M  
10  
100  
1 k  
10 k  
100 k  
1 M  
10 M  
f - Frequency - Hz  
f - Frequency - Hz  
Figure 17.  
Figure 18.  
16  
Submit Documentation Feedback  
Copyright © 2000–2007, Texas Instruments Incorporated  
TPS70745, TPS70748  
TPS70751, TPS70758  
TPS70702  
www.ti.com  
SLVS291DMAY 2000REVISED DECEMBER 2007  
OUTPUT IMPEDANCE  
vs  
OUTPUT IMPEDANCE  
vs  
FREQUENCY  
FREQUENCY  
100  
100  
C
O
= 33 mF  
C = 33 mF  
O
I
= 250 mA  
= 1.8 V  
I
= 10 mA  
= 1.8 V  
O
O
O
V
V
O
T
A
= 25°C  
T
A
= 25°C  
10  
10  
1
1
0.1  
0.1  
0.01  
0.01  
10  
100  
1 k  
10 k  
100 k  
1 M  
10 M  
10  
100  
1 k  
10 k  
100 k  
1 M  
10 M  
f - Frequency - Hz  
f - Frequency - Hz  
Figure 19.  
Figure 20.  
DROPOUT VOLTAGE  
vs  
DROPOUT VOLTAGE  
vs  
TEMPERATURE  
TEMPERATURE  
6
5
250  
200  
C
= 33 µF  
C
= 33 µF  
O
O
VIN1 = 3.2 V  
VIN1 = 3.2 V  
I
O
= 10 mA  
I
O
= 500 mA  
4
3
2
150  
100  
50  
0
1
0
I
O
= 0 mA  
−40 −25 −10  
5
20 35 50 65 80 95 110 125  
−40 −25 −10  
5
20 35 50 65 80 95 110 125  
T − Temperature − °C  
T − Temperature − °C  
Figure 21.  
Figure 22.  
Copyright © 2000–2007, Texas Instruments Incorporated  
Submit Documentation Feedback  
17  
TPS70745, TPS70748  
TPS70751, TPS70758  
TPS70702  
www.ti.com  
SLVS291DMAY 2000REVISED DECEMBER 2007  
TPS70702  
DROPOUT VOLTAGE  
vs  
TPS70702  
DROPOUT VOLTAGE  
vs  
INPUT VOLTAGE  
INPUT VOLTAGE  
300  
250  
500  
400  
I
= 500 mA  
O
I
= 250 mA  
O
VIN1  
VIN2  
T = 125°C  
J
200  
T = 125°C  
J
300  
200  
T = 25°C  
J
150  
100  
50  
T = 25°C  
J
T = 40°C  
J
T = 40°C  
J
100  
0
0
2.5  
3
3.5  
4
4.5  
5
5.5  
2.5  
3
3.5  
4
4.5  
5
5.5  
V − Input Voltage − V  
I
V − Input Voltage − V  
I
Figure 23.  
Figure 24.  
LOAD TRANSIENT RESPONSE  
LOAD TRANSIENT RESPONSE  
C
T
= 33 µF  
= 25°C  
C
T
= 33 µF  
= 25°C  
o
o
500  
A
A
V
OUT2  
= 1.8 V  
V
OUT1  
= 3.3 V  
250  
0
250  
0
20  
0
20  
0
−20  
−20  
0
0.2 0.4 0.6 0.8  
1
1.2 1.4 1.6 1.8  
2
0
0.2 0.4 0.6 0.8  
1
1.2 1.4 1.6 1.8  
2
t − Time − ms  
t − Time − ms  
Figure 25.  
Figure 26.  
18  
Submit Documentation Feedback  
Copyright © 2000–2007, Texas Instruments Incorporated  
TPS70745, TPS70748  
TPS70751, TPS70758  
TPS70702  
www.ti.com  
SLVS291DMAY 2000REVISED DECEMBER 2007  
LINE TRANSIENT RESPONSE  
LINE TRANSIENT RESPONSE  
3.8  
2.8  
5.3  
4.3  
50  
0
10  
0
I
O
= 250 mA  
I
O
= 500 mA  
C
V
= 33 µF  
−50  
C
= 33 µF  
o
−10  
o
V
OUT1  
OUT2  
0
20 40 60 80 100 120 140 160 180 200  
0
20 40 60 80 100 120 140 160 180 200  
t − Time − µs  
t − Time − µs  
Figure 27.  
Figure 28.  
OUTPUT VOLTAGE AND ENABLE VOLTAGE  
OUTPUT VOLTAGE AND ENABLE VOLTAGE  
vs  
vs  
TIME (START-UP)  
TIME (START-UP)  
V
= 1.8 V  
V
= 3.3 V  
O
O
3
2
2
1
C = 33 µF  
C = 33 µF  
o
o
I
O
= 250 mA  
I
O
= 500 mA  
V
OUT2  
V
OUT1  
SEQ = High  
SEQ = Low  
1
0
0
−1  
5
5
0
0
−5  
−5  
0
0.2 0.4 0.6 0.8  
1
1.2 1.4 1.6 1.8  
2
0
0.2 0.4 0.6 0.8  
1
1.2 1.4 1.6 1.8  
2
t − Time (Start-Up) − ms  
t − Time (Start-Up) − ms  
Figure 29.  
Figure 30.  
Copyright © 2000–2007, Texas Instruments Incorporated  
Submit Documentation Feedback  
19  
TPS70745, TPS70748  
TPS70751, TPS70758  
TPS70702  
www.ti.com  
SLVS291DMAY 2000REVISED DECEMBER 2007  
TYPICAL REGION OF STABILITY  
EQUIVALENT SERIES RESISTANCE(1)  
vs  
TYPICAL REGION OF STABILITY  
EQUIVALENT SERIES RESISTANCE(1)  
vs  
OUTPUT CURRENT  
OUTPUT CURRENT  
10  
10  
REGION OF INSTABILITY  
REGION OF INSTABILITY  
V
= 3.3 V  
O
V
= 3.3 V  
O  
C
= 10 mF  
O
C
= 6.8 mF  
= 25°C  
O
T
= 25°C  
J
T
J
1
1
0.1  
50 mW  
250 mW  
REGION OF INSTABILITY  
REGION OF INSTABILITY  
0.1  
0.01  
0
50  
100  
150  
200  
250  
0
50  
100  
150  
200  
250  
I
- Output Current - mA  
I
- Output Current - mA  
O
O
Figure 31.  
Figure 32.  
TYPICAL REGION OF STABILITY  
TYPICAL REGION OF STABILITY  
EQUIVALENT SERIES RESISTANCE(1)  
vs  
EQUIVALENT SERIES RESISTANCE(1)  
vs  
OUTPUT CURRENT  
OUTPUT CURRENT  
10  
10  
REGION OF INSTABILITY  
REGION OF INSTABILITY  
V
= 1.8 V  
V
= 1.8 V  
= 10 mF  
O
O
C
= 6.8 mF  
C
O
O
T
= 25°C  
T
= 25°C  
J
J
1
1
0.1  
50 mW  
250 mW  
REGION OF INSTABILITY  
REGION OF INSTABILITY  
0.1  
0.01  
0
25  
50  
75  
100  
125  
0
25  
50  
75  
100  
125  
I
- Output Current - mA  
I
- Output Current - mA  
O
O
Figure 33.  
Figure 34.  
(1) Equivalent series resistance (ESR) refers to the total series resistance, including the ESR of the capacitor, any  
series resistance added externally, and PWB trace resistance to CO.  
20  
Submit Documentation Feedback  
Copyright © 2000–2007, Texas Instruments Incorporated  
TPS70745, TPS70748  
TPS70751, TPS70758  
TPS70702  
www.ti.com  
SLVS291DMAY 2000REVISED DECEMBER 2007  
To Load  
IN  
V
I
OUT  
+
R
C
O
R
L
EN  
GND  
ESR  
Figure 35. Test Circuit for Typical Regions of Stability  
Copyright © 2000–2007, Texas Instruments Incorporated  
Submit Documentation Feedback  
21  
TPS70745, TPS70748  
TPS70751, TPS70758  
TPS70702  
www.ti.com  
SLVS291DMAY 2000REVISED DECEMBER 2007  
APPLICATION INFORMATION  
TPS707xxPWP  
Sequencing Timing Diagrams  
(Fixed Output Option)  
V
This section provides a number of timing diagrams  
showing how this device functions in different  
configurations.  
OUT1  
V
I
V
V
IN1  
OUT1  
0.1 mF  
10 mF  
V
SENSE1  
Application condition: VIN1 and VIN2 are tied to the  
same fixed input voltage greater than the VUVLO; SEQ  
is tied to logic low; PG1 is tied to MR2; MR1 is left  
unconnected and is therefore at logic high.  
250 kW  
PG1  
MR2  
MR2  
V
IN2  
EN is initially high; therefore, both regulators are off  
and PG1 and RESET are at logic low. With SEQ at  
logic low, when EN is taken to logic low, VOUT1 turns  
on. VOUT2 turns on after VOUT1 reaches 83% of its  
regulated output voltage. When VOUT1 reaches 95%  
of its regulated output voltage, PG1 (tied to MR2)  
goes to logic high. When both VOUT1 and VOUT2 reach  
95% of their respective regulated output voltages and  
both MR1 and MR2 (tied to PG1) are at logic high,  
RESET is pulled to logic high after a 120ms delay.  
When EN is returned to logic high, both devices  
power down and both PG1 (tied to MR2) and RESET  
return to logic low.  
0.1 mF  
RESET  
MR1  
RESET  
MR1  
EN  
EN  
>2 V  
<0.7 V  
V
SENSE2  
SEQ  
V
OUT2  
V
OUT2  
10 mF  
EN  
SEQ  
V
OUT2  
95%  
83%  
95%  
83%  
V
OUT1  
PG1  
MR1  
MR2  
(MR2 tied to PG1)  
RESET  
t1  
(see Note A)  
NOTE A: t1 − Time at which both V  
120ms  
are greater than the PG1 thresholds and MR1 is logic high.  
OUT2  
and V  
OUT1  
Figure 36. Timing when SEQ = Low  
22  
Submit Documentation Feedback  
Copyright © 2000–2007, Texas Instruments Incorporated  
TPS70745, TPS70748  
TPS70751, TPS70758  
TPS70702  
www.ti.com  
SLVS291DMAY 2000REVISED DECEMBER 2007  
Application condition: VIN1 and VIN2 are tied to the  
same fixed input voltage greater than the VUVLO; SEQ  
is tied to logic high; PG1 is tied to MR2; MR1 is left  
unconnected and is therefore at logic high.  
TPS707xxPWP  
(Fixed Output Option)  
V
I
V
OUT1  
V
OUT1  
V
IN1  
EN is initially high; therefore, both regulators are off  
and PG1 and RESET are at logic low. With SEQ at  
logic high, when EN is taken to logic low, VOUT2 turns  
on. VOUT1 turns on after VOUT2 reaches 83% of its  
regulated output voltage. When VOUT1 reaches 95%  
of its regulated output voltage, PG1 (tied to MR2)  
goes to logic high. When both VOUT1 and VOUT2 reach  
95% of their respective regulated output voltages and  
both MR1 and MR2 (tied to PG1) are at logic high,  
RESET is pulled to logic high after a 120ms delay.  
When EN is returned to logic high, both devices turn  
off and both PG1 (tied to MR2) and RESET return to  
logic low.  
0.1 mF  
10 mF  
V
SENSE1  
250 kW  
PG1  
MR2  
MR2  
V
IN2  
0.1 mF  
RESET  
MR1  
RESET  
MR1  
EN  
EN  
>2 V  
V
SENSE2  
<0.7 V  
SEQ  
V
OUT2  
V
OUT2  
10 mF  
EN  
SEQ  
V
V
OUT2  
95%  
83%  
95%  
83%  
OUT1  
PG1  
MR1  
MR2  
(MR2 tied to PG1)  
RESET  
t1  
(see Note A)  
NOTE A: t1 − Time at which both V and V  
120ms  
are greater than the PG1 thresholds and MR1 is logic high.  
OUT2  
OUT1  
Figure 37. Timing when SEQ = High  
Copyright © 2000–2007, Texas Instruments Incorporated  
Submit Documentation Feedback  
23  
TPS70745, TPS70748  
TPS70751, TPS70758  
TPS70702  
www.ti.com  
SLVS291DMAY 2000REVISED DECEMBER 2007  
Application condition: VIN1 and VIN2 are tied to the  
same fixed input voltage greater than the VUVLO; SEQ  
is tied to logic high; PG1 is tied to MR2; MR1 is  
initially at logic high but is eventually toggled.  
TPS707xxPWP  
(Fixed Output Option)  
V
I
V
OUT1  
V
OUT1  
V
IN1  
EN is initially high; therefore, both regulators are off  
and PG1 and RESET are at logic low. With SEQ at  
logic high, when EN is taken low, VOUT2 turns on.  
VOUT1 turns on after VOUT2 reaches 83% of its  
regulated output voltage. When VOUT1 reaches 95%  
of its regulated output voltage, PG1 (tied to MR2)  
goes to logic high. When both VOUT1 and VOUT2 reach  
95% of their respective regulated output voltages and  
both MR1 and MR2 (tied to PG1) are at logic high,  
RESET is pulled to logic high after a 120ms delay.  
When MR1 is taken low, RESET returns to logic low  
but the outputs remain in regulation. When MR1 is  
returned to logic high, since both VOUT1 and VOUT2  
remain above 95% of their respective regulated  
output voltages and MR2 (tied to PG1) remains at  
logic high, RESET is pulled to logic high after a  
120ms delay.  
0.1 mF  
10 mF  
V
SENSE1  
250 kW  
PG1  
MR2  
MR2  
V
IN2  
0.1 mF  
RESET  
RESET  
MR1  
MR1  
2 V  
EN  
EN  
>2 V  
0.7 V  
V
<0.7 V  
SENSE2  
SEQ  
V
OUT2  
V
OUT2  
10 mF  
EN  
SEQ  
V
V
95%  
83%  
OUT2  
95%  
OUT1  
83%  
PG1  
MR1  
MR2  
(MR2 tied to PG1)  
RESET  
t1  
(see Note A)  
NOTE A: t1 − Time at which both V and V  
120ms  
120ms  
are greater than the PG1 thresholds and MR1 is logic high.  
OUT2  
OUT1  
Figure 38. Timing when MR1 is Toggled  
24  
Submit Documentation Feedback  
Copyright © 2000–2007, Texas Instruments Incorporated  
TPS70745, TPS70748  
TPS70751, TPS70758  
TPS70702  
www.ti.com  
SLVS291DMAY 2000REVISED DECEMBER 2007  
Application condition: VIN1 and VIN2 are tied to the  
same fixed input voltage greater than the VUVLO; SEQ  
is tied to logic high; PG1 is tied to MR2; MR1 is left  
unconnected and is therefore at logic high.  
TPS707xxPWP  
(Fixed Output Option)  
V
I
V
OUT1  
V
OUT1  
V
IN1  
EN is initially high; therefore, both regulators are off  
and PG1 and RESET are at logic low. With SEQ at  
logic high, when EN is taken low, VOUT2 turns on.  
VOUT1 turns on after VOUT2 reaches 83% of its  
regulated output voltage. When VOUT1 reaches 95%  
of its regulated output voltage, PG1 (tied to MR2)  
goes to logic high. When both VOUT1 and VOUT2 reach  
95% of their respective regulated output voltages and  
both MR1 and MR2 (tied to PG1) are at logic high,  
RESET is pulled to logic high after a 120ms delay.  
When a fault on VOUT1 causes it to fall below 95% of  
its regulated output voltage, PG1 (tied to MR2) goes  
to logic low, causing RESET to return to logic low.  
VOUT2 remains on because SEQ is high.  
0.1 mF  
10 mF  
V
SENSE1  
250 kW  
PG1  
MR2  
MR2  
V
IN2  
0.1 mF  
RESET  
MR1  
RESET  
MR1  
EN  
EN  
>2 V  
V
SENSE2  
<0.7 V  
SEQ  
V
OUT2  
V
OUT2  
10 mF  
EN  
SEQUENCE  
V
OUT2  
95%  
83%  
95%  
83%  
V
OUT1  
PG1  
V
OUT1  
faults out  
MR1  
MR2  
(MR2 tied to PG1)  
RESET  
120ms  
are greater than the PG1 thresholds and MR1 is logic high.  
OUT2  
t1  
(see Note A)  
NOTE A: t1 − Time at which both V  
and V  
OUT1  
Figure 39. Timing when VOUT1 Faults Out  
Copyright © 2000–2007, Texas Instruments Incorporated  
Submit Documentation Feedback  
25  
TPS70745, TPS70748  
TPS70751, TPS70758  
TPS70702  
www.ti.com  
SLVS291DMAY 2000REVISED DECEMBER 2007  
Application condition: VIN1 and VIN2 are tied to the  
same fixed input voltage greater than the VUVLO; SEQ  
is tied to logic high; PG1 is tied to MR2; MR1 is left  
unconnected and is therefore at logic high.  
TPS707xxPWP  
(Fixed Output Option)  
V
I
V
OUT1  
V
OUT1  
V
IN1  
EN is initially high; therefore, both regulators are off  
and PG1 and RESET are at logic low. With SEQ at  
logic high, when EN is taken low, VOUT2 turns on.  
VOUT1 turns on after VOUT2 reaches 83% of its  
regulated output voltage. When VOUT1 reaches 95%  
of its regulated output voltage, PG1 (tied to MR2)  
goes to logic high. When both VOUT1 and VOUT2 reach  
95% of their respective regulated output voltages and  
both MR1 and MR2 (tied to PG1) are at logic high,  
RESET is pulled to logic high after a 120ms delay.  
When a fault on VOUT2 causes it to fall below 95% of  
its regulated output voltage, RESET returns to logic  
low and VOUT1 begins to power down because SEQ is  
high. When VOUT1 falls below 95% of its regulated  
output voltage, PG1 (tied to MR2) returns to logic low.  
0.1 mF  
10 mF  
V
SENSE1  
PG1  
MR2  
MR2  
V
IN2  
0.1 mF  
RESET  
RESET  
MR1  
MR1  
EN  
EN  
>2 V  
V
SENSE2  
<0.7 V  
SEQ  
V
OUT2  
V
OUT2  
10 mF  
ENABLE  
SEQUENCE  
V
OUT2  
95%  
83%  
V
OUT2  
faults out  
95%  
83%  
V
OUT1  
PG1  
MR1  
MR2  
(MR2 tied to PG1)  
RESET  
t1  
120ms  
are greater than the PG1 thresholds and MR1 is logic high.  
OUT2  
(see Note A)  
NOTE A: t1 − Time at which both V  
and V  
OUT1  
Figure 40. Timing when VOUT2 Faults Out  
26  
Submit Documentation Feedback  
Copyright © 2000–2007, Texas Instruments Incorporated  
 
TPS70745, TPS70748  
TPS70751, TPS70758  
TPS70702  
www.ti.com  
SLVS291DMAY 2000REVISED DECEMBER 2007  
Split Voltage DSP Application  
Figure 41 shows a typical application where the TPS70751 is powering up a DSP. In this application, by  
grounding the SEQ pin, VOUT1 (I/O) is powered up first, and then VOUT2 (core).  
TPS70751 PWP  
DSP  
I/O  
3.3 V  
V
OUT1  
5 V  
V
IN1  
10 mF  
0.1 mF  
250 kW  
V
SENSE1  
5 V  
PG1  
PG1  
MR2  
MR2  
>2 V  
V
IN2  
250 kW  
<0.7 V  
0.1 mF  
RESET  
RESET  
MR1  
MR1  
EN  
<0.7 V  
>2 V  
>2 V  
EN  
<0.7 V  
V
SENSE2  
SEQ  
1.8 V  
Core  
V
OUT2  
10 mF  
EN  
SEQ  
V
OUT2  
95%  
83%  
(Core)  
V
OUT1  
(I/O)  
95%  
83%  
PG1  
RESET  
t1  
(see Note A)  
NOTE A: t1 − Time at which both V and V  
120ms  
are greater than the PG1 thresholds and MR1 is logic high.  
OUT2  
OUT1  
Figure 41. Application Timing Diagram (SEQ = Low)  
Copyright © 2000–2007, Texas Instruments Incorporated  
Submit Documentation Feedback  
27  
 
TPS70745, TPS70748  
TPS70751, TPS70758  
TPS70702  
www.ti.com  
SLVS291DMAY 2000REVISED DECEMBER 2007  
Figure 42 shows a typical application where the TPS70751 is powering up a DSP. In this application, by pulling  
up the SEQ pin, VOUT2 (core) is powered up first, and then VOUT1 (I/O).  
TPS70751 PWP  
DSP  
I/O  
5 V  
3.3 V  
V
OUT1  
V
IN1  
10 mF  
0.1 mF  
250 kW  
V
SENSE1  
5 V  
PG1  
PG1  
MR2  
MR2  
MR1  
V
IN2  
250 kW  
0.1 mF  
RESET  
RESET  
MR1  
EN  
>2 V  
EN  
<0.7 V  
V
SENSE2  
SEQ  
1.8 V  
V
OUT2  
Core  
10 mF  
EN  
SEQ  
V
OUT2  
95%  
83%  
(Core)  
95%  
83%  
V
OUT1  
(I/O)  
PG1  
RESET  
t1  
120ms  
are greater than the PG1 thresholds and MR1 is logic high.  
OUT2  
(see Note A)  
NOTE A: t1 − Time at which both V  
and V  
OUT1  
Figure 42. Application Timing Diagram (SEQ = High)  
28  
Submit Documentation Feedback  
Copyright © 2000–2007, Texas Instruments Incorporated  
 
TPS70745, TPS70748  
TPS70751, TPS70758  
TPS70702  
www.ti.com  
SLVS291DMAY 2000REVISED DECEMBER 2007  
Input Capacitor  
For a typical application, an input bypass capacitor (0.1µF to 1µF) is recommended. This capacitor filters any  
high-frequency noise generated in the line. For fast transient conditions where droop at the input of the LDO may  
occur because of high inrush current, it is recommended to place a larger capacitor at the input as well. The size  
of this capacitor depends on the output current and response time of the main power supply, as well as the  
distance to the VI pins of the LDO.  
Output Capacitor  
As with most LDO regulators, the TPS707xx requires an output capacitor connected between OUT and GND to  
stabilize the internal control loop. The minimum recommended capacitance value is 10µF and the ESR  
(equivalent series resistance) must be between 50mand 2.5. Capacitor values 10µF or larger are acceptable,  
provided the ESR is less than 2.5. Solid tantalum electrolytic, aluminum electrolytic, and multilayer ceramic  
capacitors are all suitable, provided they meet the requirements described above. Larger capacitors provide a  
wider range of stability and better load transient response. Table 3 provides a partial listing of surface-mount  
capacitors suitable for use with the TPS707xx for fast transient response application.  
This information, along with the ESR graphs, is included to assist in selection of suitable capacitance for the user  
application. When necessary to achieve low height requirements along with high output current and/or high load  
capacitance, several higher ESR capacitors can be used in parallel to meet the guidelines above.  
Table 3. Partial Listing of TPS707xx-Compatible Surface-Mount Capacitors  
VALUE  
22F  
MANUFACTURER  
Kemet  
MAXIMUM ESR  
345mΩ  
MFR PART NO.  
7495C226K0010AS  
10TPA33M  
33F  
Sanyo  
100mΩ  
47F  
Sanyo  
100mΩ  
6TPA47M  
68F  
Sanyo  
45mΩ  
10TPC68M  
ESR and Transient Response  
LDOs typically require an external output capacitor for stability. In fast transient response applications, capacitors  
are used to support the load current while the LDO amplifier is responding. In most applications, one capacitor is  
used to support both functions.  
Besides its capacitance, every capacitor also contains parasitic impedances. These parasitic impedances are  
resistive as well as inductive. The resistive impedance is called equivalent series resistance (ESR), and the  
inductive impedance is called equivalent series inductance (ESL). The equivalent schematic diagram of any  
capacitor can therefore be drawn as shown in Figure 43.  
RESR  
LESL  
C
Figure 43. ESR and ESL  
In most cases one can neglect the effect of inductive impedance ESL. Therefore, the following application  
focuses mainly on the parasitic resistance ESR.  
Copyright © 2000–2007, Texas Instruments Incorporated  
Submit Documentation Feedback  
29  
 
 
TPS70745, TPS70748  
TPS70751, TPS70758  
TPS70702  
www.ti.com  
SLVS291DMAY 2000REVISED DECEMBER 2007  
Figure 44 shows the output capacitor and its parasitic resistances in a typical LDO output stage.  
Iout  
LDO  
+
RESR  
VESR  
Vin  
Vout  
RLOAD  
Cout  
Figure 44. LDO Output Stage with Parasitic Resistances ESR  
In steady state (dc state condition), the load current is supplied by the LDO (solid arrow) and the voltage across  
the capacitor is the same as the output voltage (V(CO) = VOUT). This condition means no current is flowing into the  
CO branch. If IOUT suddenly increases (a transient condition), the following results occur:  
The LDO is not able to supply the sudden current need because of its response time (t1 in Figure 45).  
Therefore, capacitor CO provides the current for the new load condition (dashed arrow). CO now acts like a  
battery with an internal resistance, ESR. Depending on the current demand at the output, a voltage drop  
occurs at RESR. This voltage is shown as VESR in Figure 40.  
When CO is conducting current to the load, initial voltage at the load will be VO = V(CO) – VESR. As a result of  
the discharge of CO, the output voltage VO drops continuously until the response time t1 of the LDO is  
reached and the LDO resumes supplying the load. From this point, the output voltage starts rising again until  
it reaches the regulated voltage. This period is shown as t2 in Figure 45.  
30  
Submit Documentation Feedback  
Copyright © 2000–2007, Texas Instruments Incorporated  
 
TPS70745, TPS70748  
TPS70751, TPS70758  
TPS70702  
www.ti.com  
SLVS291DMAY 2000REVISED DECEMBER 2007  
I
O
V
O
1
2
ESR 1  
ESR 2  
3
ESR 3  
t
1
t
2
Figure 45. Correlation of Different ESRs and Their Influence on the Regulation of VO at a Load Step from  
Low-to-High Output Current  
Figure 45 also shows the impact of different ESRs on the output voltage. The left brackets show different levels  
of ESRs where number 1 displays the lowest and number 3 displays the highest ESR.  
From above, the following conclusions can be drawn:  
The higher the ESR, the larger the droop at the beginning of load transient.  
The smaller the output capacitor, the faster the discharge time and the greater the voltage droop during the  
LDO response period.  
Conclusion  
To minimize the transient output droop, capacitors must have a low ESR and be large enough to support the  
minimum output voltage requirement.  
Programming the TPS70702 Adjustable LDO Converter  
The output voltage of the TPS70702 adjustable regulators are programmed using external resistor dividers as  
shown in Figure 46.  
Resistors R1 and R2 should be chosen for approximately 50µA divider current. Lower value resistors can be  
used, but offer no inherent advantage and waste more power. Higher values should be avoided as leakage  
currents at the sense terminal increase the output voltage error. The recommended design procedure is to  
choose R2 = 30.1kto set the divider current at approximately 50µA, and then calculate R1 using Equation 1:  
VO  
Vref  
R1 + ǒ Ǔ  
*1   R2  
(1)  
where:  
VREF = 1.224V typ (the internal reference voltage)  
Copyright © 2000–2007, Texas Instruments Incorporated  
Submit Documentation Feedback  
31  
 
 
TPS70745, TPS70748  
TPS70751, TPS70758  
TPS70702  
www.ti.com  
SLVS291DMAY 2000REVISED DECEMBER 2007  
OUTPUT VOLTAGE  
PROGRAMMING GUIDE  
TPS70702  
OUTPUT  
V
I
R1  
174  
R2  
169  
UNIT  
IN  
VOLTAGE  
0.1 mF  
2.5 V  
3.3 V  
3.6 V  
kW  
kW  
kW  
>2.7 V  
287  
324  
169  
169  
EN  
OUT  
V
O
<0.5V  
+
R1  
FB  
GND  
R2  
Figure 46. TPS70702 Adjustable LDO Regulator Programming  
Regulator Protection  
Both TPS707xx PMOS-pass transistors have built-in back diodes that conduct reverse currents when the input  
voltage drops below the output voltage (for example, during power-down). Current is conducted from the output  
to the input and is not internally limited. When extended reverse voltage is anticipated, external limiting may be  
appropriate.  
The TPS707xx also features internal current limiting and thermal protection. During normal operation, the  
TPS707xx regulator 1 limits output current to approximately 1.6A (typ) and regulator 2 limits output current to  
approximately 750mA (typ). When current limiting engages, the output voltage scales back linearly until the  
overcurrent condition ends. While current limiting is designed to prevent gross device failure, care should be  
taken not to exceed the power dissipation ratings of the package. If the temperature of the device exceeds  
+150°C (typ), thermal-protection circuitry shuts it down. Once the device has cooled below +130°C (typ),  
regulator operation resumes.  
Power Dissipation and Junction Temperature  
Specified regulator operation is assured to a junction temperature of +125°C; the maximum junction temperature  
should be restricted to +125°C under normal operating conditions. This restriction limits the power dissipation the  
regulator can handle in any given application. To ensure the junction temperature is within acceptable limits,  
calculate the maximum allowable dissipation, PD(max), and the actual dissipation, PD, which must be less than or  
equal to PD(max)  
.
The maximum-power-dissipation limit is determined using Equation 2:  
TJ max *TA  
PD(max)  
+
RqJA  
(2)  
where:  
TJmax is the maximum allowable junction temperature  
RθJA is the thermal resistance junction-to-ambient for the package; that is, 32.6°C/W for the 20-terminal PWP  
with no airflow  
TA is the ambient temperature  
The regulator dissipation is calculated using Equation 3:  
ǒ
Ǔ
PD + VI*VO   IO  
(3)  
Power dissipation resulting from quiescent current is negligible. Excessive power dissipation triggers the thermal  
protection circuit.  
32  
Submit Documentation Feedback  
Copyright © 2000–2007, Texas Instruments Incorporated  
 
 
PACKAGE OPTION ADDENDUM  
www.ti.com  
27-Aug-2009  
PACKAGING INFORMATION  
Orderable Device  
TPS70702PWP  
Status (1)  
ACTIVE  
ACTIVE  
ACTIVE  
ACTIVE  
ACTIVE  
ACTIVE  
ACTIVE  
ACTIVE  
ACTIVE  
ACTIVE  
ACTIVE  
ACTIVE  
ACTIVE  
ACTIVE  
Package Package  
Pins Package Eco Plan (2) Lead/Ball Finish MSL Peak Temp (3)  
Qty  
Type  
Drawing  
HTSSOP  
PWP  
20  
20  
20  
20  
20  
20  
20  
20  
20  
20  
20  
20  
20  
20  
70 Green (RoHS & CU NIPDAU Level-2-260C-1 YEAR  
no Sb/Br)  
TPS70702PWPG4  
TPS70702PWPR  
TPS70702PWPRG4  
TPS70745PWP  
HTSSOP  
HTSSOP  
HTSSOP  
HTSSOP  
HTSSOP  
HTSSOP  
HTSSOP  
HTSSOP  
HTSSOP  
HTSSOP  
HTSSOP  
HTSSOP  
HTSSOP  
PWP  
PWP  
PWP  
PWP  
PWP  
PWP  
PWP  
PWP  
PWP  
PWP  
PWP  
PWP  
PWP  
70 Green (RoHS & CU NIPDAU Level-2-260C-1 YEAR  
no Sb/Br)  
2000 Green (RoHS & CU NIPDAU Level-2-260C-1 YEAR  
no Sb/Br)  
2000 Green (RoHS & CU NIPDAU Level-2-260C-1 YEAR  
no Sb/Br)  
70 Green (RoHS & CU NIPDAU Level-2-260C-1 YEAR  
no Sb/Br)  
TPS70745PWPG4  
TPS70748PWP  
70 Green (RoHS & CU NIPDAU Level-2-260C-1 YEAR  
no Sb/Br)  
70 Green (RoHS & CU NIPDAU Level-2-260C-1 YEAR  
no Sb/Br)  
TPS70748PWPG4  
TPS70751PWP  
70 Green (RoHS & CU NIPDAU Level-2-260C-1 YEAR  
no Sb/Br)  
70 Green (RoHS & CU NIPDAU Level-2-260C-1 YEAR  
no Sb/Br)  
TPS70751PWPG4  
TPS70751PWPR  
TPS70751PWPRG4  
TPS70758PWP  
70 Green (RoHS & CU NIPDAU Level-2-260C-1 YEAR  
no Sb/Br)  
2000 Green (RoHS & CU NIPDAU Level-2-260C-1 YEAR  
no Sb/Br)  
2000 Green (RoHS & CU NIPDAU Level-2-260C-1 YEAR  
no Sb/Br)  
70 Green (RoHS & CU NIPDAU Level-2-260C-1 YEAR  
no Sb/Br)  
TPS70758PWPG4  
70 Green (RoHS & CU NIPDAU Level-2-260C-1 YEAR  
no Sb/Br)  
(1) The marketing status values are defined as follows:  
ACTIVE: Product device recommended for new designs.  
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.  
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in  
a new design.  
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.  
OBSOLETE: TI has discontinued the production of the device.  
(2)  
Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check  
http://www.ti.com/productcontent for the latest availability information and additional product content details.  
TBD: The Pb-Free/Green conversion plan has not been defined.  
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements  
for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered  
at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.  
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and  
package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS  
compatible) as defined above.  
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame  
retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)  
(3)  
MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder  
temperature.  
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is  
Addendum-Page 1  
PACKAGE OPTION ADDENDUM  
www.ti.com  
27-Aug-2009  
provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the  
accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take  
reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on  
incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited  
information may not be available for release.  
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI  
to Customer on an annual basis.  
OTHER QUALIFIED VERSIONS OF TPS70751 :  
Enhanced Product: TPS70751-EP  
NOTE: Qualified Version Definitions:  
Enhanced Product - Supports Defense, Aerospace and Medical Applications  
Addendum-Page 2  
PACKAGE MATERIALS INFORMATION  
www.ti.com  
14-Jul-2012  
TAPE AND REEL INFORMATION  
*All dimensions are nominal  
Device  
Package Package Pins  
Type Drawing  
SPQ  
Reel  
Reel  
A0  
B0  
K0  
P1  
W
Pin1  
Diameter Width (mm) (mm) (mm) (mm) (mm) Quadrant  
(mm) W1 (mm)  
TPS70702PWPR  
TPS70751PWPR  
HTSSOP PWP  
HTSSOP PWP  
20  
20  
2000  
2000  
330.0  
330.0  
16.4  
16.4  
6.95  
6.95  
7.1  
7.1  
1.6  
1.6  
8.0  
8.0  
16.0  
16.0  
Q1  
Q1  
Pack Materials-Page 1  
PACKAGE MATERIALS INFORMATION  
www.ti.com  
14-Jul-2012  
*All dimensions are nominal  
Device  
Package Type Package Drawing Pins  
SPQ  
Length (mm) Width (mm) Height (mm)  
TPS70702PWPR  
TPS70751PWPR  
HTSSOP  
HTSSOP  
PWP  
PWP  
20  
20  
2000  
2000  
367.0  
367.0  
367.0  
367.0  
38.0  
38.0  
Pack Materials-Page 2  
IMPORTANT NOTICE  
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other  
changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should  
obtain the latest relevant information before placing orders and should verify that such information is current and complete. All  
semiconductor products (also referred to herein as “components”) are sold subject to TI’s terms and conditions of sale supplied at the time  
of order acknowledgment.  
TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms  
and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary  
to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily  
performed.  
TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and  
applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide  
adequate design and operating safeguards.  
TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or  
other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information  
published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or  
endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the  
third party, or a license from TI under the patents or other intellectual property of TI.  
Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration  
and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered  
documentation. Information of third parties may be subject to additional restrictions.  
Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service  
voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice.  
TI is not responsible or liable for any such statements.  
Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements  
concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support  
that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which  
anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause  
harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use  
of any TI components in safety-critical applications.  
In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to  
help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and  
requirements. Nonetheless, such components are subject to these terms.  
No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties  
have executed a special agreement specifically governing such use.  
Only those TI components which TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in  
military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components  
which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and  
regulatory requirements in connection with such use.  
TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which  
have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such  
components to meet such requirements.  
Products  
Audio  
Applications  
www.ti.com/audio  
amplifier.ti.com  
dataconverter.ti.com  
www.dlp.com  
Automotive and Transportation www.ti.com/automotive  
Communications and Telecom www.ti.com/communications  
Amplifiers  
Data Converters  
DLP® Products  
DSP  
Computers and Peripherals  
Consumer Electronics  
Energy and Lighting  
Industrial  
www.ti.com/computers  
www.ti.com/consumer-apps  
www.ti.com/energy  
dsp.ti.com  
Clocks and Timers  
Interface  
www.ti.com/clocks  
interface.ti.com  
logic.ti.com  
www.ti.com/industrial  
www.ti.com/medical  
www.ti.com/security  
Medical  
Logic  
Security  
Power Mgmt  
Microcontrollers  
RFID  
power.ti.com  
Space, Avionics and Defense www.ti.com/space-avionics-defense  
microcontroller.ti.com  
www.ti-rfid.com  
Video and Imaging  
www.ti.com/video  
OMAP Mobile Processors www.ti.com/omap  
Wireless Connectivity www.ti.com/wirelessconnectivity  
TI E2E Community  
e2e.ti.com  
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265  
Copyright © 2012, Texas Instruments Incorporated  

相关型号:

TPS70751

DUAL-OUTPUT LOW-DROPOUT VOLTAGE REGULATORS WITH POWER UP SEQUENCING FOR SPLIT VOLTAGE DSP SYSTEMS
TI

TPS70751-EP

DUAL-OUTPUT LOW-DROPOUT VOLTAGE REGULATOR WITH POWER-UP SEQUENCING FOR SPLIT-VOLTAGE DSP SYSTEMS
TI

TPS70751MPWPREP

DUAL-OUTPUT LOW-DROPOUT VOLTAGE REGULATOR WITH POWER-UP SEQUENCING FOR SPLIT-VOLTAGE DSP SYSTEMS
TI

TPS70751PWP

DUAL-OUTPUT LOW-DROPOUT VOLTAGE REGULATORS WITH POWER UP SEQUENCING FOR SPLIT VOLTAGE DSP SYSTEMS
TI

TPS70751PWPG4

Dual-Output, Low Dropout Voltage Regulators with Power-Up Sequencing for Split-Voltage DSP Systems 20-HTSSOP -40 to 125
TI

TPS70751PWPR

250-mA, dual-channel low-dropout voltage regulator with power good &amp; enable 20-HTSSOP -40 to 125
TI

TPS70758

DUAL-OUTPUT LOW-DROPOUT VOLTAGE REGULATORS WITH POWER UP SEQUENCING FOR SPLIT VOLTAGE DSP SYSTEMS
TI

TPS70758PWP

DUAL-OUTPUT LOW-DROPOUT VOLTAGE REGULATORS WITH POWER UP SEQUENCING FOR SPLIT VOLTAGE DSP SYSTEMS
TI

TPS70758PWPR

暂无描述
TI

TPS708

具有电源正常指示和独立使能功能的 250mA、双通道低压降稳压器
TI

TPS708

Photo Diode, PIN PHOTO DIODE
TOSHIBA

TPS708(F)

GENERAL-PURPOSE PHOTODIODE,TO-18
TOSHIBA