AD7357WYRUZ [ADI]

Differential Input, Dual, Simultaneous Sampling, 4.25 MSPS, 14-Bit, SAR ADC;
AD7357WYRUZ
型号: AD7357WYRUZ
厂家: ADI    ADI
描述:

Differential Input, Dual, Simultaneous Sampling, 4.25 MSPS, 14-Bit, SAR ADC

光电二极管 转换器
文件: 总24页 (文件大小:593K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
Differential Input, Dual, Simultaneous  
Sampling, 4.2 MSPS, 14-Bit, SAR ADC  
Data Sheet  
AD7357  
FEATURES  
FUNCTIONAL BLOCK DIAGRAM  
V
V
DRIVE  
DD  
Dual 14-bit SAR ADC  
Simultaneous sampling  
AD7357  
V
V
INA+  
Throughput rate: 4.2 MSPS per channel  
Specified for a VDD of 2.5 V  
14-BIT  
SUCCESSIVE  
APPROXIMATION  
ADC  
T/H  
SDATA  
INA–  
A
REF  
A
Power dissipation: 36 mW at 4.2 MSPS  
On-chip reference: 2.048 V 0.25%, 6 ppm/°C  
Dual conversion with read  
BUF  
SCLK  
CS  
CONTROL  
LOGIC  
REF  
High speed serial interface  
BUF  
SPI-/QSPI-/MICROWIRE-/DSP-compatible  
−40°C to +125°C Y grade operation, −40°C to +85°C B grade  
operation  
16-lead TSSOP and 18-lead LFCSP packages  
Qualified for automotive applications  
REF  
V
B
14-BIT  
SUCCESSIVE  
APPROXIMATION  
ADC  
SDATA  
B
INB+  
INB–  
T/H  
V
AGND  
AGND  
REFGND  
DGND  
APPLICATIONS  
Figure 1.  
Automotive radar  
Data acquisition systems  
Motion control  
I and Q demodulation  
RFID readers  
GENERAL DESCRIPTION  
PRODUCT HIGHLIGHTS  
The AD73571 is a dual, 14-bit, high speed, low power, successive  
approximation analog-to-digital converter (ADC) that operates  
from a single 2.5 V power supply and features throughput rates  
up to 4.2 MSPS. The device contains two ADCs, each preceded  
by a low noise, wide bandwidth track-and-hold circuit that can  
handle input frequencies in excess of 110 MHz.  
The conversion process and data acquisition use standard control  
inputs allowing for easy interfacing to microprocessors or  
digital signal processors (DSPs). The input signal is sampled on  
1. Two Complete ADC Functions.  
These functions allow simultaneous sampling and conversion  
of two channels. The conversion result of both channels  
is simultaneously available on separate data lines or in  
succession on one data line if only one serial port is available.  
2. High Throughput with Low Power Consumption.  
The AD7357 offers a 4.2 MSPS throughput rate with 36 mW  
power consumption.  
3. Simultaneous Sampling.  
The device features two standard successive approximation  
ADCs with accurate control of the sampling instant via a  
input and once off conversion control.  
CS  
the falling edge of ; a conversion is also initiated at this point.  
CS  
The conversion time is determined by the SCLK frequency.  
The AD7357 uses advanced design techniques to achieve very  
low power dissipation at high throughput rates. With a 2.5 V  
supply and a 4.2 MSPS throughput rate, the device consumes  
14 mA typically. The device also offers flexible power and  
throughput rate management options.  
Table 1. Related Devices  
Generic Resolution Throughput Analog Input  
AD7356  
AD7352  
AD7266  
12-bit  
12-bit  
12-bit  
5 MSPS  
3 MSPS  
2 MSPS  
Differential  
Differential  
The analog input range for the device is the differential common  
Differential/single-  
ended  
mode  
VREF/2. The AD7357 has an on-chip 2.048 V reference  
that can be overdriven when an external reference is preferred.  
AD7866  
AD7366  
AD7367  
12-bit  
12-bit  
14-bit  
1 MSPS  
1 MSPS  
1 MSPS  
Single-ended  
Single-ended bipolar  
Single-ended bipolar  
The AD7357 is available in a 16-lead thin shrink small outline  
package (TSSOP) and an 18-lead lead frame chip scale package  
(LFCSP).  
1 Protected by U.S. Patent No. 6,681,332.  
Rev. E  
Document Feedback  
Information furnished by Analog Devices is believed to be accurate and reliable. However, no  
responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other  
rightsof third parties that may result fromits use. Specifications subject to change without notice. No  
license is granted by implication or otherwise under any patent or patent rights of Analog Devices.  
Trademarks andregisteredtrademarks are the property of their respective owners.  
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.  
Tel: 781.329.4700 ©2009–2015 Analog Devices, Inc. All rights reserved.  
Technical Support  
www.analog.com  
 
 
 
 
 
AD7357  
Data Sheet  
TABLE OF CONTENTS  
Features .............................................................................................. 1  
Driving Differential Inputs ....................................................... 16  
Voltage Reference ....................................................................... 17  
ADC Transfer Function............................................................. 17  
Modes of Operation ....................................................................... 18  
Normal Mode.............................................................................. 18  
Partial Power-Down Mode ....................................................... 18  
Full Power-Down Mode ............................................................ 19  
Power-Up Times......................................................................... 20  
Power vs. Throughput Rate....................................................... 20  
Serial Interface ................................................................................ 21  
Application Suggestions................................................................. 22  
Grounding and Layout .............................................................. 22  
Evaluating the AD7357 Performance...................................... 22  
Outline Dimensions....................................................................... 23  
Ordering Guide .......................................................................... 24  
Automotive Products................................................................. 24  
Applications....................................................................................... 1  
Functional Block Diagram .............................................................. 1  
General Description......................................................................... 1  
Product Highlights ........................................................................... 1  
Revision History ............................................................................... 2  
Specifications..................................................................................... 3  
Timing Specifications .................................................................. 6  
Absolute Maximum Ratings............................................................ 7  
ESD Caution.................................................................................. 7  
Pin Configurations and Function Descriptions ........................... 8  
Typical Performance Characteristics ........................................... 10  
Terminology .................................................................................... 12  
Theory of Operation ...................................................................... 14  
Circuit Information.................................................................... 14  
Converter Operation.................................................................. 14  
Analog Input Structure.............................................................. 14  
Analog Inputs.............................................................................. 16  
REVISION HISTORY  
12/15—Rev. D to Rev. E  
2/11—Rev. 0 to Rev. A  
Changes to Figure 3 and Table 5 ..................................................... 8  
Changes to Features and Applications Sections ............................1  
Changes to Table 2.............................................................................3  
Added AD7357WY Temperature Range to Endnote 1 in Table 3....5  
Changes to SDATAB, SDATAA Pin Description ............................7  
Changes to Figure 20 and Figure 22 ............................................ 14  
Changes to Figure 31...................................................................... 18  
Changes to Ordering Guide.......................................................... 20  
Added Automotive Products Section .......................................... 20  
10/15—Rev. C to Rev. D  
Changes to Figure 20...................................................................... 16  
6/15—Rev. B to Rev. C  
Added 18-Lead LFCSP.......................................................Universal  
Change to Features Section ............................................................. 1  
Changes to Table 2 ............................................................................ 5  
Added Figure 3, Renumbered Sequentially .................................. 8  
Change to Circuit Information Section....................................... 13  
Updated Outline Dimensions....................................................... 22  
Changes to Ordering Guide .......................................................... 22  
4/09—Revision 0: Initial Version  
8/11—Rev. A to Rev. B  
Changes to Midscale Error Match Parameter, Table 2 ................ 3  
Changes to Figure 21 and Figure 22............................................. 14  
Added Voltage Reference Section .........................................................14  
Rev. E | Page 2 of 24  
 
Data Sheet  
AD7357  
SPECIFICATIONS  
VDD = 2.5 ꢀ1% V, VDRIVE = 2.25 V to 3.6 V, internal reference = 2.148 V, fSCLK = 81 MHz, fSAMPLE = 4.2 MSPS, TA = TMIN to TMAX, unless  
otherwise noted.  
Table 2.  
AD7357B/AD7357Y  
AD7357WY  
Test Conditions/  
Comments  
Parameter  
Min  
74.5  
74  
Typ  
76.5  
76  
Max  
Min  
Typ  
76.5  
76  
Max  
Unit  
DYNAMIC PERFORMANCE  
Signal-to-Noise Ratio (SNR)  
fIN = 500 kHz sine wave  
74.5  
74  
74  
dB  
dB  
dB  
−40°C to +25°C only  
Signal-to-Noise and Distortion  
(SINAD)2  
73.5  
dB  
dB  
−40°C to +25°C only  
−40°C to +25°C only  
Total Harmonic Distortion (THD)2  
−83  
−85  
−80  
−82  
−83  
−85  
−80  
−79  
−82  
Spurious Free Dynamic Range  
(SFDR)  
dB  
dB  
−81  
−40°C to +25°C only  
fa = 1 MHz + 50 kHz,  
fb = 1 MHz − 50 kHz  
Intermodulation Distortion (IMD)2  
Second-Order Terms  
Third-Order Terms  
ADC to ADC Isolation2  
−86  
−79  
−100  
−86  
−79  
−100  
dB  
dB  
dB  
fIN = 1 MHz, fNOISE =  
100 kHz to 2.5 MHz  
fNOISE = 100 kHz to 2.5 MHz  
CMRR2  
−100  
−100  
dB  
SAMPLE-AND-HOLD  
Aperture Delay  
Aperture Delay Match  
Aperture Jitter  
3.5  
40  
3.5  
40  
ns  
ps  
ps  
16  
16  
Full Power Bandwidth  
At 3 dB  
At 0.1 dB  
110  
77  
110  
77  
MHz  
MHz  
At 0.1 dB  
DC ACCURACY  
Resolution  
Integral Nonlinearity (INL)2  
Differential Nonlinearity (DNL)2  
14  
14  
Bits  
LSB  
LSB  
2
0.5  
3
0.99  
2
0.5  
3
0.99  
Guaranteed no missed  
codes to 14 bits  
Positive Full-Scale Error2  
Positive Full-Scale Error Match2  
Midscale Error2  
Midscale Error Match2  
Negative Full-Scale Error2  
Negative Full-Scale Error Match2  
ANALOG INPUT  
20  
20  
0/35  
12  
20  
20  
20  
20  
0/38  
15  
20  
20  
LSB  
LSB  
LSB  
LSB  
LSB  
LSB  
Fully Differential Input Range  
(VIN+ and VIN−)  
VCM  
VREF/2  
VCM  
VREF/2  
V
VCM = common-mode  
voltage; VIN+ and VIN− must  
remain within GND  
and VDD  
Common-Mode Voltage Range  
0.5  
1.6  
5
0.5  
1.6  
5
V
The voltage around  
which VIN+ and VIN− are  
centered  
DC Leakage Current  
Input Capacitance  
0.5  
32  
8
0.5  
32  
8
μA  
pF  
pF  
When in track mode  
When in hold mode  
Rev. E | Page 3 of 24  
 
 
AD7357  
Data Sheet  
AD7357B/AD7357Y  
AD7357WY  
Test Conditions/  
Parameter  
Min  
Typ  
Max  
Min  
Typ  
Max  
Unit  
Comments  
REFERENCE INPUT/OUTPUT  
VREF Input Voltage Range  
2.048 + 0.1  
VDD  
2.048 +  
0.1  
VDD  
V
VREF Input Current  
0.3  
0.45  
2.058  
0.3  
0.45  
2.058  
mA  
V
When in reference  
overdrive mode  
2.048 V 0.5ꢀ  
maximum at  
VDD = 2.5 V 5ꢀ  
2.048 V 0.25ꢀ  
VREF Output Voltage  
2.038  
2.043  
2.038  
2.043  
2.053  
20  
2.053  
20  
V
maximum at  
VDD = 2.5 V 5ꢀ and 25°C  
VREF Temperature Coefficient  
VREF Long Term Stability  
VREF Thermal Hysteresis  
VREF Noise  
VREF Output Impedance  
LOGIC INPUTS  
6
6
ppm/°C  
ppm  
ppm  
μV rms  
Ω
100  
50  
60  
1
100  
50  
60  
1
For 1000 hours  
Input Voltage  
High, VINH  
Low, VINL  
0.6 × VDRIVE  
0.6 × VDRIVE  
V
V
0.3 × VDRIVE  
1
0.3 ×  
VDRIVE  
1
Input Current, IIN  
Input Capacitance, CIN  
LOGIC OUTPUTS  
Output Voltage  
μA  
pF  
VIN = 0 V or VDRIVE  
3
3
High, VOH  
VDRIVE − 0.2  
VDRIVE − 0.2  
V
Low, VOL  
Floating State Leakage Current  
Floating State Output  
Capacitance  
0.2  
1
0.2  
1
V
μA  
pF  
5.5  
5.5  
Output Coding  
CONVERSION RATE  
Conversion Time  
Straight binary  
Straight binary  
t2 + 15.5 ×  
t2 + 15.5 ×  
ns  
tSCLK  
tSCLK  
Track-and-Hold Acquisition Time2  
Throughput Rate  
33  
4.2  
33  
4.2  
ns  
MSPS  
Full-scale step input  
Nominal VDD = 2.5 V  
POWER REQUIREMENTS  
VDD  
VDRIVE  
2.25  
2.25  
2.75  
3.6  
2.25  
2.25  
2.75  
3.6  
V
V
3
4
ITOTAL  
Digital inputs = 0 V or  
VDRIVE  
Normal Mode  
Operational  
Static  
14  
6
20  
7.6  
14  
6
20  
7.6  
mA  
mA  
SCLK on or off  
Power-Down Mode  
Partial  
Full  
3.5  
5
4.5  
40  
3.5  
5
4.5  
40  
mA  
μA  
SCLK on or off  
SCLK on or off  
Rev. E | Page 4 of 24  
Data Sheet  
AD7357  
AD7357B/AD7357Y  
AD7357WY  
Test Conditions/  
Parameter  
Power Dissipation  
Normal Mode  
Operational  
Static  
Min  
Typ  
Max  
Min  
Typ  
Max  
Unit  
Comments  
36  
16  
59  
21  
36  
16  
59  
21  
mW  
mW  
SCLK on or off  
Power-Down Mode  
Partial  
Full  
9.5  
16  
11.5  
110  
9.5  
16  
11.5  
110  
mW  
µW  
SCLK on or off  
SCLK on or off  
1 Temperature ranges are as follows: AD7357Y: −40°C to +125°C; AD7357B (TSSOP): −40°C to +85°C; AD7357B (LFCSP): −40°C to +125°C; AD7357WY: −40°C to +125°C.  
2 See the Terminology section.  
3 The interface is functional with VDRIVE voltages down to 1.8 V. In this condition, the SCLK speed may need to be slowed down. See the access and hold times in the  
Timing Specifications section.  
4 ITOTAL is the total current flowing in VDD and VDRIVE  
.
Rev. E | Page 5 of 24  
AD7357  
Data Sheet  
TIMING SPECIFICATIONS  
VDD = 2.5 V 10%, VDRIVE = 2.25 V to 3.6 V, internal reference = 2.048 V, TA = TMAX to TMIN1, unless otherwise noted.  
Table 3.  
Parameter  
Limit at TMIN, TMAX  
Unit  
Description  
fSCLK  
500  
80  
t2 + 15.5 × tSCLK  
5
5
6
kHz min  
MHz max  
ns min  
ns min  
ns min  
ns max  
tCONVERT  
tQUIET  
t2  
tSCLK = 1/fSCLK  
Minimum time between end of serial read and next falling edge of CS  
CS to SCLK setup time  
2
t3  
Delay from CS until SDATAA and SDATAB are three-state disabled  
Data access time after SCLK falling edge  
1.8 V ≤ VDRIVE < 2.25 V  
2.25 V ≤ VDRIVE < 2.75 V  
2.75 V ≤ VDRIVE < 3.3 V  
3.3 V ≤ VDRIVE ≤ 3.6 V  
SCLK low pulse width  
SCLK high pulse width  
SCLK to data valid hold time  
2, 3  
t4  
12.5  
11  
9.5  
9
5
5
ns max  
ns max  
ns max  
ns max  
ns min  
ns min  
t5  
t6  
t7  
2
3.5  
3
9.5  
5
ns min  
ns min  
ns max  
ns min  
ns min  
ns max  
1.8 V ≤ VDRIVE < 2.75 V  
2.75 V ≤ VDRIVE ≤ 3.6 V  
CS rising edge to SDATAA, SDATAB, high impedance  
CS rising edge to falling edge pulse width  
SCLK falling edge to SDATAA, SDATAB, high impedance  
SCLK falling edge to SDATAA, SDATAB, high impedance  
t8  
t9  
2
t10  
4.5  
9.5  
Latency  
1 conversion latency  
1 Temperature ranges are as follows: AD7357Y: −40°C to +125°C; AD7357B (TSSOP): −40°C to +85°C; AD7357B (LFCSP): −40°C to +125°C; AD7357WY: −40°C to +125°C.  
2 Specified with a load capacitance of 10 pF on SDATAA and SDATAB.  
3 The time required for the output to cross 0.4 V or 2.4 V.  
Rev. E | Page 6 of 24  
 
Data Sheet  
AD7357  
ABSOLUTE MAXIMUM RATINGS  
Table 4.  
Stresses at or above those listed under Absolute Maximum  
Ratings may cause permanent damage to the product. This is a  
stress rating only; functional operation of the product at these  
or any other conditions above those indicated in the operational  
section of this specification is not implied. Operation beyond  
the maximum operating conditions for extended periods may  
affect product reliability.  
Parameter  
Rating  
VDD to AGND, DGND, REFGND  
VDRIVE to AGND, DGND, REFGND  
VDD to VDRIVE  
AGND to DGND to REFGND  
Analog Input Voltages1 to AGND  
Digital Input Voltages2 to DGND  
Digital Output Voltages3 to DGND  
Input Current to Any Pin Except Supplies4  
Operating Temperature Range  
AD7357Y  
AD7357B (TSSOP)  
AD7357B (LFCSP)  
AD7357WY  
Storage Temperature Range  
Junction Temperature  
TSSOP Package  
−0.3 V to +3 V  
−0.3 V to +5 V  
−5 V to +3 V  
−0.3 V to +0.3 V  
−0.3 V to VDD + 0.3 V  
−0.3 V to VDRIVE + 0.3V  
−0.3 V to VDRIVE + 0.3 V  
10 mA  
ESD CAUTION  
−40°C to +125°C  
−40°C to +85°C  
−40°C to +125°C  
−40°C to +125°C  
−65°C to +150°C  
150°C  
θJA Thermal Impedance  
θJC Thermal Impedance  
LFCSP Package  
143°C/W  
45°C/W  
θJA Thermal Impedance  
θJC Thermal Impedance  
Lead Temperature, Soldering  
ReflowTemperature (10 sec to 30 sec)  
ESD  
44°C/W  
22°C/W  
255°C  
2 kV  
1 Analog input voltages are VINA+, VINA−, VINB+, VINB−, REFA, and REFB.  
2
CS  
Digital input voltages are and SCLK.  
3 Digital output voltages are SDATAA and SDATAB.  
4 Transient currents of up to 100 mA do not cause SCR latch-up.  
Rev. E | Page 7 of 24  
 
 
AD7357  
Data Sheet  
PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS  
13  
V
INA+  
V
V
1
2
3
4
INB–  
12 NIC  
AD7357  
INB+  
NIC  
TOP VIEW  
V
11  
DRIVE  
(Not to Scale)  
1
2
3
4
5
6
7
8
16  
15  
14  
13  
12  
11  
10  
9
V
V
V
DRIVE  
INA+  
V
10 SCLK  
DD  
SCLK  
SDATA  
SDATA  
DGND  
AGND  
CS  
INA–  
REF  
A
A
B
AD7357  
TOP VIEW  
REFGND  
AGND  
(Not to Scale)  
NOTES  
1. NIC = NO INTERNAL CONNECTION.  
2. THE EXPOSED PAD IS NOT CONNECTED INTERNALLY.  
DER  
REF  
B
INB–  
INB+  
V
V
FOR INCREASED RELIABILITY OF THE SOL  
JOINTS AND  
FOR MAXIMUM THERMAL CAPABILITY,  
V
DD  
SOLDER THE EXPOSED PAD TO THE PRINTED  
CIRCUIT BOARD (PCB).  
Figure 2. Pin Configuration, TSSOP  
Figure 3. Pin Configuration, LFCSP  
Table 5. Pin Function Descriptions  
Pin No.  
LFCSP  
TSSOP  
1, 2  
3, 6  
Mnemonic Description  
13, 14  
15, 18  
VINA+, VINA−  
REFA, REFB  
Analog Inputs of ADC A. These analog inputs form a fully differential pair.  
Reference Decoupling Capacitor Pins. Decoupling capacitors are connected between these  
pins and the REFGND pin to decouple the reference buffer for each respective ADC. It is  
recommended to decouple each reference pin with a 10 μF capacitor. Provided that the  
output is buffered, take the on-chip reference from these pins and apply it externally to the  
rest of the system. The nominal internal reference voltage is 2.048 V and appears at these pins.  
These pins can also be overdriven by an external reference. The input voltage range for the  
external reference is 2.048 V + 100 mV to VDD.  
4
16  
REFGND  
AGND  
Reference Ground. This is the ground reference point for the reference circuitry on the  
AD7357. Refer any external reference signal to this REFGND voltage. Decoupling capacitors  
must be placed between this pin and the REFA and REFB pins.  
Analog Ground. This is the ground reference point for all analog circuitry on the AD7357.  
Refer all analog input signals to this AGND voltage. The AGND and DGND voltages must  
ideally be at the same potential and must not be more than 0.3 V apart, even on a transient basis.  
5, 11  
6, 17  
7, 8  
9
1, 2  
4
VINB−, VINB+  
VDD  
Analog Inputs of ADC B. These analog inputs form a fully differential pair.  
Power Supply Input. The VDD range for the AD7357 is 2.5 V 10ꢀ. Decouple the supply to  
AGND with a 0.1 μF capacitor and a 10 μF tantalum capacitor.  
10  
12  
5
7
CS  
Chip Select. Active low, logic input. This input provides the dual function of initiating  
conversions on the AD7357 and framing the serial data transfer.  
Digital Ground. This is the ground reference point for all digital circuitry on the AD7357.  
Connect this pin to the DGND plane of a system. The DGND and AGND voltages must ideally  
be at the same potential and must not be more than 0.3 V apart, even on a transient basis.  
DGND  
13, 14  
8, 9  
SDATAB,  
SDATAA  
Serial Data Outputs. The data output is supplied to each pin as a serial data stream. The bits  
are clocked out on the falling edge of the SCLK input. 16 SCLK falling edges are required to  
access the 14 bits of data from the AD7357. The data simultaneously appears on both data  
output pins from the simultaneous conversions of both ADCs. The data stream consists of two  
leading zeros, followed by the 14 bits of conversion data. The data is provided MSB first. If CS  
is held low for 18 SCLK cycles rather than 16, then two trailing zeros appear after the 14 bits of  
data. If CS is held low for an additional 18 SCLK cycles on either SDATAA or SDATAB , the data  
from the other ADC follows on the SDATAx pins. This allows data from a simultaneous  
conversion on both ADCs to gather in serial format on either SDATAA or SDATAB.  
15  
10  
SCLK  
Serial Clock. Logic input. A serial clock input provides the SCLK for accessing the data from  
the AD7357. This clock is also used as the clock source for the conversion process.  
Rev. E | Page 8 of 24  
 
Data Sheet  
AD7357  
Pin No.  
TSSOP  
LFCSP  
11  
Mnemonic Description  
16  
VDRIVE  
Logic Power Supply Input. The voltage supplied at this pin determines at what voltage the  
interface operates. This pin is decoupled to DGND. The voltage at this pin may be different  
than at VDD  
No Internal Connection. These pins are not connected internally.  
Exposed Pad. The exposed pad is not connected internally. For increased reliability of the  
solder joints and for maximum thermal capability, solder the exposed pad to the printed  
circuit board (PCB).  
.
Not applicable 3, 12  
Not applicable  
NIC  
EPAD  
Rev. E | Page 9 of 24  
AD7357  
Data Sheet  
TYPICAL PERFORMANCE CHARACTERISTICS  
0
20,000  
15,000  
10,000  
5000  
0
16,384 POINT FFT  
f
f
= 4.2MSPS  
= 1MHz  
SAMPLE  
–20  
–40  
IN  
SINAD = 76.8dB  
THD = –84.5dB  
–60  
–80  
–100  
–120  
–140  
32 HITS  
8189  
0
250  
500  
750 1000 1250 1500 1750 2000  
FREQUENCY (kHz)  
8188  
8190  
8191  
8192  
8193  
8194  
8195  
CODE  
Figure 4. Typical FFT  
Figure 7. Histogram of Codes  
1.0  
0.8  
79  
77  
75  
73  
71  
69  
67  
65  
0.6  
0.4  
0.2  
0
–0.2  
–0.4  
–0.6  
–0.8  
–1.0  
0
4000  
8000  
12,000  
16,000  
0
1
2
3
4
5
CODE  
ANALOG INPUT FREQUENCY (MHz)  
Figure 5. Typical DNL  
Figure 8. SNR vs. Analog Input Frequency  
1.5  
1.0  
–60  
–65  
–70  
–75  
–80  
–85  
0.5  
0
–0.5  
–1.0  
–1.5  
0
4000  
8000  
12,000  
16,000  
0
5
10  
15  
20  
25  
CODE  
SUPPLY RIPPLE FREQUENCY (MHz)  
Figure 6. Typical INL  
Figure 9. PSRR vs. Supply Ripple Frequency with No Supply Decoupling  
Rev. E | Page 10 of 24  
 
Data Sheet  
AD7357  
2.0482  
2.0480  
2.0478  
2.0476  
2.0474  
2.0472  
2.0470  
2.0468  
2.0466  
2.0464  
2.0462  
10  
9
+125°C  
+85°C  
+25°C  
–40°C  
8
7
6
5
2.0460  
0
1.8  
2.0  
2.2  
2.4  
2.6  
V
2.8  
(V)  
3.0  
3.2  
3.4  
3.6  
500  
1000  
1500  
2000  
2500  
3000  
CURRENT LOAD (µA)  
DRIVE  
Figure 10. VREF vs. Reference Output Current Drive  
Figure 13. Access Time vs. VDRIVE  
8
7
6
5
4
2.0  
1.5  
INL MAX  
+125°C  
+85°C  
+25°C  
–40°C  
1.0  
0.5  
DNL MAX  
0
DNL MIN  
–0.5  
–1.0  
–1.5  
INL MIN  
1.8  
2.0  
2.2  
2.4  
2.6  
2.8  
(V)  
3.0  
3.2  
3.4  
3.6  
0
10  
20  
30  
40  
50  
60  
70  
80  
V
DRIVE  
SCLK FREQUENCY (MHz)  
Figure 11. Linearity Error vs. SCLK Frequency  
Figure 14. Hold Time vs. VDRIVE  
1.5  
1.0  
INL MAX  
0.5  
DNL MAX  
0
DNL MIN  
INL MIN  
–0.5  
–1.0  
–1.5  
2.10  
2.15  
2.20  
2.25  
2.30  
2.35  
(V)  
2.40  
2.45  
2.50  
EXTERNAL V  
REF  
Figure 12. Linearity Error vs. External VREF  
Rev. E | Page 11 of 24  
AD7357  
Data Sheet  
TERMINOLOGY  
Integral Nonlinearity (INL)  
Common-Mode Rejection Ratio (CMRR)  
INL is the maximum deviation from a straight line passing  
through the endpoints of the ADC transfer function. The  
endpoints of the transfer function are zero scale (1 LSB below  
the first code transition) and full scale (1 LSB above the last  
code transition).  
CMRR is the ratio of the power in the ADC output at full-scale  
frequency, f, to the power of a 100 mV p-p sine wave applied to  
the common-mode voltage of VIN+ and VIN− of frequency, fS, as  
follows:  
CMRR (dB) = 10 log(Pf/PfS)  
Differential Nonlinearity (DNL)  
DNL is the difference between the measured and the ideal  
where:  
Pf is the power at frequency, f, in the ADC output.  
PfS is the power at frequency, fS, in the ADC output.  
1 LSB change between any two adjacent codes in the ADC.  
Negative Full-Scale Error  
Track-and-Hold Acquisition Time  
Negative full-scale error is the deviation of the first code transition  
(00 … 000) to (00 … 001) from the ideal (that is, −VREF + 0.5 LSB)  
after the midscale error has been adjusted out.  
The track-and-hold amplifier returns to track mode at the end  
of a conversion. The track-and-hold acquisition time is the time  
required for the output of the track-and-hold amplifier to reach  
its final value, within 1 LSB, after the end of conversion.  
Negative Full-Scale Error Match  
Negative full-scale error match is the difference in negative full-  
scale error between the two ADCs.  
Signal-to-(Noise + Distortion) Ratio (SINAD)  
SINAD is the measured ratio of signal-to-(noise + distortion) at  
the output of the ADC. The signal is the rms amplitude of the  
fundamental. Noise is the sum of all nonfundamental signals up  
to half the sampling frequency (fS/2), excluding dc. The ratio is  
dependent on the number of quantization levels in the digitization  
process; the more levels, the smaller the quantization noise.  
Midscale Error  
Midscale error is the deviation of the midscale code transition  
(011 … 111) to (100 … 000) from the ideal (that is, 0 V).  
Midscale Error Match  
Midscale error match is the difference in midscale error  
between the two ADCs.  
The theoretical SINAD for an ideal N-bit converter with a sine  
wave input is given by  
Positive Full-Scale Error  
Positive full-scale error is the deviation of the last code transition  
(111 … 110) to (111 … 111) from the ideal (that is, VREF − 1.5 LSB)  
after the midscale error has been adjusted out.  
SINAD = (6.02 N + 1.76) dB  
Thus, for a 12-bit converter, SINAD is 74 dB and for a 14-bit  
converter, SINAD is 86 dB.  
Positive Full-Scale Error Match  
Positive full-scale error match is the difference in positive full-  
scale error between the two ADCs.  
Total Harmonic Distortion (THD)  
THD is the ratio of the rms sum of harmonics to the fundamental.  
For the AD7357, it is defined as  
ADC to ADC Isolation  
2
2
2
2
2
V2 V3 V4 V5 V6  
ADC to ADC isolation is a measure of the level of crosstalk  
between ADC A and ADC B. It is measured by applying a full-  
scale 1 MHz sine wave signal to one of the two ADCs and applying  
a full-scale signal of variable frequency to the other ADC. The  
ADC-to-ADC isolation is the ratio of the power of the 1 MHz  
signal on the converted ADC to the power of the noise signal on  
the other ADC that appears in the FFT. The noise frequency  
on the unselected channel varies from 100 kHz to 2.5 MHz.  
THD dB  20 log  
   
V1  
where:  
V1 is the rms amplitude of the fundamental.  
V2, V3, V4, V5, and V6 are the rms amplitudes of the second  
through the sixth harmonics.  
Peak Harmonic or Spurious Noise  
Peak harmonic or spurious noise is the ratio of the rms value of  
the next largest component in the ADC output spectrum (up to fS/2  
and excluding dc) to the rms value of the fundamental. Normally,  
the value of this specification is determined by the largest harmonic  
in the spectrum, but for ADCs where the harmonics are buried  
in the noise floor, it is a noise peak.  
Power Supply Rejection Ratio (PSRR)  
PSRR is the ratio of the power in the ADC output at full-scale  
frequency, f, to the power of a 100 mV p-p sine wave applied to  
the ADC VDD supply of the frequency, fS. The frequency of the  
input varies from 5 kHz to 25 MHz.  
PSRR (dB) = 10 log(Pf/PfS)  
where:  
Pf is the power at frequency, f, in the ADC output.  
PfS is the power at frequency, fS, in the ADC output.  
Rev. E | Page 12 of 24  
 
Data Sheet  
AD7357  
Intermodulation Distortion (IMD)  
Thermal Hysteresis  
Thermal hysteresis is the absolute maximum change of the  
reference output voltage after the device is cycled through  
temperature from either  
With inputs consisting of sine waves at two frequencies, fa and  
fb, any active device with nonlinearities creates distortion products  
at sum and difference frequencies of mfa nfb where m, n = 0,  
1, 2, 3, and so on. Intermodulation distortion terms are those  
for which neither m nor n are equal to zero. For example, the  
second-order terms include (fa + fb) and (fa fb), while the  
third-order terms include (2fa + fb), (2fa fb), (fa + 2fb), and  
(fa 2fb).  
T_HYS+ = 25°C to TMAX to 25°C  
T_HYS− = 25°C to TMIN to 25°C  
It is expressed in ppm using the following equation:  
V
REF (25°C) VREF (T _ HYS)  
VHYS (ppm) =  
×106  
The AD7357 is tested using the CCIF standard where two input  
frequencies near the top end of the input bandwidth are used. In  
this case, the second-order terms are usually distanced in frequency  
from the original sine waves, while the third-order terms are  
usually at a frequency close to the input frequencies. As a result,  
the second- and third-order terms are specified separately. The  
calculation of the intermodulation distortion is as per the THD  
specification (see Table 2), where it is the ratio of the rms sum  
of the individual distortion products to the rms amplitude of  
the sum of the fundamentals expressed in decibels (dB).  
VREF (25°C)  
where:  
VREF(25°C) is VREF at 25°C.  
REF(T_HYS) is the maximum change of VREF at T_HYS+  
or T_HYS−.  
V
Rev. E | Page 13 of 24  
AD7357  
Data Sheet  
THEORY OF OPERATION  
The control logic generates the ADC output code. The output  
impedances of the sources driving the VIN+ and VIN− pins must  
be matched; otherwise, the two inputs have different settling  
times, resulting in errors.  
CIRCUIT INFORMATION  
The AD7357 is a high speed, dual, 14-bit, single-supply, successive  
approximation ADC. The device operates from a 2.5 V power  
supply and features throughput rates up to 4.2 MSPS.  
The AD7357 contains two on-chip differential track-and-hold  
amplifiers, two successive approximation ADCs, and a serial  
interface with two separate data output pins. The device is housed  
in a 16-lead TSSOP package or an 18-lead LFCSP package, offering  
the user considerable space-saving advantages over alternative  
solutions.  
CAPACITIVE  
DAC  
COMPARATOR  
C
C
B
A
S
S
V
V
IN+  
SW1  
SW2  
CONTROL  
LOGIC  
SW3  
A
B
IN–  
The serial clock input accesses data from the device, but also  
provides the clock source for each successive approximation ADC.  
The AD7357 has an on-chip 2.048 V reference. If an external  
reference is desired, the internal reference can be overdriven  
with a reference value ranging from (2.048 V + 100 mV) to VDD.  
If the internal reference is to be used elsewhere in the system,  
the reference output needs to be buffered first. The differential  
analog input range for the AD7357 is VCM VREF/2.  
V
REF  
CAPACITIVE  
DAC  
Figure 16. ADC Conversion Phase  
ANALOG INPUT STRUCTURE  
Figure 17 shows the equivalent circuit of the analog input struc-  
ture of the AD7357. The four diodes provide ESD protection for  
the analog inputs. Take care to ensure that the analog input signals  
never exceed the supply rails by more than 300 mV. Exceeding the  
limit causes these diodes to become forward-biased and start  
conducting into the substrate. These diodes can conduct up to  
10 mA without causing irreversible damage to the device.  
The AD7357 features power-down options to allow power saving  
between conversions. The power-down options are implemented  
via the standard serial interface, as described in the Modes of  
Operation section.  
The C1 capacitors in Figure 17 are typically 8 pF and can primarily  
be attributed to pin capacitance. The R1 resistors are lumped  
components made up of the on resistance of the switches. The  
value of these resistors is typically about 30 Ω. The C2 capacitors  
are the ADC sampling capacitors with a capacitance of 32 pF  
typically.  
CONVERTER OPERATION  
The AD7357 has two successive approximation ADCs, each based  
around two capacitive DACs. Figure 15 and Figure 16 show  
simplified schematics of one of these ADCs in acquisition and  
conversion phases, respectively. The ADC comprises control logic,  
an SAR, and two capacitive DACs. In Figure 15 (the acquisition  
phase), SW3 is closed, SW1 and SW2 are in Position A, the comp-  
arator is held in a balanced condition, and the sampling capacitor  
arrays may acquire the differential signal on the input.  
V
DD  
D
D
C2  
R1  
V
IN+  
C1  
CAPACITIVE  
DAC  
COMPARATOR  
C
C
B
A
V
DD  
S
S
V
V
IN+  
SW1  
SW2  
CONTROL  
LOGIC  
D
D
SW3  
C2  
R1  
V
A
B
IN–  
IN–  
C1  
V
REF  
CAPACITIVE  
DAC  
Figure 17. Equivalent Analog Input Circuit  
Conversion Phase—Switches Open, Track Phase—Switches Closed  
Figure 15. ADC Acquisition Phase  
When the ADC starts a conversion (see Figure 16), SW3 opens  
and SW1 and SW2 move to Position B, causing the comparator  
to become unbalanced. Both inputs are disconnected when the  
conversion begins. The control logic and charge redistribution  
DACs add and subtract fixed amounts of charge from the sampling  
capacitor arrays to bring the comparator back into a balanced  
condition. When the comparator is rebalanced, the conversion  
is complete.  
Rev. E | Page 14 of 24  
 
 
 
 
 
 
 
Data Sheet  
AD7357  
For ac applications, it is recommended to remove high frequency  
components from the analog input signal by the use of an RC  
low-pass filter on the analog input pins. In applications where  
harmonic distortion and signal-to-noise ratio are critical, the  
analog input must be driven from a low impedance source. Large  
source impedances significantly affect the ac performance of the  
ADC and may necessitate the use of an input buffer amplifier. The  
choice of the operational amplifier is a function of the particular  
application.  
Figure 19 shows a graph of the THD vs. the analog input  
frequency while sampling at 4.2 MSPS. In this case, the source  
impedance is 33 Ω.  
–66.0  
–70.0  
–74.0  
–78.0  
–82.0  
–86.0  
–90.0  
When no amplifier drives the analog input, limit the source  
impedance to low values. The maximum source impedance  
depends on the amount of THD that can be tolerated. The THD  
increases as the source impedance increases and performance  
degrades. Figure 18 shows a graph of the THD vs. the analog  
input signal frequency for various source impedances.  
–65  
0
1000  
2000  
3000  
4000  
5000  
ANALOG INPUT FREQUENCY (kHz)  
–67  
Figure 19. THD vs. Analog Input Frequency  
–69  
–71  
–73  
–75  
–77  
–79  
–81  
–83  
–85  
–87  
–89  
10Ω  
33Ω  
50Ω  
100Ω  
100  
200  
1000  
1500  
2000  
2500  
ANALOG INPUT FREQUENCY (kHz)  
Figure 18. THD vs. Analog Input Frequency for Various Source Impedances  
Rev. E | Page 15 of 24  
 
 
AD7357  
Data Sheet  
ANALOG INPUTS  
DRIVING DIFFERENTIAL INPUTS  
Differential signals have some benefits over single-ended signals,  
including noise immunity based on the common-mode rejection  
of the device and improvements in distortion performance.  
Figure 20 defines the fully differential input of the AD7357.  
Differential operation requires VIN+ and VIN− to be driven  
simultaneously with two equal signals that are 180° out of phase.  
Because not all applications have a signal preconditioned for  
differential operation, there is often a need to perform a single-  
ended to differential conversion.  
V
p-p  
V
IN+  
REF  
Differential Amplifier  
AD7357*  
COMMON  
MODE  
An ideal method of applying differential drive to the AD7357 is  
to use a differential amplifier such as the AD8138. This device  
can be used as a single-ended to differential amplifier or as a  
differential to differential amplifier. The AD8138 also provides  
common-mode level shifting. Figure 21 shows how the AD8138  
is used as a single-ended to differential amplifier. The positive  
and negative outputs of the AD8138 are connected to the respective  
inputs on the ADC via a pair of series resistors to minimize the  
effects of switched capacitance on the front end of the ADC.  
V
p-p  
V
VOLTAGE  
REF  
IN–  
*
ADDITIONAL PINS OMITTED FOR CLARITY.  
Figure 20. Differential Input Definition  
The amplitude of the differential signal is the difference between  
the signals applied to the VIN+ and VIN− pins in each differential  
pair (VIN+ − VIN−). VIN+ and VIN− are simultaneously driven by  
two signals each of amplitude VREF that are 180° out of phase.  
This amplitude of the differential signal is, therefore, −VREF to  
+VREF peak-to-peak regardless of the common mode (CM).  
The architecture of the AD8138 results in outputs that are very  
highly balanced over a wide frequency range without requiring  
tightly matched external components.  
CM is the average of the two signals and is, therefore, the voltage  
on which the two inputs are centered.  
If the source for the analog inputs used has zero impedance, all  
four resistors (RG1, RG2, RF1, and RF2) must be the same. If the  
source has a 50 Ω impedance and a 50 Ω termination, for example,  
increase the value of RG2 by 25 Ω to balance this parallel impedance  
on the input and thus ensures that both the positive and negative  
analog inputs have the same gain. The outputs of the amplifier  
are perfectly matched balanced differential outputs of identical  
amplitude and are exactly 180° out of phase.  
CM = (VIN+ + VIN−)/2  
This results in the span of each input being CM  
VREF/2. This  
voltage must be set up externally. When setting up the CM,  
ensure that that VIN+ and VIN− remain within GND/VDD. When a  
conversion occurs, CM is rejected, resulting in a virtually noise  
free signal of amplitude −VREF to +VREF corresponding to the digital  
codes of 0 to 16,383.  
C 1  
F
2.048V  
1.024V  
R 1  
F
+2.5V +2.5V TO +3.6V  
0V  
+5V  
R *  
S
R
1
G
V
INx+  
V
V
DRIVE  
DD  
V
OCM  
+2.048V  
GND  
–2.048V  
AD8138  
–5V  
AD7357  
R
2
G
R *  
S
V
REF /REF  
A
INx–  
B
2.048V  
1.024V  
R 2  
F
0V  
AGND AGND  
+1.024V  
10µF  
+2.048V  
+5V  
C 2  
F
10kΩ  
10kΩ  
OP177  
–5V  
10µF  
*MOUNT AS CLOSE TO THE AD7352 AS POSSIBLE.  
= 33Ω; R 1 = R 2 = R 1 = R 2 = 499Ω; C 1 = C 2 = 39pF.  
R
S
G
G
F
F
F
F
Figure 21. Using the AD8138 as a Single-Ended to Differential Amplifier  
Rev. E | Page 16 of 24  
 
 
 
 
Data Sheet  
AD7357  
Operational Amplifier Pair  
VOLTAGE REFERENCE  
An operational amplifier pair is used to directly couple a  
differential signal to one of the analog input pairs of the AD7357.  
The circuit configurations shown in Figure 22 and Figure 23  
show how an operational amplifier pair can be used to convert a  
single-ended signal into a differential signal for a bipolar and  
unipolar input signal, respectively. The voltage applied to Point A  
sets up the common-mode voltage. In both diagrams, Point A is  
connected in some way to the reference. The AD8022 is a suitable  
dual operational amplifier that is used in this configuration to  
provide differential drive to the AD7357.  
The AD7357 allows the choice of a very low temperature drift  
internal voltage reference or an external reference. The internal  
2.048 V reference of the AD7357 provides excellent performance  
and can be used in almost all applications.  
When the internal reference is used, the reference voltage is  
present on the REFA and REFB pins. Decouple these pins to  
REFGND with 10 μF capacitors. The internal reference voltage  
can be used elsewhere in the system, provided it is buffered  
externally.  
The REFA and REFB pins can also be overdriven with an external  
voltage reference if desired. The applied reference voltage can  
range from 2.048 V + 100 mV to VDD. A common choice is to  
use an external 2.5 V reference such as the ADR441 or ADR431.  
2.048V  
V
p-p  
220  
V+  
REF  
1.024V  
0V  
V
220Ω  
REF  
2
27Ω  
V
IN+  
GND  
V–  
220Ω  
ADC TRANSFER FUNCTION  
2.048V  
1.024V  
0V  
AD7357*  
220Ω  
The output coding for the AD7357 is straight binary. The designed  
code transitions occur at successive LSB values (such as 1 LSB  
or 2 LSB). The LSB size is (2 × VREF)/16,384. The ideal transfer  
characteristic of the AD7357 is shown in Figure 24.  
V+  
27Ω  
REF /REF  
V
A
B
IN–  
A
V–  
10kΩ  
10µF  
10kΩ  
111 ... 111  
111 ... 110  
111 ... 101  
*ADDITIONAL PINS OMITTED FOR CLARITY.  
Figure 22. Dual Operational Amplifier Circuit to Convert a Single-Ended  
Unipolar Signal into a Differential Signal  
2.048V  
2 × V  
p-p  
220  
V+  
REF  
1.024V  
0V  
440Ω  
GND  
27Ω  
V
V
IN+  
V–  
220Ω  
000 ... 010  
000 ... 001  
000 ... 000  
2.048V  
1.024V  
0V  
AD7357*  
220Ω  
220Ω  
–V  
+ 1 LSB  
+V  
– 1 LSB  
V+  
REF  
REF  
27Ω  
–V  
+ 0.5 LSB  
+V  
– 1.5 LSB  
REF /REF  
REF  
REF  
A
B
IN–  
A
ANALOG INPUT  
V–  
20kΩ  
Figure 24. Deal Transfer Characteristic  
10µF  
10kΩ  
*ADDITIONAL PINS OMITTED FOR CLARITY.  
Figure 23. Dual Operational Amplifier Circuit to Convert a Single-Ended  
Bipolar Signal into a Differential Unipolar Signal  
Rev. E | Page 17 of 24  
 
 
 
 
 
AD7357  
Data Sheet  
MODES OF OPERATION  
The AD7357 mode of operation is selected by controlling the  
When a data transfer is complete and SDATAA and SDATAB have  
returned to three-state, another conversion can be initiated after  
CS  
logic state of the  
signal during a conversion. There are three  
CS  
the quiet time, tQUIET, has elapsed by bringing  
low again  
possible modes of operation: normal mode, partial power-down  
mode, and full power-down mode. After a conversion is initiated,  
(assuming the required acquisition time has been allowed).  
CS  
the point at which  
down mode, if any, the device enters. Similarly, if already in a  
CS  
is pulled high determines which power-  
PARTIAL POWER-DOWN MODE  
This mode is intended for use in applications where slower  
throughput rates are required. Either the ADC is powered down  
between each conversion or a series of conversions can be  
performed at a high throughput rate and the ADC is then  
powered down for a relatively long duration between these  
bursts of several conversions. When the AD7357 is in partial  
power-down mode, all analog circuitry is powered down except  
for the on-chip reference and reference buffers.  
power-down mode,  
can control whether the device returns  
to normal operation or remains in a power-down mode. These  
modes of operation are designed to provide flexible power  
management options. These options can be chosen to optimize  
the power dissipation and throughput rate ratio for the differing  
application requirements.  
NORMAL MODE  
Normal mode is intended for applications needing the fastest  
throughput rates. The user does not need to worry about any  
power-up times because the AD7357 remains fully powered at  
all times. Figure 25 shows the general diagram of the operation  
of the AD7357 in this mode.  
To enter partial power-down mode, interrupt the conversion  
CS  
process by bringing  
edge of SCLK and before the 10th falling edge of SCLK, as shown in  
CS  
high anywhere after the second falling  
Figure 26. When  
the device enters partial power-down mode, the conversion that  
CS  
is brought high in this window of SCLKs,  
CS  
was initiated by the falling edge of  
and SDATAB go back into three-state. If  
is terminated, and SDATAA  
CS  
is brought high before  
1
10  
14  
the second SCLK falling edge, the device remains in normal mode  
and does not power down. This avoids accidental power-down  
SCLK  
SDATA  
A
B
CS  
due to glitches on the  
line.  
LEADING ZEROS + CONVERSION RESULT  
SDATA  
Figure 25. Normal Mode Operation  
CS  
CS  
The conversion is initiated on the falling edge of , as described  
in the Serial Interface section. To ensure that the device remains  
1
2
10  
14  
SCLK  
CS  
fully powered up at all times,  
must remain low until at least  
SDATA  
A
THREE-STATE  
CS  
10 SCLK falling edges have elapsed after the falling edge of  
.
SDATA  
B
th  
CS  
If  
is brought high any time after the 10 SCLK falling edge  
Figure 26. Entering Partial Power-Down Mode  
but before the 16th SCLK falling edge, the device remains powered  
up, but the conversion is terminated and SDATAA and SDATAB  
go back into three-state. To complete the conversion and access  
the conversion result for the AD7357, 16 serial clock cycles are  
required. SDATA lines do not return to three-state after 16 SCLK  
To exit this mode of operation and to power up the AD7357 again,  
CS  
perform a dummy conversion. On the falling edge of , the device  
CS  
begins to power up and continues to power up as long as  
is  
held low until after the falling edge of the 10th SCLK. The device  
is fully powered up after approximately 200 ns elapses (or one  
full conversion), and valid data results from the next conversion, as  
CS  
cycles have elapsed, but instead do so when  
is brought high  
is left low for another 2 SCLK cycles, two trailing  
CS  
CS  
again. If  
zeros are clocked out after the data. If  
CS  
shown in Figure 27. If is brought high before the second falling  
edge of SCLK, the AD7357 again goes into partial power-down  
mode. This avoids accidental power-up due to glitches on the  
is left low for a further  
16 SCLK cycles, the result for the other ADC on board is also  
accessed on the same SDATA line as shown in Figure 32 (see  
the Serial Interface section).  
CS  
line. Although the device may begin to power up on the falling  
CS CS  
edge of , it powers down again on the rising edge of . If the  
When 32 SCLK cycles have elapsed, the SDATA line returns to  
three-state on the 32 SCLK falling edge. If  
CS  
AD7357 is already in partial power-down mode and is brought  
high between the second and 10th falling edges of SCLK, the device  
enters full power-down mode.  
nd  
CS  
is brought high  
prior to this, the SDATA line returns to three-state at that point.  
CS  
Thus,  
may idle low after 32 SCLK cycles until it is brought  
high again sometime prior to the next conversion, if so desired,  
because the bus still returns to three-state upon completion of  
the dual result read.  
Rev. E | Page 18 of 24  
 
 
 
 
 
Data Sheet  
AD7357  
To reach full power-down, the next conversion cycle must be  
CS  
has been brought high in this window of SCLKs, the device  
completely powers down.  
FULL POWER-DOWN MODE  
interrupted in the same way, as shown in Figure 28. When  
This mode is intended for use in applications where throughput  
rates slower than those in the partial power-down mode are  
required, as power-up from a full power-down takes substantially  
longer than from a partial power-down. This mode is more  
suited to applications where a series of conversions performed  
at a relatively high throughput rate are followed by a long period of  
inactivity and, thus, power-down. When the AD7357 is in full  
power-down, all analog circuitry is powered down. Full power-  
down is entered in a way that is similar to partial power-down,  
except that the timing sequence shown in Figure 26 must be  
executed twice. The conversion process must be interrupted in a  
Note that it is not necessary to complete the 16 SCLK pulses  
CS  
after  
has been brought high to enter a power-down mode.  
To exit full power-down mode and power up the AD7357, perform  
a dummy conversion, such as powering up from partial power-  
CS  
down. On the falling edge of , the device begins to power up, as  
th  
CS  
long as is held low until after the falling edge of the 10 SCLK.  
The required power-up time must elapse before a conversion  
can be initiated, as shown in Figure 29.  
CS  
similar fashion by bringing  
high anywhere after the second  
falling edge of SCLK and before the 10th falling edge of SCLK. The  
device enters partial power-down mode at this point.  
THE PART IS FULLY  
POWERED UP; SEE THE  
POWER-UP TIMES  
SECTION.  
THE PART BEGINS  
TO POWER UP.  
tPOWER-UP1  
CS  
1
10  
14  
1
14  
SCLK  
SDATA  
SDATA  
A
B
INVALID DATA  
VALID DATA  
Figure 27. Exiting Partial Power-Down Mode  
THE PART ENTERS  
PARTIAL POWER DOWN.  
THE PART BEGINS  
TO POWER UP.  
THE PART ENTERS  
FULL POWER DOWN.  
CS  
1
2
10  
14  
1
2
10  
14  
SCLK  
SDATA  
SDATA  
THREE-STATE  
THREE-STATE  
A
B
INVALID DATA  
INVALID DATA  
Figure 28. Entering Full Power-Down Mode  
THE PART IS FULLY POWERED UP,  
SEE POWER-UP TIMES SECTION.  
THE PART BEGINS  
TO POWER UP.  
tPOWER-UP2  
CS  
14  
14  
10  
1
1
SCLK  
SDATA  
SDATA  
A
B
INVALID DATA  
VALID DATA  
Figure 29. Exiting Full Power-Down Mode  
Rev. E | Page 19 of 24  
 
 
 
 
AD7357  
Data Sheet  
Alternatively, if the device is placed into full power-down mode  
when the supplies are applied, three dummy cycles must be  
POWER-UP TIMES  
The AD7357 has two power-down modes: partial power-down  
and full power-down. They are described in detail in the Partial  
Power-Down Mode section and the Full Power-Down Mode  
section. This section describes the power-up time required when  
coming out of either of these modes. Note that the power-up  
times apply with the recommended decoupling capacitors in place  
on the REFA and REFB pins.  
CS  
initiated. The first dummy cycle must hold  
low until after  
the 10th SCLK falling edge; the second and third dummy cycles  
place the device into full power-down mode (see Figure 28 and  
the Modes of Operation section).  
POWER vs. THROUGHPUT RATE  
The power consumption of the AD7357 varies with the  
throughput rate. When using very slow throughput rates and as  
fast an SCLK frequency as possible, the various power-down  
options can be used to make significant power savings. However,  
the AD7357 quiescent current is low enough that even without  
using the power-down options, there is a noticeable variation in  
power consumption with sampling rate. This is true whether a  
fixed SCLK value is used or if it is scaled with the sampling rate.  
Figure 30 shows a plot of power vs. throughput rate when operating  
in normal mode for a fixed maximum SCLK frequency and an  
SCLK frequency that scales with the sampling rate. The internal  
reference is used for Figure 30.  
To power up from partial power-down mode, one dummy cycle  
is required. The device is fully powered up after approximately  
200 ns from the falling edge of  
CS  
has elapsed. As soon as the  
partial power-up time has elapsed, the ADC is fully powered up  
and the input signal is acquired properly. The quiet time, tQUIET  
must still be allowed from the point where the bus goes back into  
three-state after the dummy conversion to the next falling  
CS  
,
edge of  
.
To power up from full power-down, allow approximately 6 ms  
CS  
from the falling edge of , shown in Figure 29 as tPOWER-UP2  
.
Note that during power-up from partial power-down mode, the  
track-and-hold, which is in hold mode while the device is powered  
down, returns to track mode after the first SCLK edge that the  
38  
34  
30  
CS  
device receives after the falling edge of  
.
When power supplies are first applied to the AD7357, the ADC  
powers up in either of the power-down modes or in normal mode.  
Because of this, it is best to allow a dummy cycle to elapse to ensure  
that the device is fully powered up before attempting a valid  
conversion. Likewise, if the device is kept in partial power-down  
mode immediately after the supplies are applied, then initiate  
26  
80MHz SCLK  
VARIABLE SCLK  
22  
18  
14  
10  
CS  
two dummy cycles. The first dummy cycle must hold low until  
th  
CS  
after the 10 SCLK falling edge; in the second cycle, must be  
brought high between the second and 10th SCLK falling edges  
(see Figure 26).  
0
1000  
2000  
3000  
4000  
THROUGHPUT RATE (kSPS)  
Figure 30. Total Power vs. Throughput Rate  
Rev. E | Page 20 of 24  
 
 
 
Data Sheet  
AD7357  
SERIAL INTERFACE  
Figure 31 shows the detailed timing diagram for serial interfacing  
to the AD7357. The serial clock (SCLK) provides the conversion  
clock and controls the transfer of information from the AD7357  
during conversion. There is a single sample delay in the result  
that is clocked out from the AD7357.  
CS  
is held low for an additional 16 SCLK cycles on  
Likewise, if  
SDATAA, the data from the conversion on ADC A is output on  
SDATAB (see Figure 32). In this case, the SDATA line in use  
goes back into three-state on the 32nd SCLK falling edge or the  
CS  
rising edge of , whichever occurs first.  
CS  
The  
signal initiates the data transfer and conversion process.  
CS  
A minimum of 16 SCLK cycles are required to perform the  
conversion process and to access data from one conversion on  
either data line of the AD7357. Note that the data accessed on  
The falling edge of  
puts the track-and-hold into hold mode.  
At this point, the analog input is sampled and the bus is taken  
out of three-state. The conversion is also initiated and requires a  
minimum of 16 SCLKs to complete. When 16 SCLK falling  
edges have elapsed, the track-and-hold goes back into track on  
the next SCLK rising edge, as shown in Figure 31 at Point B. On  
the rising edge of , the conversion is terminated and SDATAA  
and SDATAB go back into three-state. If is not brought high but  
CS  
SDATAA and SDATAB is the result of the previous conversion.  
going low provides the leading zero to be read in by the  
microcontroller or DSP. The remaining data is then clocked out  
by subsequent SCLK falling edges, beginning with a second leading  
zero. Thus, the first falling clock edge on the serial clock has the  
leading zero provided and clocks out the second leading zero.  
The 14-bit result then follows with the final bit in the data transfer  
valid on the 16th falling edge, having been clocked out on the  
previous (15th) falling edge. In applications with a slower SCLK,  
it may be possible to read in data on each SCLK rising edge  
depending on the SCLK frequency. The first rising edge of SCLK  
CS  
CS  
is, instead, held low for an additional 16 SCLK cycles on SDATAA,  
the data from the conversion on ADC B is output on SDATAA.  
CS  
after the falling edge has the second leading zero provided and  
the 15th rising SCLK edge has DB0 provided.  
tACQUISITION  
CS  
t9  
tCONVERT  
t2  
t6  
B
SCLK  
3
4
5
1
2
15  
16  
t5  
t8  
t7  
t3  
t4  
tQUIET  
SDATA  
SDATA  
A
B
0
0
DB13  
DB12  
DB11  
DB10  
DB2  
DB1  
DB0  
0
THREE-STATE  
THREE-  
STATE  
2 LEADING ZEROS  
Figure 31. Serial Interface Timing Diagram  
CS  
t6  
t2  
SCLK  
3
4
5
1
2
15  
16  
17  
18  
31  
32  
t5  
t3  
t4  
t7  
DB13  
DB12  
DB11  
DB0  
DB12  
DB1  
DB0  
B
0
0
0
0
DB13  
SDATA  
A
A
A
A
B
B
B
A
THREE-  
STATE  
THREE-  
STATE  
2 ZEROS  
2 LEADING  
ZEROS  
Figure 32. Reading Data from Both ADCs on One SDATA Line with 32 SCLKs  
Rev. E | Page 21 of 24  
 
 
 
AD7357  
Data Sheet  
APPLICATION SUGGESTIONS  
Good decoupling is important; decouple all supplies with 10 μF  
tantalum capacitors parallel with 0.1 μF capacitors to GND. To  
achieve the best results from these decoupling components,  
place them as close as possible to the device, ideally right up  
against the device. The 0.1 μF capacitor must have low effective  
series resistance (ESR) and effective series inductance (ESI),  
such as the common ceramic types or surface-mount types.  
These low ESR and ESI capacitors provide a low impedance  
path to ground at high frequencies to handle transient currents  
due to logic switching.  
GROUNDING AND LAYOUT  
The analog and digital supplies to the AD7357 are independent  
and separately pinned out to minimize coupling between the  
analog and digital sections of the device. The PCB that houses  
the AD7357 must be designed so that the analog and digital  
sections are separated and confined to certain areas of the board.  
This design facilitates the use of easily separated ground planes.  
To provide optimum shielding for ground planes, a minimum  
etch technique is generally best. Sink the two AGND pins of the  
AD7357 in the AGND plane. Join the digital and analog ground  
plans in only one place. If the AD7357 is in a system where multiple  
devices require an AGND and DGND connection, still make the  
connection at one point only. Establish a star ground point as  
close as possible to the ground pins on the AD7357.  
EVALUATING THE AD7357 PERFORMANCE  
The recommended layout for the AD7357 is outlined in evaluation  
board documentation. The evaluation board package includes a  
fully assembled and tested evaluation board, documentation, and  
software for controlling the board from the PC via the converter  
evaluation and development board (CED). The CED can be used  
in conjunction with the AD7357 evaluation board (as well as  
many other evaluation boards ending in the ED designator from  
Analog Devices, Inc.) to demonstrate and evaluate the ac and dc  
performance of the AD7357.  
Avoid running digital lines under the device because this couples  
noise onto the die. Allow the analog ground planes to run under  
the AD7357 to avoid noise coupling. The power supply lines to  
the AD7357 must use as large a trace as possible to provide low  
impedance paths and reduce the effects of glitches on the power  
supply line.  
The software allows the user to perform ac (fast Fourier transform)  
and dc (linearity) tests on the AD7357. The software and docu-  
mentation are on a CD that is shipped with the evaluation board.  
To avoid radiating noise to other sections of the board, shield  
fast switching signals, such as clocks with digital ground, and  
never run clock signals near the analog inputs. Avoid crossover  
of digital and analog signals. To reduce the effects of feedthrough  
within the board, run traces on opposite sides of the board at  
right angles to each other. A microstrip technique is the best  
method, but it is not always possible with a double-sided board.  
In this technique, the component side of the board is dedicated  
to ground planes, while signals are placed on the solder side.  
Rev. E | Page 22 of 24  
 
 
 
Data Sheet  
AD7357  
OUTLINE DIMENSIONS  
5.10  
5.00  
4.90  
16  
9
8
4.50  
4.40  
4.30  
6.40  
BSC  
1
PIN 1  
1.20  
MAX  
0.15  
0.05  
0.20  
0.09  
0.75  
0.60  
0.45  
8°  
0°  
0.30  
0.19  
0.65  
BSC  
SEATING  
PLANE  
COPLANARITY  
0.10  
COMPLIANT TO JEDEC STANDARDS MO-153-AB  
Figure 33. 16-Lead Thin Shrink Small Outline Package [TSSOP]  
(RU-16)  
Dimensions shown in millimeters  
3.70  
3.60  
3.45  
5.00 BSC  
PIN 1  
INDICATOR  
(R 0.20)  
INDEX  
AREA  
0.65  
BSC  
14  
18  
13  
10  
1
4
2.70  
2.60  
2.45  
4.00 BSC  
EXPOSED  
PAD  
9
5
0.50  
0.40  
0.30  
TOP VIEW  
SIDE VIEW  
BOTTOM VIEW  
FOR PROPER CONNECTION OF  
THE EXPOSED PAD, REFER TO  
THE PIN CONFIGURATION AND  
FUNCTION DESCRIPTIONS  
0.80  
0.75  
0.70  
0.20 REF  
SECTION OF THIS DATA SHEET.  
0.05 MAX  
0.02 NOM  
SEATING  
PLANE  
0.35  
0.30  
0.25  
Figure 34. 18-Lead Lead Frame Chip Scale Package [LFCSP_WQ]  
5mm × 4 mm Body, Very Very Thin Quad  
(CP-18-1)  
Dimensions shown in millimeters  
Rev. E | Page 23 of 24  
 
AD7357  
Data Sheet  
ORDERING GUIDE  
Model1, 2, 3, 4  
Temperature Range  
−40°C to +125°C  
−40°C to +125°C  
−40°C to +85°C  
−40°C to +85°C  
−40°C to +85°C  
−40°C to +125°C  
−40°C to +125°C  
−40°C to +125°C  
−40°C to +125°C  
−40°C to +125°C  
Package Description  
Package Option  
CP-18-1  
CP-18-1  
RU-16  
RU-16  
RU-16  
RU-16  
RU-16  
RU-16  
RU-16  
AD7357BCPZ  
AD7357BCPZ-RL  
AD7357BRUZ  
18-Lead Lead Frame Chip Scale Package [LFCSP_WQ]  
18-Lead Lead Frame Chip Scale Package [LFCSP_WQ]  
16-Lead Thin Shrink Small Outline Package [TSSOP]  
16-Lead Thin Shrink Small Outline Package [TSSOP]  
16-Lead Thin Shrink Small Outline Package [TSSOP]  
16-Lead Thin Shrink Small Outline Package [TSSOP]  
16-Lead Thin Shrink Small Outline Package [TSSOP]  
16-Lead Thin Shrink Small Outline Package [TSSOP]  
16-Lead Thin Shrink Small Outline Package [TSSOP]  
16-Lead Thin Shrink Small Outline Package [TSSOP]  
Evaluation Board  
AD7357BRUZ-500RL7  
AD7357BRUZ-RL  
AD7357YRUZ  
AD7357YRUZ-500RL7  
AD7357YRUZ-RL  
AD7357WYRUZ  
AD7357WYRUZ-RL  
EVAL-AD7357EDZ  
EVAL-CED1Z  
RU-16  
Converter Evaluation and Development Board  
1 Z = RoHS Compliant Part.  
2 W = Qualified for Automotive Applications.  
3 The EVAL-AD7357EDZ can be used as a standalone evaluation board or in conjunction with the EVAL-CED1Z board for evaluation/demonstration purposes.  
4 The EVAL-CED1Z is a complete unit allowing a PC to control and communicate with all Analog Devices evaluation boards ending in the ED designator.  
AUTOMOTIVE PRODUCTS  
The AD7357W models are available with controlled manufacturing to support the quality and reliability requirements of automotive  
applications. Note that these automotive models may have specifications that differ from the commercial models; therefore, designers  
should review the Specifications section of this data sheet carefully. Only the automotive grade products shown are available for use in  
automotive applications. Contact your local Analog Devices account representative for specific product ordering information and to  
obtain the specific Automotive Reliability reports for these models.  
©2009–2015 Analog Devices, Inc. All rights reserved. Trademarks and  
registered trademarks are the property of their respective owners.  
D07757-0-12/15(E)  
Rev. E | Page 24 of 24  
 
 

相关型号:

AD7357WYRUZ-RL

Differential Input, Dual, Simultaneous Sampling
ADI

AD7357YRUZ

Differential Input,Dual,Simultaneous Sampling, 4.25 MSPS, 14-Bit, SAR ADC
ADI

AD7357YRUZ-500RL7

Differential Input,Dual,Simultaneous Sampling, 4.25 MSPS, 14-Bit, SAR ADC
ADI

AD7357YRUZ-RL

Differential Input,Dual,Simultaneous Sampling, 4.25 MSPS, 14-Bit, SAR ADC
ADI

AD7357_08

Differential Input, Dual, Simultaneous Sampling, 4.2 MSPS, 14-Bit, SAR ADC
ADI

AD7357_09

Differential Input, Dual, Simultaneous Sampling, 4.2 MSPS, 14-Bit, SAR ADC
ADI

AD7357_17

Differential Input, Dual, Simultaneous Sampling
ADI

AD736

Low Cost, Low Power, True RMS-to-DC Converter
ADI

AD736-EVALZ

Low Cost, Low Power, True RMS-to-DC Converter
ADI

AD7366

True Bipolar Input, Dual 1us, 12-Bit, 2-Channel SAR ADC
ADI

AD7366-5

True Bipolar Input, Dual 1 レs, 12-/14-Bit, 2-Channel SAR ADCs
ADI

AD7366-5ARUZ

True Bipolar Input, Dual 1us, 12-Bit, 2-Channel SAR ADC
ADI