ADM1052 [ADI]

Precision Dual Voltage Regulator Controller; 精密双电压稳压器控制器
ADM1052
型号: ADM1052
厂家: ADI    ADI
描述:

Precision Dual Voltage Regulator Controller
精密双电压稳压器控制器

稳压器 控制器
文件: 总8页 (文件大小:163K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
Precision Dual Voltage  
Regulator Controller  
a
ADM1052  
GENERAL DESCRIPTION  
FEATURES  
The ADM1052 is a dual, precision, voltage regulator controller  
intended for power rail generation and active bus termination  
on personal computer motherboards. It contains a precision  
1.2 V bandgap reference and two channels consisting of con-  
trol amplifiers driving external power devices. Each channel has a  
shutdown input to turn off amplifier output and “Hiccup Mode”  
protection circuitry for the external power device.  
Two Independent Controllers on One Chip  
Two 2.525 V Outputs  
Shutdown Inputs to Control Each Channel  
2.5% Accuracy Over Line, Load, and Temperature  
Low Quiescent Current  
Low Shutdown Current  
Works with External N-Channel MOSFETs for Low Cost  
“Hiccup Mode” Fault Protection  
No External Voltage or Current Setting Resistors  
Small, 8-Lead SO Package  
The ADM1052 operates from a 12 V supply. This gives suffi-  
cient headroom for the amplifiers to drive external N-channel  
MOSFETs, operating as source-followers, as the external series  
pass devices. This has the advantage that N-channel devices are  
cheaper than P-channel devices of similar performance, and the  
circuit is easier to stabilize than one using P-channel devices in  
a common-source configuration.  
APPLICATIONS  
Desktop Computers  
Servers  
Workstations  
FUNCTIONAL BLOCK DIAGRAM  
3.3V  
V
CC  
CONTROL  
AMPLIFIER  
100F  
ADM1052  
BANDGAP  
REFERENCE  
FORCE 1  
SENSE 1  
V
CC  
V
OUT1  
50A  
2 100F  
SHUTDOWN  
CONTROL  
SHDN1  
HICCUP  
COMPARATOR  
3.3V  
CONTROL  
AMPLIFIER  
100F  
FORCE 2  
SENSE 2  
V
CC  
V
OUT2  
2 100F  
50A  
SHUTDOWN  
CONTROL  
SHDN2  
HICCUP  
COMPARATOR  
V
CC  
POWER-ON  
RESET  
CLK/DELAY  
GENERATOR  
CLOCK  
OSCILLATOR  
GND  
REV. A  
Information furnished by Analog Devices is believed to be accurate and  
reliable. However, no responsibility is assumed by Analog Devices for its  
use, nor for any infringements of patents or other rights of third parties  
which may result from its use. No license is granted by implication or  
otherwise under any patent or patent rights of Analog Devices.  
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.  
Tel: 781/329-4700  
Fax: 781/326-8703  
World Wide Web Site: http://www.analog.com  
© Analog Devices, Inc., 2001  
ADM1052–SPECIFICATIONS (V = 12 V 6%, V = 3.3 V, T = 0C to 70C, both channels, unless otherwise  
noted. See Test Circuit.)  
CC  
IN  
A
Parameter  
Min  
Typ  
Max  
Unit  
Test Conditions/Comments  
OUTPUT VOLTAGE  
Channel 1, Channel 2  
2.525  
V
SHDN1, SHDN2 Floating  
OUTPUT VOLTAGE ACCURACY  
Load Regulation  
Line Regulation  
–2.5  
–5  
–5  
+2.5  
+5  
+5  
%
mV  
mV  
VIN = 3.0 V to 3.6 V, IOUT = 10 mA to 1 A  
VIN = 3.3 V, IOUT = 10 mA to 1 A1  
VIN = 3.0 V to 3.6 V, IOUT = 1 A1  
CONTROL AMPLIFIER  
Control Amplifier Open-Loop Gain  
Control Amplifier Slew Rate  
Closed-Loop Settling Time  
Turn-On Time  
100  
3
5
dB  
V/µs  
µs  
IO = 10 mA to 2 A  
To 90% of Force High Output Level (CL = 470 pF)  
5
µs  
Sense Input Impedance1  
50  
10  
2
kΩ  
V
V
Force Output Voltage Swing, VF (High)  
Force Output Voltage Swing, VF (Low)  
RL = 10 kto GND  
RL = 10 kto VCC  
HICCUP MODE  
Hiccup Mode Hold-Off Time  
Hiccup Mode Threshold  
Hiccup Comparator Glitch Immunity  
Hiccup Mode On-Time  
Hiccup Mode Off-Time  
Power-On Reset Threshold  
30  
60  
90  
ms  
V
µs  
ms  
ms  
V
Figure 2  
0.8 × VOUT  
100  
1.0  
40  
0.5  
20  
6
1.5  
60  
9
SHUTDOWN, SHDN1, SHDN2  
Shutdown Input Low Voltage, VIL  
Shutdown Input High Voltage, VIH  
Supply Current, Normal Operation  
Supply Current, Shutdown Mode  
0.8  
V
V
mA  
µA  
2.0  
2.4  
600  
4.0  
1000  
Shutdown Inputs Floating  
Both Channels Shut Down  
NOTES  
1Guaranteed by design.  
Specifications subject to change without notice.  
–2–  
REV. A  
ADM1052  
ABSOLUTE MAXIMUM RATINGS*  
(TA = 25°C unless otherwise noted)  
PIN FUNCTION DESCRIPTIONS  
Pin  
No.  
VCC to GND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14 V  
SHDN1, SHDN2 to GND . . . . . . . . –0.3 V to (VCC + 0.3 V)  
SENSE1, SENSE2 to GND . . . . . . . . . . . . –0.3 V to +5.5 V  
FORCE1, FORCE2 . . . . . . . . Short-Circuit to GND or VCC  
Continuous Power Dissipation (TA = 70°C) . . . . . . . 650 mW  
8-Lead SOIC . . . . . . . . . . . . (Derate 8.3 mW/  
Operating Temperature Range  
Commercial (J Version) . . . . . . . . . . . . . . . . . . 0°C to 70°C  
Storage Temperature Range . . . . . . . . . . . . –65°C to +150°C  
Lead Temperature (Soldering, 10 sec) . . . . . . . . . . . . 300°C  
Mnemonic Function  
1
FORCE 2  
Output of Channel 2 control amplifier to  
gate of external N-channel MOSFET.  
2
SENSE 2  
Input from source of external MOSFET to  
inverting input of Channel 2 control  
amplifier, via output voltage-setting feed-  
back resistor network.  
°C above 70°C)  
3
SHDN2  
Digital Input. Active-low shutdown control  
with 50 µA internal pull-up. The output  
of Channel 2 control amplifier goes to  
ground when SHDN2 is taken low.  
*This is a stress rating only and functional operation of the device at these or any  
other conditions above those indicated in the operation sections of this specifica-  
tion is not implied. Exposure to absolute maximum rating conditions for extended  
periods of time may affect reliability.  
4
5
GND  
Device Ground Pin.  
SHDN1  
Digital Input. Active-low shutdown control  
with 50 µA internal pull-up. The output  
of Channel 1 control amplifier goes to  
ground when SHDN1 is taken low.  
THERMAL CHARACTERISTICS  
8-Lead Small Outline Package: JA = 150°C/W  
6
SENSE 1  
Input from source of external MOSFET  
to inverting input of Channel 1 control  
amplifier, via output voltage-setting  
feedback resistor network.  
ORDERING GUIDE  
Temperature  
Range  
Package  
Description  
Package  
Option  
Model  
7
8
FORCE 1  
VCC  
Output of Channel 2 control amplifier to  
gate of external N-channel MOSFET.  
12 V Supply.  
ADM1052JR  
0°C to 70°C  
8-Lead SOIC  
SO-8  
12V  
PIN CONFIGURATION  
3.3V  
1F  
1
2
3
4
8
7
6
5
V
FORCE 2  
CC  
V
PHD55N03LT  
FORCE 1  
100F  
CC  
ADM1052  
TOP VIEW  
(Not to Scale)  
SENSE 2  
SHDN2  
GND  
FORCE 1  
SENSE 1  
SHDN1  
V
OUT1  
SENSE 1  
2 100F  
SHDN1  
3.3V  
LEAVE OPEN OR  
CONNECT TO  
LOGIC SIGNALS  
IF SHUTDOWN  
REQUIRED  
ADM1052  
100F  
MTD3055VL  
FORCE 2  
SHDN2  
V
OUT2  
SENSE 2  
GND  
2 100F  
Figure 1. Test Circuit  
CAUTION  
ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily  
accumulate on the human body and test equipment and can discharge without detection. Although  
the ADM1052 features proprietary ESD protection circuitry, permanent damage may occur on  
devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are  
recommended to avoid performance degradation or loss of functionality.  
WARNING!  
ESD SENSITIVE DEVICE  
REV. A  
–3–  
ADM1052Typical Performance Characteristics  
Tek Stop: 25.0MS/s  
[
56Acqs  
T
]
2.55  
2.54  
T
2.53  
2.52  
2.51  
T
2v  
3v  
T
1 t  
2.50  
B
B
B
0
0.2  
0.4  
0.6  
0.8  
1.0  
1.2  
1.4  
1.6  
1.8  
Ch1 500mV  
Ch3 20.0mV  
Ch2 20.0mV  
M 2.00s Ch1  
W
3.53V  
W
W
CURRENT A  
TPC 1. Line Transient Response, Channel 1 and Channel 2  
TPC 4. Load Regulation, Channel 1  
2.536  
2.535  
2.534  
2.55  
2.54  
2.53  
2.52  
2.51  
2.533  
2.532  
2.531  
2.530  
2.529  
2.50  
0
0.2  
0.4  
0.6  
0.8  
1.0  
1.2  
1.4  
1.6  
1.8  
2.9  
3.0  
3.1  
3.2  
3.3  
– V  
3.4  
3.5  
3.6  
3.7  
CURRENT A  
V
IN  
TPC 5. Load Regulation, Channel 2  
TPC 2. Line Regulation, Channel 1  
0
10  
20  
2.542  
2.541  
2.540  
30  
40  
50  
60  
70  
2.539  
2.538  
2.537  
2.536  
2.535  
10  
100  
1k  
10k  
100k  
1M  
10M  
2.9  
3.0  
3.1  
3.2  
3.3  
3.4  
3.5  
3.6  
3.7  
FREQUENCY Hz  
V
V  
IN  
TPC 6. VCC Supply Ripple Rejection  
TPC 3. Line Regulation, Channel 2  
–4–  
REV. A  
ADM1052  
Tek Stop: Single Seq 50.0MS/s  
[
T
]
2.544  
2.542  
2.540  
2.538  
1
2.536  
2.534  
T
2.532  
2.530  
2.528  
B
W
Ch1 20.0mV  
M 1.00s Ch1  
40mV  
0
10  
20  
30  
40  
50  
60  
70  
80  
90  
TEMPERATURE C  
TPC 7. Regulator Output Voltage vs. Temperature  
TPC 10. Transient Response Channel 2, 10 mA to 2 A  
Output Load Step  
Tek Stop: Single Seq 50.0MS/s  
Tek Stop: Single Seq 50.0MS/s  
[
T
]
[
T
]
T
1
1
T
B
W
B
Ch1 20.0mV  
M 1.00s Ch1  
37.6mV  
Ch1 20.0mV  
M 1.00s Ch1  
45.0mV  
W
TPC 8. Transient Response Channel 1, 10 mA to 2 A  
Output Load Step  
TPC 11. Transient Response Channel 2, 2 A to 10 mA  
Output Load Step  
Tek Stop: Single Seq 50.0MS/s  
Tek Stop: 10.0kS/s  
[
0Acqs  
[
T
]
T
]
T
T
1
1
B
B
Ch1 20.0mV  
M 1.00s Ch1  
5.2mV  
Ch1 10.0mV  
M 5.00s Ch1  
800mV  
W
W
TPC 9. Transient Response Channel 1, 2 A to 10 mA  
Output Load Step  
TPC 12. Force Output In Hiccup Mode, Channel 1  
REV. A  
–5–  
ADM1052  
“HICCUP MODE” FAULT PROTECTION  
GENERAL DESCRIPTION  
Hiccup mode fault protection is a simple method of protecting  
the external power device without the added cost of external  
sense resistors or a current sense pin on the ADM1052. In the  
event of a short-circuit condition at the output, the output  
voltage will fall. When the output voltage of a channel falls 20%  
below the nominal voltage, this is sensed by the hiccup com-  
parator and the channel will go into hiccup mode, where the  
enable signal to the control amplifier is pulsed on and off with a  
1:40 duty cycle.  
The ADM1052 is a dual, precision, voltage regulator controller  
intended for power rail generation and active bus termination on  
personal computer motherboards. It contains a precision 1.2 V  
bandgap reference and two channels consisting of control amp-  
lifiers driving external power devices. Both channels have an  
output of nominally 2.525 V. Each channel has a shutdown  
input to turn off amplifier output and protection circuitry for  
the external power device.  
The ADM1052 operates from a 12 V VCC supply. The output is  
disabled until VCC climbs above the reset threshold (6 V–9 V). The  
output from the ADM1052 is used to drive external N-channel  
MOSFETs, operating as source-followers. This has the advan-  
tage that N-channel devices are cheaper than P-channel devices  
of similar performance, and the circuit is easier to stabilize than  
one using P-channel devices in a common-source configuration.  
To prevent the device inadvertently going into hiccup mode  
during power-up or during channel enabling, the hiccup mode is  
held off for approximately 60 ms on both channels. By this time  
the output voltage should have reached its correct value. In the  
case of power-up, the hold-off period starts when VCC reaches the  
power-on reset threshold of 6 V–9 V. In the case of channel  
enabling, the hold-off period starts when SHDN is taken high.  
Note that the hold-off timeout applies to both channels even if  
only one channel is disabled/enabled.  
The external power devices are protected by a “Hiccup Mode”  
circuit that operates if the circuit goes out of regulation due to  
an output short-circuit. In this case the power device is pulsed  
on/off with a 1:40 duty cycle to limit the power dissipation until  
the fault condition is removed.  
As the 3.3 V input to the drain of the MOSFET is not moni-  
tored, it should ideally rise at the same or a faster rate than VCC  
At the very least it must be available in time for VOUT to reach its  
final value before the end of the power-on delay. If the output  
.
CIRCUIT DESCRIPTION  
voltage is still less than 80% of the correct value after the power-  
on delay, the device will go into hiccup mode until the output  
voltage exceeds 80% of the correct value during a hiccup mode  
on-period. Of course, if there is a fault condition at the output  
during power-up, the device will go into hiccup mode after  
the power-up delay and remain there until the fault condition  
is removed.  
CONTROL AMPLIFIERS  
The reference voltage is amplified and buffered by the control  
amplifiers and external MOSFETs, the output voltage of each  
channel being determined by the feedback resistor network  
between the sense input and the inverting input of the con-  
trol amplifier.  
A power-on reset circuit disables the amplifier output until VCC  
has risen above the reset threshold (6 V–9 V).  
The effect of power-on delay is illustrated in Figure 2, which  
shows an ADM1052 being powered up with a fault condition.  
The output current rises to a very high value during the power-  
on delay, the device goes into hiccup mode, and the output is  
pulsed on and off at 1:40 duty cycle. When the fault condition is  
removed, the output voltage recovers to its normal value at the  
end of the hiccup mode off period.  
Each amplifier output drives the gate of an N-channel power  
MOSFET, whose drain is connected to the unregulated supply  
input and whose source is the regulated output voltage, which is  
also fed back to the appropriate sense input of the ADM1052.  
The control amplifiers have high current-drive capability so that  
they can quickly charge and discharge the gate capacitance of  
the external MOSFET, thus giving good transient response to  
changes in load or input voltage.  
The load current at which the ADM1052 will go into hiccup  
mode is determined by three factors:  
• The input voltage to the drain of the MOSFET, VIN  
• The output voltage VOUT (–20%)  
SHUTDOWN INPUTS  
Each channel has a separate shutdown input, which may be  
controlled by a logic signal and allows the output of the regula-  
tor to be turned on or off. If the shutdown input is held high or  
not connected, the regulator operates normally. If the shutdown  
input is held low, the enable input of the control amplifier is turned  
off and the amplifier output goes low, turning off the regulator.  
• The on-resistance of the MOSFET, RON  
I
HICCUP = (VIN (0.8 × VOUT))/RON  
It should be emphasized that the hiccup mode is not intended as  
a precise current limit but as a simple method of protecting the  
external MOSFET against catastrophic fault conditions such as  
output short circuits.  
–6–  
REV. A  
ADM1052  
POR THRESHOLD  
6V 9V  
V
TURN-ON  
REF  
THRESHOLD  
12V SUPPLY  
3.3V SUPPLY  
TO EXTERNAL  
MOSFET DRAIN  
MOSFET GATE  
THRESHOLD  
GATE DRIVE TO  
EXTERNAL MOSFET  
FAULT  
REMOVED  
OUTPUT < 0.8 V  
REG  
NORMAL OUTPUT VOLTAGE  
CHANNEL 1  
OR CHANNEL 2  
OUTPUT VOLTAGE  
DEVICE  
ENTERS  
HICCUP MODE  
FAULT  
CURRENT  
HICCUP MODE  
HOLD-OFF TIME  
CHANNEL 1  
OR CHANNEL 2  
OUTPUT CURRENT  
2 AMPS  
OFF  
ON  
1:40 DUTY CYCLE  
Figure 2. Power-On Reset and Hiccup Mode  
Similarly, the ground connection to the ADM1052 should be  
made as close as possible to the ground of the loads, and the  
ground track from the loads to the ADM1052 should not carry  
load current. Correct and incorrect layout practice is illustrated  
in Figure 3.  
APPLICATIONS INFORMATION  
PCB LAYOUT  
For optimum voltage regulation, the loads should be placed as  
close as possible to the source of the output MOSFETs and  
feedback to the sense inputs should be taken from a point as  
close to the loads as possible. The PCB tracks from the loads  
back to the sense inputs should be separate from the output  
tracks and not carry any load current.  
12V  
12V  
V
V
CC  
CC  
FORCE 1  
FORCE 1  
SENSE 1  
SENSE 1  
FORCE 2  
V
OUT1  
V
V
3.3V  
IN  
IN  
FORCE 2  
3.3V  
I
1
V
SENSE 2  
GND  
OUT2  
SENSE 2  
GND  
I
2
VOLTAGE DROP  
BETWEEN OUTPUT  
AND LOAD  
I
I
2
1
V
V
OUT2  
OUT1  
LOAD 1  
LOAD 2  
LOAD 2  
LOAD 1  
I
+ I  
2
1
VOLTAGE DROP  
IN GROUND LEAD  
INCORRECT  
CORRECT  
Figure 3. Correct and Incorrect Layout Practice  
REV. A  
–7–  
ADM1052  
12V  
In practice, the amount of decoupling required will depend on  
the application. PC motherboards are notoriously noisy environ-  
ments, and it may be necessary to employ distributed decoupling  
to achieve acceptable noise levels on the supply rails.  
3.3V  
1F  
V
CC  
100F  
CHOICE OF MOSFET  
FORCE 1  
SENSE 1  
As previously discussed, the load current at which an output  
goes into hiccup mode depends on the on-resistance of the  
external MOSFET. If the on-resistance is too low this current  
may be very high. While the Test Circuit (Figure 1) shows the  
use of the lower resistance PHD55N03LT from Philips on  
Channel 1 and the use of the higher resistance MTD3055VL  
from Motorola on Channel 2, the MTD3055VL is, in fact,  
suitable for both channels. Similarly, the PHB11N06LT from  
Philips is also suitable for both channels.  
V
OUT1  
2 100F  
SHDN1  
SHDN2  
3.3V  
LEAVE OPEN OR  
CONNECT TO  
LOGIC SIGNALS  
IF SHUTDOWN  
REQUIRED  
ADM1052  
100F  
FORCE 2  
SENSE 2  
THERMAL CONSIDERATIONS  
Heat generated in the external MOSFET must be dissipated  
and the junction temperature of the device kept within accept-  
able limits. The power dissipated in the device is, of course, the  
drain-source voltage multiplied by the load current. The required  
thermal resistance to ambient is given by  
V
OUT2  
GND  
2 100F  
Figure 4. Typical Application Circuit  
SUPPLY DECOUPLING  
JA = TJ(MAX) TAMB(MAX)/(VDS(MAX) × IOUT(MAX))  
Surface-mount MOSFETs such as those specified must rely on  
heat conduction through the device leads and the PCB. One  
square inch of copper (645 sq. mm) gives a thermal resistance of  
around 60°C/W for a SOT-223 surface-mount package and  
80°C/W for a SO-8 surface-mount package.  
The supply to the drain of an external MOSFET should be decoupled  
as close as possible to the drain pin of the device, with a 100 µF  
capacitor to ground. The output from the source of the MOSFET  
should be decoupled as close as possible to the source pin of the  
device. Decoupling capacitors should be chosen to have a low  
Equivalent Series Resistance (ESR). With the MOSFETs specified  
and two 100 µF capacitors in parallel, the circuit will be stable for  
load currents up to 2 A. The VCC pin of the ADM1052 should be  
decoupled with a 1 µF capacitor to ground, connected as close as  
possible to the VCC and GND pins.  
For higher power dissipation than can be accommodated by a  
surface-mount package D2PAK or TO-220 devices are recom-  
mended. These should be mounted on a heatsink with a thermal  
resistance low enough to maintain the required maximum junc-  
tion temperature.  
OUTLINE DIMENSIONS  
Dimensions shown in inches and (mm).  
8-Lead Small Outline Package  
(Narrow Body, SO-8)  
0.1968 (5.00)  
0.1890 (4.80)  
8
1
5
4
0.2440 (6.20)  
0.2284 (5.80)  
0.1574 (4.00)  
0.1497 (3.80)  
PIN 1  
0.0196 (0.50)  
0.0099 (0.25)  
0.0500 (1.27)  
BSC  
45ꢃ  
0.0688 (1.75)  
0.0532 (1.35)  
0.0098 (0.25)  
0.0040 (0.10)  
SEATING  
PLANE  
8ꢃ  
0ꢃ  
0.0500 (1.27)  
0.0160 (0.41)  
0.0192 (0.49)  
0.0138 (0.35)  
0.0098 (0.25)  
0.0075 (0.19)  
–8–  
REV. A  

相关型号:

ADM1052JR

Precision Dual Voltage Regulator Controller
ADI

ADM1052JR-REEL

IC SPECIALTY ANALOG CIRCUIT, PDSO8, SOIC-8, Analog IC:Other
ADI

ADM1052JR-REEL7

IC SPECIALTY ANALOG CIRCUIT, PDSO8, SOIC-8, Analog IC:Other
ADI

ADM1060

Communications System Supervisory/Sequencing Circuit
ADI

ADM1060ARU

Communications System Supervisory/Sequencing Circuit
ADI

ADM1060ARUZ

Multi Power Supply Sequencer &amp; Supervisor
ADI

ADM1060ARUZ-REEL7

Multi Power Supply Sequencer &amp; Supervisor
ADI

ADM1062

Multisupply Supervisor/Sequencer with Margining Control and Temperature Monitoring
ADI

ADM1062ACP

Multisupply Supervisor/Sequencer with Margining Control and Temperature Monitoring
ADI

ADM1062ACPZ

Super Sequencer with Margining Control and Temperature Monitoring
ADI

ADM1062ACPZ-REEL7

Super Sequencer with Margining Control and Temperature Monitoring
ADI