EVAL-ADCMP601BKSZ [ADI]

Rail-to-Rail, Very Fast, 2.5 V to 5.5 V; 轨到轨,速度非常快, 2.5 V至5.5 V
EVAL-ADCMP601BKSZ
型号: EVAL-ADCMP601BKSZ
厂家: ADI    ADI
描述:

Rail-to-Rail, Very Fast, 2.5 V to 5.5 V
轨到轨,速度非常快, 2.5 V至5.5 V

文件: 总16页 (文件大小:291K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
Rail-to-Rail, Very Fast, 2.5 V to 5.5 V,  
Single-Supply TTL/CMOS Comparators  
ADCMP600/ADCMP601/ADCMP602  
FEATURES  
FUNCTIONAL BLOCK DIAGRAM  
Fully specified rail to rail at VCC = 2.5 V to 5.5 V  
Input common-mode voltage from −0.2 V to VCC + 0.2 V  
Low glitch CMOS-/TTL-compatible output stage  
3.5 ns propagation delay  
NONINVERTING  
INPUT  
ADCMP600/  
Q OUTPUT  
ADCMP601/  
ADCMP602  
INVERTING  
10 mW at 3.3 V  
INPUT  
Shutdown pin  
Single-pin control for programmable hysteresis and latch  
Power supply rejection > 50 dB  
Improved replacement for MAX999  
−40°C to +125°C operation  
LE/HYS  
(EXCEPT ADCMP600)  
S
DN  
(ADCMP602 ONLY)  
Figure 1.  
APPLICATIONS  
High speed instrumentation  
Clock and data signal restoration  
Logic level shifting or translation  
Pulse spectroscopy  
High speed line receivers  
Threshold detection  
Peak and zero-crossing detectors  
High speed trigger circuitry  
Pulse-width modulators  
Current/voltage-controlled oscillators  
Automatic test equipment (ATE)  
GENERAL DESCRIPTION  
input signal range while still allowing independent output  
swing control and power savings.  
The ADCMP600, ADCMP601, and ADCMP602 are very fast  
comparators fabricated on XFCB2, an Analog Devices, Inc.  
proprietary process. These comparators are exceptionally  
versatile and easy to use. Features include an input range from  
GND − 0.5 V to VCC + 0.2 V, low noise, TTL-/CMOS-compatible  
output drivers, and latch inputs with adjustable hysteresis  
and/or shutdown inputs.  
The TTL-/CMOS-compatible output stage is designed to drive  
up to 5 pF with full timing specs and to degrade in a graceful  
and linear fashion as additional capacitance is added. The  
comparator input stage offers robust protection against large  
input overdrive, and the outputs do not phase reverse when the  
valid input signal range is exceeded. Latch and programmable  
hysteresis features are also provided with a unique single-pin  
control option.  
The device offers 5 ns propagation delay with 10 mV overdrive  
on 3 mA typical supply current.  
A flexible power supply scheme allows the devices to operate  
with a single +2.5 V positive supply and a −0.5 V to +2.8 V  
input signal range up to a +5.5 V positive supply with a −0.5 V  
to +5.8 V input signal range. Split input/output supplies with no  
sequencing restrictions on the ADCMP602 support a wide  
The ADCMP600 is available in 5-lead SC70 and SOT-23  
packages, the ADCMP601 is available in a 6-lead SC70 package,  
and the ADCMP602 is available in an 8-lead MSOP package.  
Rev. A  
Information furnished by Analog Devices is believed to be accurate and reliable. However, no  
responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other  
rightsof third parties that may result fromits use. Specifications subject to change without notice. No  
license is granted by implication or otherwise under any patent or patent rights of Analog Devices.  
Trademarks andregisteredtrademarks are the property of their respective owners.  
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.  
Tel: 781.329.4700  
www.analog.com  
Fax: 781.461.3113 ©2006–2011 Analog Devices, Inc. All rights reserved.  
 
 
 
 
ADCMP600/ADCMP601/ADCMP602  
TABLE OF CONTENTS  
Features .............................................................................................. 1  
Application Information................................................................ 10  
Power/Ground Layout and Bypassing..................................... 10  
TTL-/CMOS-Compatible Output Stage ................................. 10  
Using/Disabling the Latch Feature........................................... 10  
Optimizing Performance........................................................... 11  
Comparator Propagation Delay Dispersion ........................... 11  
Comparator Hysteresis .............................................................. 11  
Crossover Bias Point .................................................................. 12  
Minimum Input Slew Rate Requirement................................ 12  
Typical Application Circuits ......................................................... 13  
Outline Dimensions....................................................................... 14  
Ordering Guide .......................................................................... 16  
Applications....................................................................................... 1  
Functional Block Diagram .............................................................. 1  
General Description ......................................................................... 1  
Revision History ............................................................................... 2  
Specifications..................................................................................... 3  
Electrical Characteristics............................................................. 3  
Timing Information ......................................................................... 5  
Absolute Maximum Ratings............................................................ 6  
Thermal Resistance ...................................................................... 6  
ESD Caution.................................................................................. 6  
Pin Configuration and Function Descriptions............................. 7  
Typical Performance Characteristics ............................................. 8  
REVISION HISTORY  
1/11—Rev. 0 to Rev. A  
Changed VEE Pin to GND............................................. Throughout  
Changes to Common-Mode Dispersion Conditions................... 4  
Changes to Figure 15 and Figure 16............................................... 9  
Changes to Comparator Hysteresis Section................................ 12  
Updated Outline Dimensions....................................................... 14  
Changes to Ordering Guide .......................................................... 15  
10/06—Revision 0: Initial Version  
Rev. A | Page 2 of 16  
 
ADCMP600/ADCMP601/ADCMP602  
SPECIFICATIONS  
ELECTRICAL CHARACTERISTICS  
VCCI = VCCO = 2.5 V, TA = 25°C, unless otherwise noted.  
Table 1.  
Parameter  
Symbol  
Conditions  
Min  
Typ  
Max  
Unit  
DC INPUT CHARACTERISTICS  
Voltage Range  
Common-Mode Range  
Differential Voltage  
Offset Voltage  
Bias Current  
Offset Current  
Capacitance  
VP, VN  
VCC = 2.5 V to 5.5 V  
VCC = 2.5 V to 5.5 V  
VCC = 2.5 V to 5.5 V  
−0.5  
−0.2  
VCC + 0.2  
VCC + 0.2  
VCC + 0.8  
+5.0  
+5.0  
+2.0  
V
V
V
VOS  
IP, IN  
−5.0  
−5.0  
−2.0  
2
2
mV  
µA  
µA  
pF  
kΩ  
kΩ  
dB  
dB  
CP, CN  
1
Resistance, Differential Mode  
Resistance, Common Mode  
Active Gain  
−0.1 V to VCC  
−0.5 V to VCC + 0.5 V  
200  
100  
700  
350  
85  
AV  
CMRR  
Common-Mode Rejection Ratio  
VCCI = 2.5 V, VCCO = 2.5 V,  
50  
50  
V
CM = −0.2 V to +2.7 V  
VCCI = 2.5 V, VCCO = 5.5 V  
dB  
Hysteresis (ADCMP600)  
Hysteresis (ADCMP601/ADCMP602)  
2
0.1  
mV  
mV  
RHYS = ∞  
LATCH ENABLE PIN CHARACTERISTICS  
(ADCMP601/ADCMP602 Only)  
VIH  
VIL  
IIH  
Hysteresis is shut off  
Latch mode guaranteed  
VIH = VCC  
2.0  
−0.2  
−6  
VCC  
+0.8  
+6  
V
V
µA  
mA  
+0.4  
IOL  
VIL = 0.4 V  
−0.1  
+0.1  
HYSTERESIS MODE AND TIMING  
(ADCMP601/ADCMP602 Only)  
Hysteresis Mode Bias Voltage  
Resistor Value  
Hysteresis Current  
Latch Setup Time  
Latch Hold Time  
Latch-to-Output Delay  
Latch Minimum Pulse Width  
Current −1 μA  
Hysteresis = 120 mV  
Hysteresis = 120 mV  
VOD = 50 mV  
VOD = 50 mV  
VOD = 50 mV  
1.145  
65  
−18  
1.25  
80  
−12  
−2  
2.6  
27  
21  
1.35  
120  
−7  
V
kΩ  
µA  
ns  
ns  
ns  
ns  
tS  
tH  
tPLOH, tPLOL  
tPL  
VOD = 50 mV  
SHUTDOWN PIN CHARACTERISTICS  
(ADCMP602 Only)  
VIH  
VIL  
IIH  
IOL  
Comparator is operating  
Shutdown guaranteed  
VIH = VCC  
VIL = 0 V  
ICCO < 500 µA  
VOD = 100 mV, output valid  
VCCO = 2.5 V to 5.5 V  
IOH = 8 mA, VCCO = 2.5 V  
IOL = 8 mA, VCCO = 2.5 V  
IOH = 6 mA, VCCO = 2.5 V  
IOL = 6 mA, VCCO = 2.5 V  
2.0  
−0.2  
−6  
VCCO  
+0.6  
6
V
V
µA  
µA  
ns  
ns  
+0.4  
−100  
20  
50  
Sleep Time  
Wake-Up Time  
tSD  
tH  
DC OUTPUT CHARACTERISTICS  
Output Voltage High Level  
Output Voltage Low Level  
Output Voltage High Level at −40°C  
Output Voltage Low Level at− 40°C  
VOH  
VOL  
VOH  
VOL  
VCC − 0.4  
VCC − 0.4  
V
V
V
V
0.4  
0.4  
Rev. A | Page 3 of 16  
 
 
ADCMP600/ADCMP601/ADCMP602  
Parameter  
Symbol  
Conditions  
Min  
Typ  
Max  
Unit  
AC PERFORMANCE1  
Rise Time /Fall Time  
tR tF  
10% to 90%, VCCO = 2.5 V  
10% to 90%, VCCO = 5.5 V  
VOD = 50 mV, VCCO = 2.5 V  
VOD = 50 mV, VCCO = 5.5 V  
VOD = 10 mV, VCCO = 2.5 V  
VCCO = 2.5 V to 5.5 V  
2.2  
4
3.5  
4.3  
5
ns  
ns  
ns  
ns  
ns  
ps  
Propagation Delay  
tPD  
Propagation Delay Skew—Rising to  
Falling Transition  
500  
V
OD = 50 mV  
Overdrive Dispersion  
Common-Mode Dispersion  
10 mV < VOD < 125 mV  
−0.2 V < VCM < VCCI + 0.2 V  
1.2  
200  
ns  
ps  
V
OD = 50 mV  
Minimum Pulse Width  
PWMIN  
VCCI = VCCO = 2.5 V  
PWOUT = 90% of PWIN  
VCCI = VCCO = 5.5 V  
3
ns  
ns  
4.5  
PWOUT = 90% of PWIN  
POWER SUPPLY  
Input Supply Voltage Range  
Output Supply Voltage Range  
Positive Supply Differential  
(ADCMP602 Only)  
VCCI  
VCCO  
VCCI − VCCO  
2.5  
2.5  
−3.0  
5.5  
5.5  
+3.0  
V
V
V
Operating  
VCCI − VCCO  
IVCC  
Nonoperating  
VCC = 2.5 V  
VCC = 5.5 V  
VCCI = 2.5 V  
VCCI = 5.5 V  
VCCO = 2.5 V  
VCCO = 5.5 V  
VCC = 2.5 V  
−5.5  
+5.5  
3.5  
4.0  
1.4  
2.0  
3.0  
3.5  
9
V
mA  
Positive Supply Current  
(ADCMP600/ADCMP601)  
Input Section Supply Current  
(ADCMP602 Only)  
Output Section Supply Current  
(ADCMP602 Only)  
3
3.5  
0.9  
1.2  
1.45  
2.1  
7
IVCCI  
mA  
mA  
mA  
mA  
mW  
mW  
dB  
IVCCO  
Power Dissipation  
PD  
PD  
PSRR  
VCC = 5.5 V  
VCCI = 2.5 V to 5 V  
VCC = 2.5 V  
20  
23  
Power Supply Rejection Ratio  
Shutdown Mode ICCI  
(ADCMP602 Only)  
Shutdown Mode ICCO  
(ADCMP602 Only)  
−50  
240  
400  
30  
µA  
VCC =2.5 V  
µA  
1 VIN = 100 mV square input at 50 MHz, VCM = 0 V, CL = 5 pF, VCCI = VCCO =2.5 V, unless otherwise noted.  
Rev. A | Page 4 of 16  
 
ADCMP600/ADCMP601/ADCMP602  
TIMING INFORMATION  
Figure 2 illustrates the ADCMP600/ADCMP601/ADCMP602 latch timing relationships. Table 2 provides definitions of the terms shown  
in Figure 2.  
1.1V  
LATCH ENABLE  
tS  
tPL  
tH  
V
IN  
DIFFERENTIAL  
INPUT VOLTAGE  
V
± V  
OS  
N
V
OD  
tPDL  
tPLOH  
Q OUTPUT  
50%  
tF  
Figure 2. System Timing Diagram  
Table 2. Timing Descriptions  
Symbol Timing  
Description  
tPDH  
tPDL  
tPLOH  
tPLOL  
tH  
Input to output high delay  
Propagation delay measured from the time the input signal crosses the reference ( the  
input offset voltage) to the 50% point of an output low-to-high transition.  
Propagation delay measured from the time the input signal crosses the reference ( the  
input offset voltage) to the 50% point of an output high-to-low transition.  
Propagation delay measured from the 50% point of the latch enable signal low-to-high  
transition to the 50% point of an output low-to-high transition.  
Propagation delay measured from the 50% point of the latch enable signal low-to-high  
transition to the 50% point of an output high-to-low transition.  
Input to output low delay  
Latch enable to output high delay  
Latch enable to output low delay  
Minimum hold time  
Minimum time after the negative transition of the latch enable signal that the input signal  
must remain unchanged to be acquired and held at the outputs.  
tPL  
tS  
Minimum latch enable pulse width  
Minimum setup time  
Minimum time that the latch enable signal must be high to acquire an input signal change.  
Minimum time before the negative transition of the latch enable signal occurs that an  
input signal change must be present to be acquired and held at the outputs.  
tR  
Output rise time  
Output fall time  
Voltage overdrive  
Amount of time required to transition from a low to a high output as measured at the 20%  
and 80% points.  
Amount of time required to transition from a high to a low output as measured at the 20%  
and 80% points.  
tF  
VOD  
Difference between the input voltages VA and VB.  
Rev. A | Page 5 of 16  
 
 
 
ADCMP600/ADCMP601/ADCMP602  
ABSOLUTE MAXIMUM RATINGS  
Stresses above those listed under Absolute Maximum Ratings  
may cause permanent damage to the device. This is a stress  
rating only; functional operation of the device at these or any  
other conditions above those indicated in the operational  
section of this specification is not implied. Exposure to absolute  
maximum rating conditions for extended periods may affect  
device reliability.  
Table 3.  
Parameter  
Rating  
Supply Voltages  
Input Supply Voltage (VCCI to GND)  
Output Supply Voltage  
(VCCO to GND)  
−0.5 V to +6.0 V  
−0.5 V to +6.0 V  
Positive Supply Differential  
−6.0 V to +6.0 V  
(VCCI − VCCO  
Input Voltages  
Input Voltage  
)
THERMAL RESISTANCE  
θJA is specified for the worst-case conditions, that is, a device  
soldered in a circuit board for surface-mount packages.  
−0.5 V to VCCI + 0.5 V  
(VCCI + 0.5 V)  
50 mA  
Differential Input Voltage  
Maximum Input/Output Current  
Shutdown Control Pin  
Applied Voltage (HYS to GND)  
Maximum Input/Output Current  
Latch/Hysteresis Control Pin  
Applied Voltage (HYS to GND)  
Maximum Input/Output Current  
Output Current  
Table 4. Thermal Resistance  
Package Type  
ADCMP600 SC70 5-Lead  
ADCMP600 SOT-23 5-Lead  
ADCMP601 SC70 6-Lead  
1
θJA  
Unit  
°C/W  
°C/W  
°C/W  
°C/W  
−0.5 V to VCCO + 0.5 V  
50 mA  
426  
302  
426  
130  
ADCMP602 MSOP 5-Lead  
−0.5 V to VCCO + 0.5 V  
50 mA  
50 mA  
1 Measurement in still air.  
ESD CAUTION  
Temperature  
Operating Temperature, Ambient  
Operating Temperature, Junction  
Storage Temperature Range  
−40°C to +125°C  
150°C  
−65°C to +150°C  
Rev. A | Page 6 of 16  
 
 
 
ADCMP600/ADCMP601/ADCMP602  
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS  
Q
1
2
3
6
5
4
V
/V  
CCI CCO  
Q
1
2
3
5
V
/V  
CCI CCO  
V
1
2
3
4
8
7
6
5
V
CCO  
CCI  
ADCMP600  
ADCMP601  
ADCMP602  
GND  
GND  
LE/HYS  
V
P
Q
TOP VIEW  
TOP VIEW  
TOP VIEW  
(Not to Scale)  
(Not to Scale)  
V
GND  
LE/HYS  
N
(Not to Scale)  
V
P
4
V
N
V
P
V
N
S
DN  
Figure 3. ADCMP600 Pin Configuration  
Figure 4. ADCMP601 Pin Configuration  
Figure 5. ADCMP602 Pin Configuration  
Table 5. ADCMP600 (SOT-23-5 and SC70-5) Pin Function Descriptions  
Pin No.  
Mnemonic  
Description  
1
Q
Noninverting Output. Q is at logic high if the analog voltage at the noninverting input, VP, is greater  
than the analog voltage at the inverting input, VN.  
2
3
4
5
GND  
VP  
VN  
Negative Supply Voltage.  
Noninverting Analog Input.  
Inverting Analog Input.  
Input Section Supply/Output Section Supply. Shared pin.  
VCCI/VCCO  
Table 6. ADCMP601 (SC70-6) Pin Function Descriptions  
Pin No.  
Mnemonic  
Description  
1
Q
Noninverting Output. Q is at logic high if the analog voltage at the noninverting input, VP, is greater  
than the analog voltage at the inverting input, VN, if the comparator is in compare mode.  
2
3
4
5
6
GND  
VP  
VN  
LE/HYS  
VCCI/VCCO  
Negative Supply Voltage.  
Noninverting Analog Input.  
Inverting Analog Input.  
Latch/Hysteresis Control. Bias with resistor or current for hysteresis adjustment; drive low to latch.  
Input Section Supply/Output Section Supply. Shared pin.  
Table 7. ADCMP602 (MSOP-8) Pin Function Descriptions  
Pin No.  
Mnemonic  
Description  
1
2
3
4
5
6
7
VCCI  
VP  
VN  
Input Section Supply.  
Noninverting Analog Input.  
Inverting Analog Input.  
Shutdown. Drive this pin low to shut down the device.  
Latch/Hysteresis Control. Bias with resistor or current for hysteresis adjustment; drive low to latch.  
Negative Supply Voltage.  
Noninverting Output. Q is at logic high if the analog voltage at the noninverting input, VP, is greater  
than the analog voltage at the inverting input, VN, if the comparator is in compare mode.  
SDN  
LE/HYS  
GND  
Q
8
VCCO  
Output Section Supply.  
Rev. A | Page 7 of 16  
 
ADCMP600/ADCMP601/ADCMP602  
TYPICAL PERFORMANCE CHARACTERISTICS  
VCCI = VCCO = 2.5 V, TA = 25°C, unless otherwise noted.  
20  
15  
800  
600  
I
VS V  
I
OL  
OL  
VS V  
OH  
V
= 5.5V  
V
= 2.5V  
OH  
CC  
CC  
10  
400  
200  
5
0
0
–5  
–200  
–400  
–600  
–800  
–10  
–15  
–20  
–1.0 –0.6 –0.2 0.2 0.6 1.0 1.4 1.8 2.2 2.6 3.0 3.4  
(V)  
–1  
0
1
2
3
4
5
6
7
LE/HYS (V)  
V
OUT  
Figure 6. LE/HYS Pin I/V Characteristics  
Figure 9. VOH/VOL vs. Current Load  
150  
100  
50  
250  
200  
150  
100  
50  
V
= 2.5V  
V
= 5.5V  
CC  
CC  
V
= 5.5V  
CC  
0
–50  
–100  
–150  
V
= 2.5V  
CC  
0
–1  
0
1
2
3
4
5
6
7
50  
150  
250  
350  
450  
550  
650  
SHUTDOWN PIN VOLTAGE (V)  
HYSTERESIS RESISTOR (kΩ)  
Figure 7. SDN Pin I/V Characteristics  
Figure 10. Hysteresis vs. RHYS Control Resistor  
450  
400  
350  
300  
250  
200  
150  
100  
50  
20  
V
= 2.5V  
CC  
15  
10  
LOT 1  
5
0
LOT 2  
–5  
I
@ +125°C  
B
–10  
–15  
–20  
I
@ +25°C  
B
I
@ –40°C  
B
0
0
–5  
–10  
–15  
–20  
–1.0 –0.5  
0
0.5  
1.0  
1.5  
2.0  
2.5  
3.0  
3.5  
PIN CURRENT (µA)  
COMMON-MODE VOLTAGE (V)  
Figure 11. Hysteresis vs. Pin Current  
Figure 8. Input Bias Current vs. Input Common Mode  
Rev. A | Page 8 of 16  
 
 
ADCMP600/ADCMP601/ADCMP602  
4.8  
4.6  
4.4  
4.2  
4.0  
3.8  
3.6  
3.4  
3.2  
3.0  
1.00V/DIV  
M4.00ns  
0
10 20 30 40 50 60 70 80 90 100 110 120 130 140  
OVERDRIVE (mV)  
Figure 12. Propagation Delay vs. Input Overdrive at VCC = 2.5 V  
Figure 15. 50 MHz Output Waveform VCC = 5.5 V  
4.0  
V
AT V = 2.5V  
CC  
CM  
3.8  
3.6  
3.4  
3.2  
3.0  
RISE  
FALL  
–0.6  
0
0.6  
1.2  
1.8  
2.4  
3.0  
COMMON-MODE VOLTAGE (V)  
500mV/DIV  
M4.00ns  
Figure16. 50 MHz Output Waveforms @ 2.5 V  
Figure 13. Propagation Delay vs. Input Common-Mode Voltage  
at VCC = 2.5 V  
5.0  
4.8  
4.6  
4.4  
4.2  
4.0  
RISE  
3.8  
3.6  
FALL  
3.4  
3.2  
3.0  
2.5  
3.0  
3.5  
4.0  
V
4.5  
(V)  
5.0  
5.5  
6.0  
CCO  
Figure 14. Propagation Delay vs. VCCO  
Rev. A | Page 9 of 16  
ADCMP600/ADCMP601/ADCMP602  
APPLICATION INFORMATION  
This delay is measured to the 50% point for the supply in use;  
therefore, the fastest times are observed with the VCC supply at  
2.5 V, and larger values are observed when driving loads that  
switch at other levels.  
POWER/GROUND LAYOUT AND BYPASSING  
The ADCMP600/ADCMP601/ADCMP602 comparators are very  
high speed devices. Despite the low noise output stage, it is essential  
to use proper high speed design techniques to achieve the specified  
performance. Because comparators are uncompensated amplifiers,  
feedback in any phase relationship is likely to cause oscillations or  
undesired hysteresis. Of critical importance is the use of low  
impedance supply planes, particularly the output supply plane  
(VCCO) and the ground plane (GND). Individual supply planes are  
recommended as part of a multilayer board. Providing the lowest  
inductance return path for switching currents ensures the best  
possible performance in the target application.  
When duty cycle accuracy is critical, the logic being driven  
should switch at 50% of VCC and load capacitance should be  
minimized. When in doubt, it is best to power VCCO or the  
entire device from the logic supply and rely on the input PSRR  
and CMRR to reject noise.  
Overdrive and input slew rate dispersions are not significantly  
affected by output loading and VCC variations.  
The TTL-/CMOS-compatible output stage is shown in the  
simplified schematic diagram (Figure 17). Because of its  
inherent symmetry and generally good behavior, this output  
stage is readily adaptable for driving various filters and other  
unusual loads.  
It is also important to adequately bypass the input and output  
supplies. Multiple high quality 0.01 µF bypass capacitors should  
be placed as close as possible to each of the VCCI and VCCO supply  
pins and should be connected to the GND plane with redundant  
vias. At least one of these should be placed to provide a physically  
short return path for output currents flowing back from ground  
to the VCC pin. High frequency bypass capacitors should be  
carefully selected for minimum inductance and ESR. Parasitic  
layout inductance should also be strictly controlled to maximize  
the effectiveness of the bypass at high frequencies.  
V
LOGIC  
A1  
Q1  
+IN  
–IN  
OUTPUT  
If the package allows and the input and output supplies have  
been connected separately such that VCCI ≠ VCCO, care should be  
taken to bypass each of these supplies separately to the GND  
plane. A bypass capacitor should never be connected between  
them. It is recommended that the GND plane separate the VCCI  
and VCCO planes when the circuit board layout is designed to  
minimize coupling between the two supplies and to take  
advantage of the additional bypass capacitance from each  
respective supply to the ground plane. This enhances the  
performance when split input/output supplies are used. If the  
input and output supplies are connected together for single-supply  
operation such that VCCI = VCCO, coupling between the two supplies  
is unavoidable; however, careful board placement can help keep  
output return currents away from the inputs.  
A
V
A2  
Q2  
GAIN STAGE  
OUTPUT STAGE  
Figure 17. Simplified Schematic Diagram of  
TTL-/CMOS-Compatible Output Stage  
USING/DISABLING THE LATCH FEATURE  
The latch input is designed for maximum versatility. It can  
safely be left floating for fixed hysteresis or be tied to VCC to  
remove the hysteresis, or it can be driven low by any standard  
TTL/CMOS device as a high speed latch.  
TTL-/CMOS-COMPATIBLE OUTPUT STAGE  
In addition, the pin can be operated as a hysteresis control pin  
with a bias voltage of 1.25 V nominal and an input resistance of  
approximately 7000 Ω. This allows the comparator hysteresis to  
be easily and accurately controlled by either a resistor or an  
inexpensive CMOS DAC.  
Specified propagation delay performance can be achieved only  
by keeping the capacitive load at or below the specified minimums.  
The outputs of the devices are designed to directly drive one  
Schottky TTL or three low power Schottky TTL loads or the  
equivalent. For large fan outputs, buses, or transmission lines,  
use an appropriate buffer to maintain the excellent speed and  
stability of the comparator.  
Hysteresis control and latch mode can be used together if an  
open drain, an open collector, or a three-state driver is connected  
parallel to the hysteresis control resistor or current source.  
With the rated 5 pF load capacitance applied, more than half of  
the total device propagation delay is output stage slew time,  
even at 2.5 V VCC. Because of this, the total prop delay decreases  
as VCCO decreases, and instability in the power supply may  
appear as excess delay dispersion.  
Due to the programmable hysteresis feature, the logic threshold  
of the latch pin is approximately 1.1 V regardless of VCC  
.
Rev. A | Page 10 of 16  
 
 
 
 
 
ADCMP600/ADCMP601/ADCMP602  
INPUT VOLTAGE  
1V/ns  
OPTIMIZING PERFORMANCE  
As with any high speed comparator, proper design and layout  
techniques are essential for obtaining the specified performance.  
Stray capacitance, inductance, inductive power and ground  
impedances, or other layout issues can severely limit performance  
and often cause oscillation. Large discontinuities along input  
and output transmission lines can also limit the specified pulse-  
width dispersion performance. The source impedance should  
be minimized as much as is practicable. High source impedance,  
in combination with the parasitic input capacitance of the  
comparator, causes an undesirable degradation in bandwidth at  
the input, thus degrading the overall response. Thermal noise  
from large resistances can easily cause extra jitter with slowly  
slewing input signals; higher impedances encourage undesired  
coupling.  
V
± V  
OS  
N
10V/ns  
DISPERSION  
Q/Q OUTPUT  
Figure 19. Propagation Delay—Slew Rate Dispersion  
COMPARATOR HYSTERESIS  
The addition of hysteresis to a comparator is often desirable in a  
noisy environment, or when the differential input amplitudes  
are relatively small or slow moving. Figure 20 shows the transfer  
function for a comparator with hysteresis. As the input voltage  
approaches the threshold (0.0 V, in this example) from below  
the threshold region in a positive direction, the comparator  
switches from low to high when the input crosses +VH/2, and the  
new switching threshold becomes −VH/2. The comparator remains  
in the high state until the new threshold, −VH/2, is crossed from  
below the threshold region in a negative direction. In this manner,  
noise or feedback output signals centered on 0.0 V input cannot  
cause the comparator to switch states unless it exceeds the region  
bounded by VH/2.  
COMPARATOR PROPAGATION DELAY  
DISPERSION  
The ADCMP600/ADCMP601/ADCMP602 comparators are  
designed to reduce propagation delay dispersion over a wide  
input overdrive range. Propagation delay dispersion is the  
variation in propagation delay that results from a change in the  
degree of overdrive or slew rate (that is, how far or how fast the  
input signal exceeds the switching threshold).  
Propagation delay dispersion is a specification that becomes  
important in high speed, time-critical applications, such as data  
communication, automatic test and measurement, and instru-  
mentation. It is also important in event-driven applications, such  
as pulse spectroscopy, nuclear instrumentation, and medical  
imaging. Dispersion is defined as the variation in propagation  
delay as the input overdrive conditions are changed (Figure 18  
and Figure 19).  
OUTPUT  
V
OH  
V
OL  
The device dispersion is typically < 2 ns as the overdrive varies  
from 10 mV to 125 mV. This specification applies to both  
positive and negative signals because the device has very closely  
matched delays both positive-going and negative-going inputs.  
500mV OVERDRIVE  
INPUT  
0
–V  
2
+V  
2
H
H
Figure 20. Comparator Hysteresis Transfer Function  
The customary technique for introducing hysteresis into a  
comparator uses positive feedback from the output back to the  
input. One limitation of this approach is that the amount of  
hysteresis varies with the output logic levels, resulting in  
hysteresis that is not symmetric about the threshold. The  
external feedback network can also introduce significant  
parasitics that reduce high speed performance and induce  
oscillation in some cases.  
INPUT VOLTAGE  
10mV OVERDRIVE  
V
± V  
OS  
N
DISPERSION  
Q/Q OUTPUT  
Figure 18. Propagation Delay—Overdrive Dispersion  
These ADCMP600 features a fixed hysteresis of approximately  
2 mV. The ADCMP601 and ADCMP602 comparators offer a  
programmable Hysteresis feature that can significantly improve  
accuracy and stability. Connecting an external pull-down  
resistor or a current source from the LE/HYS pin to GND,  
varies the amount of hysteresis in a predictable, stable manner.  
Rev. A | Page 11 of 16  
 
 
 
 
 
 
ADCMP600/ADCMP601/ADCMP602  
250  
200  
150  
100  
50  
Leaving the LE/HYS pin disconnected results in a fixed  
hysteresis of 2 mV; driving this pin high removes hysteresis. The  
maximum hysteresis that can be applied using this pin is  
approximately 160 m V. Figure 21 illustrates the amount of  
hysteresis applied as a function of the external resistor value,  
and Figure 11 illustrates hysteresis as a function of the current.  
V
= 5.5V  
CC  
The hysteresis control pin appears as a 1.25 V bias voltage seen  
through a series resistance of 7 kΩ. The bias voltage changes  
20% throughout the hysteresis control range. The advantages  
of applying hysteresis in this manner are improved accuracy,  
improved stability, reduced component count, and maximum  
versatility. An external bypass capacitor is not recommended on  
the HYS pin because it impairs the latch function and often  
degrades the jitter performance of the device. As described in the  
Using/Disabling the Latch Feature section, hysteresis control  
need not compromise the latch function.  
V
= 2.5V  
CC  
0
50  
150  
250  
350  
450  
550  
650  
HYSTERESIS RESISTOR (kΩ)  
Figure 21. Hysteresis vs. RHYS Control Resistor  
MINIMUM INPUT SLEW RATE REQUIREMENT  
With the rated load capacitance and normal good PC Board  
design practice, as discussed in the Optimizing Performance  
section, these comparators should be stable at any input slew  
rate with no hysteresis. Broadband noise from the input stage is  
observed in place of the violent chattering seen with most other  
high speed comparators. With additional capacitive loading or  
poor bypassing, oscillation is observed. This oscillation is due to  
the high gain bandwidth of the comparator in combination with  
feedback parasitics in the package and PC board. In many  
applications, chattering is not harmful.  
CROSSOVER BIAS POINT  
In both op amps and comparators, rail-to-rail inputs of this type  
have a dual front-end design. Certain devices are active near the  
VCC rail and others are active near the GND rail. At some predeter-  
mined point in the common-mode range, a crossover occurs. At  
this point, normally VCC/2, the direction of the bias current reverses  
and the measured offset voltages and currents change.  
The ADCMP600/ADCMP601/ADCMP602 comparators  
slightly elaborate on this scheme. Crossover points can be found  
at approximately 0.8 V and 1.6 V.  
Rev. A | Page 12 of 16  
 
 
 
ADCMP600/ADCMP601/ADCMP602  
TYPICAL APPLICATION CIRCUITS  
5V  
0.1µF  
2.5V  
2k  
OUTPUT  
2kΩ  
ADCMP600  
0.1µF  
CMOS  
PWM  
ADCMP600  
Figure 22. Self-Biased, 50% Slicer  
OUTPUT  
INPUT  
1.25V  
±50mV  
INPUT  
1.25V  
REF  
10k  
CMOS  
10kΩ  
10kΩ  
V
DD  
2.5V TO 5V  
ADCMP601  
LE/HYS  
40kΩ  
CMOS  
100  
ADCMP600  
82pF  
Figure 23. LVDS-to-CMOS Receiver  
Figure 25. Oscillator and Pulse-Width Modulator  
2.5V TO 5V  
2.5V  
10k  
ADCMP601  
20kΩ  
20kΩ  
OUTPUT  
1.5MHz TO 30MHz  
ADCMP601  
LE/HYS  
DIGITAL  
INPUT  
74 AHC  
1G07  
LE/HYS  
82pF  
CONTROL  
VOLTAGE  
0V TO 2.5V  
HYSTERESIS  
CURRENT  
100kΩ  
100kΩ  
10k  
Figure 24. Voltage-Controlled Oscillator  
Figure 26. Hysteresis Adjustment with Latch  
Rev. A | Page 13 of 16  
 
ADCMP600/ADCMP601/ADCMP602  
OUTLINE DIMENSIONS  
2.20  
2.00  
1.80  
2.40  
2.10  
1.80  
5
1
4
3
1.35  
1.25  
1.15  
2
0.65 BSC  
1.10  
1.00  
0.90  
0.70  
0.40  
0.10  
0.80  
0.46  
0.36  
0.26  
0.22  
0.08  
SEATING  
PLANE  
0.10 MAX  
0.30  
0.15  
COPLANARITY  
0.10  
COMPLIANT TO JEDEC STANDARDS MO-203-AA  
Figure 27. 5-Lead Thin Shrink Small Outline Transistor Package (SC70)  
(KS-5)  
Dimensions shown in millimeters  
3.00  
2.90  
2.80  
5
1
4
3
3.00  
2.80  
2.60  
1.70  
1.60  
1.50  
2
0.95 BSC  
1.90  
BSC  
1.30  
1.15  
0.90  
0.20 MAX  
0.08 MIN  
1.45 MAX  
0.95 MIN  
0.55  
0.45  
0.35  
0.15 MAX  
0.05 MIN  
10°  
5°  
0°  
SEATING  
PLANE  
0.60  
BSC  
0.50 MAX  
0.35 MIN  
COMPLIANT TO JEDEC STANDARDS MO-178-AA  
Figure 28. 5-Lead Small Outline Transistor Package (SOT-23)  
(RJ-5)  
Dimensions shown in millimeters  
Rev. A | Page 14 of 16  
 
ADCMP600/ADCMP601/ADCMP602  
2.20  
2.00  
1.80  
2.40  
2.10  
1.80  
6
1
5
2
4
3
1.35  
1.25  
1.15  
0.65 BSC  
1.30 BSC  
1.00  
0.90  
0.70  
0.40  
0.10  
1.10  
0.80  
0.46  
0.36  
0.26  
0.22  
0.08  
SEATING  
PLANE  
0.10 MAX  
0.30  
0.15  
COPLANARITY  
0.10  
COMPLIANT TO JEDEC STANDARDS MO-203-AB  
Figure 29. 6-Lead Thin Shrink Small Outline Transistor Package (SC70)  
(KS-6)  
Dimensions shown in millimeters  
3.20  
3.00  
2.80  
8
1
5
4
5.15  
4.90  
4.65  
3.20  
3.00  
2.80  
PIN 1  
IDENTIFIER  
0.65 BSC  
0.95  
0.85  
0.75  
15° MAX  
1.10 MAX  
0.80  
0.55  
0.40  
0.15  
0.05  
0.23  
0.09  
6°  
0°  
0.40  
0.25  
COPLANARITY  
0.10  
COMPLIANT TO JEDEC STANDARDS MO-187-AA  
Figure 30. 8-Lead Mini Small Outline Package (MSOP)  
(RM-8)  
Dimensions shown in millimeters  
Rev. A | Page 15 of 16  
ADCMP600/ADCMP601/ADCMP602  
ORDERING GUIDE  
Model1  
Temperature Range  
−40°C to +125°C  
−40°C to +125°C  
−40°C to +125°C  
−40°C to +125°C  
−40°C to +125°C  
−40°C to +125°C  
−40°C to +125°C  
−40°C to +125°C  
−40°C to +125°C  
−40°C to +125°C  
−40°C to +125°C  
−40°C to +125°C  
Package Description  
5-Lead SOT23  
5-Lead SOT23  
5-Lead SOT23  
5-Lead SC70  
Package Option  
RJ-5  
RJ-5  
RJ-5  
KS-5  
Branding  
G0C  
G0C  
G0C  
G0C  
G0C  
G0C  
G0N  
G0N  
G0N  
GF  
ADCMP600BRJZ-R2  
ADCMP600BRJZ-RL  
ADCMP600BRJZ-REEL7  
ADCMP600BKSZ-R2  
ADCMP600BKSZ-RL  
ADCMP600BKSZ-REEL7  
ADCMP601BKSZ-R2  
ADCMP601BKSZ-RL  
ADCMP601BKSZ-REEL7  
ADCMP602BRMZ  
ADCMP602BRMZ-REEL  
ADCMP602BRMZ-REEL7  
EVAL-ADCMP600BRJZ  
EVAL-ADCMP600BKSZ  
EVAL-ADCMP601BKSZ  
EVAL-ADCMP602BRMZ  
5-Lead SC70  
5-Lead SC70  
KS-5  
KS-5  
6-Lead SC70  
6-Lead SC70  
6-Lead SC70  
KS-6  
KS-6  
KS-6  
8-Lead MSOP  
8-Lead MSOP  
8-Lead MSOP  
Evaluation Board  
Evaluation Board  
Evaluation Board  
Evaluation Board  
RM-8  
RM-8  
RM-8  
GF  
GF  
1 Z = RoHS Compliant Part.  
©2006–2011 Analog Devices, Inc. All rights reserved. Trademarks and  
registered trademarks are the property of their respective owners.  
D05914-0-1/11(A)  
Rev. A | Page 16 of 16  
 
 

相关型号:

EVAL-ADCMP602BRMZ

Rail-to-Rail, Very Fast, 2.5 V to 5.5 V
ADI

EVAL-ADCMP605BCPZ

Rail-to-Rail, Very Fast, 2.5 V to 5.5 V, Single-Supply LVDS Comparators
ADI

EVAL-ADCMP605BCPZ1

Rail-to-Rail, Very Fast, 2.5 V to 5.5 V, Single-Supply LVDS Comparators
ADI

EVAL-ADCMP607BCPZ

BOARD EVAL FOR ADCMP607 12LFCSP
ADI

EVAL-ADE5169F62EBZ

Single-Phase Energy Measurement IC with 8052 MCU, RTC, and LCD Driver
ADI

EVAL-ADE5569F62EBZ

Single-Phase Energy Measurement IC with 8052 MCU, RTC, and LCD Driver
ADI

EVAL-ADE7169F16EB

Single-Phase Energy Measurement IC with 8052 MCU, RTC and LCD driver
ADI

EVAL-ADE7169F16EBZ

Single-Phase Energy Measurement IC with 8052 MCU, RTC, and LCD Driver
ADI

EVAL-ADE7566F16EB

Single-Phase Energy Measurement IC with 8052 MCU, RTC, and LCD Driver
ADI

EVAL-ADE7569F16EB

Single-Phase Energy Measurement IC with 8052 MCU, RTC, and LCD Driver
ADI

EVAL-ADE7569F16EBZ

Single-Phase Energy Measurement IC with 8052 MCU, RTC, and LCD Driver
ADI

EVAL-ADE7752AEB

Polyphase Energy Metering IC with Pulse Output
ADI