EVAL-ADT7466EB [ADI]

dBCool Remote Thermal Controller and Voltage Monitor; dBCool远程热控制器和电压监视器
EVAL-ADT7466EB
型号: EVAL-ADT7466EB
厂家: ADI    ADI
描述:

dBCool Remote Thermal Controller and Voltage Monitor
dBCool远程热控制器和电压监视器

监视器 控制器
文件: 总48页 (文件大小:1472K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
dBCool® Remote Thermal  
Controller and Voltage Monitor  
ADT7466  
FEATURES  
GENERAL DESCRIPTION  
Monitors two analog voltages or thermistor temperature  
inputs  
One on-chip and up to two remote temperature sensors with  
series resistance cancellation  
Controls and monitors the speed of up to two fans  
Automatic fan speed control mode controls system  
cooling based on measured temperature  
Enhanced acoustic mode dramatically reduces user  
perception of changing fan speeds  
Thermal protection feature via THERM output monitors  
performance impact of Intel® Pentium® 4 processor  
thermal control circuit via PROCHOT input  
3-wire fan speed measurement  
Limit comparison of all monitored values  
SMBus 1.1 serial interface  
The ADT7466 dBCool controller is a complete thermal monitor  
and dual fan controller for noise-sensitive applications  
requiring active system cooling. It can monitor two analog  
voltages or the temperature of two thermistors, plus its own  
supply voltage. It can monitor the temperature of up to two  
remote sensor diodes, plus its own internal temperature. It can  
measure and control the speed of up to two fans so that they  
operate at the lowest possible speed for minimum acoustic  
noise. The automatic fan speed control loop optimizes fan  
speed for a given temperature. The effectiveness of the systems  
thermal solution can be monitored using the  
input  
PROCHOT  
to time and monitor the  
output of the processor.  
PROCHOT  
APPLICATIONS  
Low acoustic noise notebook PCs  
FUNCTIONAL BLOCK DIAGRAM  
V
SCL SDA ALERT  
CC  
SERIAL BUS  
INTERFACE  
8-BIT  
DRIVE1  
DAC  
ACOUSTIC  
ENHANCEMENT  
CONTROL  
V_FAN_MIN  
V_FAN_ON  
CONTROL  
ADDRESS  
POINTER  
REGISTER  
8-BIT  
DRIVE2  
DAC  
AUTOMATIC  
FAN SPEED  
CONTROL  
CONFIGURATION  
REGISTERS  
TACH1  
FAN  
THERM  
REGISTER  
TACH2  
SPEED  
MONITOR  
FANLOCK  
INTERRUPT  
MASKING  
FAN1  
ENABLE  
FAN1_ON/  
PROCHOT/  
THERM  
INTERRUPT  
STATUS  
REGISTERS  
PROCHOT  
LIMIT  
SERIES  
D1+  
D1–  
RESISTANCE  
COMPARATORS  
10-BIT  
ADC  
CANCELLATION  
INPUT  
SIGNAL  
VALUE AND  
LIMIT  
REGISTERS  
SERIES  
RESISTANCE  
CANCELLATION  
AIN1/TH1/D2–  
AIN2/TH2/D2+  
CONDITIONING  
AND  
ANALOG  
MULTIPLEXER  
BAND GAP  
REFERENCE  
BAND GAP  
TEMPERATURE  
SENSOR  
ADT7466  
GND  
REFOUT  
Figure 1.  
Protected by U.S. Patent Numbers 6,188,189; 6,169,442; 6,097,239; 5,982,221; 5,867,012.  
Rev. 0  
Information furnished by Analog Devices is believed to be accurate and reliable.  
However, no responsibility is assumed by Analog Devices for its use, nor for any  
infringements of patents or other rights of third parties that may result from its use.  
Specifications subject to change without notice. No license is granted by implication  
or otherwise under any patent or patent rights of Analog Devices. Trademarks and  
registered trademarks are the property of their respective owners.  
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.  
Tel: 781.329.4700  
Fax: 781.461.3113  
www.analog.com  
© 2005 Analog Devices, Inc. All rights reserved.  
ADT7466  
TABLE OF CONTENTS  
Specifications..................................................................................... 3  
Series Resistance Cancellation.................................................. 17  
Temperature Measurement Method........................................ 17  
Using Discrete Transistors ........................................................ 17  
Temperature Measurement Using Thermistors ..................... 19  
Reading Temperature from the ADT7466.............................. 20  
Additional ADC Functions....................................................... 21  
Limit Values ................................................................................ 21  
Alert Interrupt Behavior............................................................ 23  
Serial Bus Timing ......................................................................... 5  
Absolute Maximum Ratings............................................................ 6  
Thermal Characteristics .............................................................. 6  
ESD Caution.................................................................................. 6  
Pin Configuration and Function Descriptions............................. 7  
Typical Performance Characteristics ............................................. 8  
Functional Description.................................................................. 11  
Measurement Inputs .................................................................. 11  
Sequential Measurement ........................................................... 11  
Fan Speed Measurement and Control ..................................... 11  
Internal Registers of the ADT7466 .......................................... 11  
Theory of Operation ...................................................................... 12  
Serial Bus Interface..................................................................... 12  
Write and Read Operations....................................................... 14  
Alert Response Address (ARA)................................................ 15  
SMBus Timeout .......................................................................... 15  
Voltage Measurement ................................................................ 15  
Reference Voltage Output.......................................................... 16  
Configuration of Pin 11 and Pin 12......................................... 16  
Temperature Measurement ....................................................... 17  
THERM  
Configuring the ADT7466  
Pin as an Output......... 25  
Fan Drive ..................................................................................... 26  
PWM or Switch Mode Fan Drive............................................. 26  
Fan Speed Measurement ........................................................... 26  
Fan Start-Up Timeout................................................................ 28  
Automatic Fan Speed Control .................................................. 29  
Starting the Fan .......................................................................... 30  
XOR Test Mode............................................................................... 31  
Application Circuit......................................................................... 32  
ADT7466 Register Map................................................................. 33  
Register Details........................................................................... 35  
Outline Dimensions....................................................................... 47  
Ordering Guide .......................................................................... 47  
REVISION HISTORY  
6/05—Revision 0: Initial Version  
Rev. 0 | Page 2 of 48  
ADT7466  
SPECIFICATIONS  
TA = TMIN to TMAX, VCC = VMIN to VMAX, unless otherwise noted.1  
Table 1.  
Parameter  
Min  
Typ  
Max  
Unit Test Conditions/Comments  
POWER SUPPLY  
Supply Voltage  
Supply Current, ICC  
3.0  
3.3  
1.4  
30  
5.5  
3
70  
V
mA  
µA  
Interface inactive, ADC active  
Standby mode, digital inputs low  
TEMPERATURE-TO-DIGITAL  
CONVERTER  
Local Sensor Accuracy  
1
3
°C  
°C  
20°C ≤ TA ≤ 60°C; VCC = 3.3 V  
−40°C ≤ TA ≤ +125°C; VCC = 3.3 V  
Resolution  
0.25  
°C  
Remote Diode Sensor Accuracy  
1
3
5
°C  
°C  
°C  
20°C ≤ TA ≤ 60°C; −40°C ≤ TD ≤ +125°C; VCC = 3.3 V  
−40°C ≤TA ≤ +105°C; −40°C ≤ TD ≤ +125°C; VCC = 3.3 V  
−40°C ≤ TA ≤ +125°C; −40°C ≤ TD ≤ +125°C  
Resolution  
Remote Sensor Source Current  
0.25  
192  
72  
°C  
µA  
µA  
µA  
kΩ  
High level  
Mid level  
Low level  
12  
Series Resistance Cancellation  
0
2
Maximum resistance in series with thermal diode that can be  
cancelled out  
THERMISTOR-TO-DIGITAL CONVERTER  
Temperature Range  
30  
100  
°C  
Range over which specified accuracy is achieved. Wider range  
can be used with less accuracy.  
Resolution  
Accuracy  
0.25  
2
°C  
°C  
Using specified thermistor and application circuit over specified  
temperature range  
ANALOG-TO-DIGITAL CONVERTER  
Input Voltage Range  
Total Unadjusted Error (TUE)  
Differential Nonlinearity (DNL)  
Power Supply Sensitivity  
Conversion Time (AIN Input)  
Conversion Time (Local  
Temperature)  
0
VREF  
2.5  
1
V
%
LSB  
%/V  
ms  
ms  
VREF = 2.25V  
1
1
8.30  
8.63  
8.65  
8.99  
Averaging enabled  
Averaging enabled  
Conversion Time (Remote  
Temperature)  
35.22  
36.69  
ms  
Averaging enabled  
Conversion Time (VCC)  
Total Monitoring Cycle Time  
7.93  
68.38  
8.26  
71.24  
ms  
ms  
Averaging enabled  
Averaging enabled, Pin 11 and Pin 12 configured for AIN/TH  
monitoring (see Table 15)  
Total Monitoring Cycle Time  
87  
90.63  
ms  
Averaging enabled, Pin 11 and Pin 12 configured for REM2  
monitoring (see Table 15)  
FAN RPM-TO-DIGITAL CONVERTER  
Accuracy  
4
%
Full-Scale Count  
65,535  
Nominal Input RPM  
109  
329  
5000  
10000  
RPM Fan count = 0xBFFF  
RPM Fan count = 0x3FFF  
RPM Fan count = 0x0438  
RPM Fan count = 0x021C  
kHz  
Internal Clock Frequency  
78.64 81.92  
85.12  
Rev. 0 | Page 3 of 48  
 
ADT7466  
Parameter  
Min  
Typ  
Max  
Unit Test Conditions/Comments  
DRIVE OUTPUTS (DRIVE1, DRIVE2)  
Output Voltage Range  
Output Source Current  
Output Sink Current  
DAC Resolution  
0–2.2  
2
0.5  
V
Digital input = 0x00 to 0xFF  
mA  
mA  
Bits  
Bits  
LSB  
LSB  
%
8
8
Monotonicity  
Differential Nonlinearity  
Integral Nonlinearity  
Total Unadjusted Error  
1
5
1
IL = 2 mA  
REFERENCE VOLTAGE OUTPUT  
(REFOUT)  
Output Voltage  
Output Source Current  
Output Sink Current  
2.226 2.25  
2.288  
10  
0.6  
V
mA  
mA  
OPEN-DRAIN SERIAL DATA BUS  
OUTPUT (SDA)  
Output Low Voltage (VOL)  
High Level Output Current (IOH)  
0.4  
1
V
µA  
IOUT = −4.0 mA, VCC = 3.3 V  
VOUT = VCC  
0.1  
DIGITAL INPUTS (SCL, SDA, TACH  
INPUTS, PROCHOT)  
Input High Voltage (VIH)  
Input Low Voltage (VIL)  
Hysteresis  
2.0  
V
V
V
0.8  
1
0.5  
DIGITAL INPUT CURRENT (TACH  
INPUTS, PROCHOT)  
Input High Current (IIH)  
Input Low Current (IIL)  
Input Capacitance (IN)  
−1  
µA  
µA  
pF  
VIN = VCC  
VIN = 0  
20  
OPEN-DRAIN DIGITAL OUTPUTS  
(ALERT, FANLOCK, FAN1_ON/THERM)  
Output Low Voltage (VOL)  
High Level Output Current (IOH)  
SERIAL BUS TIMING 2  
0.4  
1
V
µA  
IOUT = −4.0 mA, VCC = 3.3 V  
VOUT =VCC  
0.1  
Clock Frequency (fSCLK  
Glitch Immunity (tSW)  
)
400  
50  
kHz  
ns  
µs  
µs  
µs  
µs  
µs  
ns  
ns  
ns  
Ms  
See Figure 2  
See Figure 2  
See Figure 2  
See Figure 2  
See Figure 2  
See Figure 2  
See Figure 2  
See Figure 2  
Bus Free Time (tBUF  
Start Setup Time (tSU;STA  
Start Hold Time (tHD;STA  
SCL Low Time (tLOW  
SCL High Time (tHIGH  
)
1.3  
0.6  
0.6  
1.3  
0.6  
)
)
)
)
SCL, SDA Rise Time (tr)  
SCL, SDA Fall Time (tf )  
Data Setup Time (tSU;DAT  
1000  
300  
See Figure 2  
See Figure 2  
Can be optionally disabled  
)
100  
25  
Detect Clock Low Timeout (tTIMEOUT  
)
64  
1 All voltages are measured with respect to GND, unless otherwise specified. Typical values are at TA = 25°C and represent the most likely parametric norm. Logic inputs  
accept input high voltages up to 5 V even when the device is operating at supply voltages below 5 V. Timing specifications are tested at logic levels of VIL = 0.8 V for a  
falling edge and at VIH = 2.0 V for a rising edge.  
2 Guaranteed by design, not production tested.  
Rev. 0 | Page 4 of 48  
ADT7466  
SERIAL BUS TIMING  
tR  
tF  
tHD;STA  
tLOW  
SCL  
SDA  
tHD;STA  
tHD;DAT  
tHIGH  
tSU;STA  
tSU;STO  
tSU;DAT  
tBUF  
P
S
S
P
Figure 2. Diagram for Serial Bus Timing  
Rev. 0 | Page 5 of 48  
 
ADT7466  
ABSOLUTE MAXIMUM RATINGS  
Table 2.  
Stresses greater than those listed under Absolute Maximum  
Ratings may cause permanent damage to the device. This is a  
stress rating only and functional operation of the device at these  
or any other conditions above those indicated in the operational  
section of this specification is not implied. Exposure to absolute  
maximum rating conditions for extended periods may affect  
device reliability.  
Parameter  
Rating  
Positive Supply Voltage (VCC)  
Voltage on Any Other Pin  
Input Current at Any Pin  
Package Input Current  
6.5 V  
−0.3 V to 6.5 V  
5 mA  
20 mA  
Maximum Junction Temperature (TJ max)  
Storage Temperature Range  
Lead Temperature, Soldering:  
IR Peak Reflow Temperature  
Lead Temperature (10 sec)  
ESD Rating  
150°C  
−65°C to +150°C  
THERMAL CHARACTERISTICS  
16-Lead QSOP Package:  
θJA = 105°C/W  
220°C  
300°C  
2000 V  
θJC = 39°C/W  
ESD CAUTION  
ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on  
the human body and test equipment and can discharge without detection. Although this product features  
proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy  
electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degrada-  
tion or loss of functionality.  
Rev. 0 | Page 6 of 48  
 
 
ADT7466  
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS  
DRIVE1  
TACH1  
DRIVE2  
TACH2  
GND  
1
2
3
4
5
6
7
8
16 SCL  
15 SDA  
14 ALERT  
13 REFOUT  
12 AIN2/TH2/D2+  
11 AIN1/TH1/D2–  
10 D1+  
ADT7466  
TOP VIEW  
(Not to Scale)  
V
CC  
FAN1_ON/PROCHOT/THERM  
FANLOCK  
9
D1–  
Figure 3. Pin Configuration  
Table 3. Pin Function Descriptions  
Pin No. Mnemonic Type  
Description  
1
2
3
4
DRIVE1  
TACH1  
DRIVE2  
TACH2  
Analog  
Output  
Digital  
Input  
Analog  
Output  
Digital  
Input  
Output of 8-Bit DAC Controlling Fan 1 Speed.  
Fan Tachometer Input to Measure Speed of Fan 1.  
Output of 8-Bit DAC Controlling Fan 2 Speed.  
Fan Tachometer Input to Measure Speed of Fan 2.  
5
6
GND  
VCC  
Ground  
Power  
supply  
Ground Pin for Analog and Digital Circuitry.  
3.3 V Power Supply. VCC is also monitored through this pin.  
7
FAN1_ON/ PROCHOT/ Digital I/O  
THERM  
If configured as FAN1_ON, this pin is the open-drain control signal output for the dc-dc  
converter. Active (high) when DRIVE1 > V_FAN_MIN.  
If configured as PROCHOT, the input can be connected to the PROCHOT output of the  
Intel Pentium 4 processor to time and monitor PROCHOT assertions.  
If configured as THERM, this pin is the interrupt output to flag critical thermal events.  
8
FANLOCK  
D1−  
Digital  
Output  
Analog  
Input  
Open-Drain Digital Output. This output is asserted (low) when either of the fans stall or  
fail to spin up.  
Cathode Connection to Thermal Diode 1.  
9
10  
11  
12  
13  
14  
D1+  
Analog  
Input  
Analog  
input  
Analog  
Input  
Analog  
Output  
Anode Connection to Thermal Diode 1.  
AIN1/TH1/D2−  
AIN2(TH2)/D2+  
REFOUT  
0 V to 2.25 V Analog Input. Can be reconfigured as thermistor input or as a cathode  
connection to Thermal Diode 2. Configured for thermistor connection by default.  
0 V to 2.25 V Analog Input. Can be reconfigured as thermistor input or as an anode  
connection to Thermal Diode 2. Configured for thermistor connection by default.  
2.25 V Reference Voltage Output, 20 mA maximum output current.  
ALERT  
Digital  
Output  
Open-Drain Digital Output. The SMBus ALERT pin alerts the system to out-of-limit events  
such as a failed fan, overtemperature, or out-of-limit analog measurement.  
15  
16  
SDA  
SCL  
Digital I/O  
Digital  
Input  
Open-Drain Digital I/O. SMBus bidirectional serial data. Requires SMBus pull-up resistor.  
Open-Drain Digital Input. SMBus serial clock input. Requires SMBus pull-up resistor.  
Rev. 0 | Page 7 of 48  
 
ADT7466  
TYPICAL PERFORMANCE CHARACTERISTICS  
20  
0
–10  
–20  
–30  
–40  
–50  
–60  
–70  
10  
D+ TO GND  
DEVICE 1  
DEVICE 2  
0
–10  
–20  
DEVICE 3  
D+ TO V  
CC  
–30  
–40  
–50  
–60  
0
20  
40  
60  
80  
100  
0
5
10  
15  
20  
25  
LEAKAGE RESISTANCE (M)  
CAPACITANCE (nF)  
Figure 4. Temperature Error vs. PCB Track Resistance  
Figure 7. Temperature Error vs. Capacitance Between D+ and D−  
20  
15  
10  
5
40  
35  
100mV  
30  
25  
20  
15  
10  
100mV  
250mV  
0
60mV  
5
–5  
–10  
0
40mV  
–5  
0
1
2
3
4
5
6
0
1
2
3
4
5
6
NOISE FREQUENCY (MHz)  
NOISE FREQUENCY (MHz)  
Figure 5. Remote Temperature Error vs. Power Supply Noise Frequency  
Figure 8. Remote Temperature Error vs. Common-Mode Noise Frequency  
35  
30  
25  
20  
15  
90  
80  
70  
60  
50  
40  
30  
20  
10  
250mV  
5
0
–5  
100mV  
60mV  
100mV  
–10  
10  
0
–15  
–20  
40mV  
–10  
0
1
2
3
4
5
6
0
1
2
3
4
5
6
NOISE FREQUENCY (MHz)  
NOISE FREQUENCY (MHz)  
Figure 6. Local Temperature Error vs. Power Supply Noise Frequency  
Figure 9. Remote Temperature Error vs. Differential Mode Noise Frequency  
Rev. 0 | Page 8 of 48  
 
ADT7466  
7
6
5
4
3
2
1
0
140  
120  
100  
80  
EXTERNAL  
DEVICE 2  
DEVICE 3  
DEVICE 1  
INTERNAL  
60  
40  
20  
0
3.0 3.2 3.4 3.6 3.8 4.0 4.2 4.4 4.6 4.8 5.0 5.2 5.4  
(V)  
0
10  
20  
30  
TIME (s)  
40  
50  
60  
V
DD  
Figure 13. Response to Thermal Shock  
Figure 10. Standby Supply Current vs. Supply Voltage  
1.00  
0.99  
0.98  
0.97  
0.96  
0.95  
0.94  
0.93  
0.92  
0.91  
0.90  
0.89  
16  
14  
12  
10  
8
DEVICE 1  
DEVICE 3  
DEVICE 1  
DEVICE 3  
6
DEVICE 2  
4
DEVICE 2  
2
0
3.0 3.2 3.4 3.6 3.8 4.0 4.2 4.4 4.6 4.8 5.0 5.2 5.4  
(V)  
0
50  
100  
150  
200  
250  
300  
350  
400  
V
SCL FREQUENCY (kHz)  
DD  
Figure 11. Standby Current vs. Clock Frequency  
Figure 14. Supply Current vs. Supply Voltage  
120  
100  
80  
2
1
HIGH SPEC  
0
60  
–1  
–2  
–3  
–4  
–5  
–6  
MEAN  
40  
20  
0
–20  
–40  
LOW SPEC  
–40  
–20  
0
20  
40  
60  
80  
100  
120  
–40  
0
20  
40  
60  
85  
105  
125  
ACTUAL TEMPERATURE (°C)  
TEMPERATURE (°C)  
Figure 12. Pentium 4 Temperature Measurement vs. ADT7466 Reading  
Figure 15. Local Temperature Error  
Rev. 0 | Page 9 of 48  
ADT7466  
2
1
HIGH SPEC  
MEAN  
0
–1  
–2  
–3  
–4  
LOW SPEC  
105 125  
–5  
–40  
0
20  
40  
60  
85  
TEMPERATURE (°C)  
Figure 16. Remote Temperature Error  
Rev. 0 | Page 10 of 48  
ADT7466  
FUNCTIONAL DESCRIPTION  
The ADT7466 is a complete thermal monitor and dual fan  
controller for any system requiring monitoring and cooling.  
The device communicates with the system via a serial system  
management bus (SMBus). The serial data line (SDA, Pin 15) is  
used for reading and writing addresses and data. The input line,  
(SCL, Pin 16) is the serial clock. All control and programming  
functions of the ADT7466 are performed over the serial bus. In  
The device also accepts input from an on-chip band gap  
temperature sensor that monitors system ambient temperature.  
Power is supplied to the chip via Pin 6. The system also  
monitors VCC through this pin. It is normally connected to a  
3.3 V supply. It can, however, be connected to a 5 V supply and  
monitored without going over range.  
addition, an  
conditions.  
output is provided to indicate out-of-limit  
ALERT  
SEQUENTIAL MEASUREMENT  
When the ADT7466 monitoring sequence is started, it  
sequentially cycles through the measurement of analog inputs  
and the temperature sensors. Measured values from these  
inputs are stored in value registers, which can be read out over  
the serial bus, or can be compared with programmed limits  
stored in the limit registers. The results of out of limit  
comparisons are stored in the status registers, which can be read  
over the serial bus to flag out-of-limit conditions.  
MEASUREMENT INPUTS  
The device has three measurement inputs, two for voltage and  
one for temperature. It can also measure its own supply voltage  
and can measure ambient temperature with its on-chip  
temperature sensor.  
Pin 11 and Pin 12 are analog inputs with an input range of 0 V  
to 2.25 V. They can easily be scaled for other input ranges by  
using external attenuators. These pins can also be configured  
for temperature monitoring by using thermistors or a second  
remote diode temperature measurement.  
FAN SPEED MEASUREMENT AND CONTROL  
The ADT7466 has two tachometer inputs for measuring the  
speed of 3-wire fans, and it has two 8-bit DACs to control the  
speed of two fans. The temperature measurement and fan speed  
control can be linked in an automatic control loop, which can  
operate without CPU intervention to maintain system operating  
temperature within acceptable limits. The enhanced acoustics  
feature ensures that fans operate at the minimum possible speed  
consistent with temperature control, and change speed  
gradually. This reduces the users perception of changing fan  
speed.  
The ADT7466 can simultaneously monitor the local  
temperature, the remote temperature by using a discrete  
transistor, and two thermistor temperatures.  
Remote temperature sensing is provided by the D+ and D−  
inputs, to which diode connected, remote temperature sensing  
transistors such as a 2N3904 or CPU thermal diode can be  
connected.  
INTERNAL REGISTERS OF THE ADT7466  
Temperature sensing using thermistors is carried out by placing  
the thermistor in series with a resistor. The excitation voltage is  
provided by the REFOUT pin.  
Table 4 provides brief descriptions of the ADT7466s principal  
internal registers. More detailed information on the function of  
each register is given in Table 30 to Table 72.  
Table 4. Internal Register Summary  
Register  
Description  
Configuration  
Address Pointer  
These registers provide control and configuration of the ADT7466 including alternate pinout functionality.  
This register contains the address that selects one of the other internal registers. When writing to the ADT7466, the  
first byte of data is always a register address, which is written to the address pointer register.  
Status  
These registers provide status of each limit comparison and are used to signal out-of-limit conditions on the  
temperature, voltage, or fan speed channels. Whenever a status bit is set, the ALERT output (Pin 14) goes low.  
Interrupt Mask  
Value and Limit  
These registers allow interrupt sources to be masked so that they do not affect the ALERT output.  
The results of analog voltage inputs, temperature, and fan speed measurements are stored in these registers, along  
with their limit values.  
Offset  
These registers allow each temperature channel reading to be offset by a twos complement value written to these  
registers.  
PROCHOT Status  
This register allows the ADT7466 to monitor and time any PROCHOT events gauging system performance.  
These registers program the starting temperature for each fan under automatic fan speed control.  
TMIN  
TRANGE  
These registers program the temperature-to-fan speed control slope in automatic fan speed control mode for each  
fan drive output.  
Enhance Acoustics  
This register sets the step size for fan drive changes in AFC mode to minimize acoustic noise.  
Rev. 0 | Page 11 of 48  
 
 
ADT7466  
THEORY OF OPERATION  
write operation is limited only by what the master and slave  
devices can handle.  
SERIAL BUS INTERFACE  
The serial system management bus (SMBus) is used to control  
the ADT7466. The ADT7466 is connected to this bus as a slave  
device under the control of a master controller.  
When all data bytes have been read or written, stop conditions  
are established. In write mode, the master pulls the data line  
high during the 10th clock pulse to assert a stop condition. In  
read mode, the master device overrides the acknowledge bit by  
pulling the data line high during the low period before the  
ninth clock pulse. This is known as No Acknowledge. The  
master takes the data line low during the low period before the  
10th clock pulse, and then high during the 10th clock pulse to  
assert a stop condition.  
The ADT7466 has an SMBus timeout feature. When this is  
enabled, the SMBus times out after typically 25 ms of no  
activity. However, this feature is enabled by default. Bit 5 of  
Configuration Register 1 (0x00) should be set to 1 to disable  
this feature.  
The ADT7466 supports optional packet error checking (PEC).  
It is triggered by supplying the extra clock pulses for the PEC  
byte. The PEC byte is calculated using CRC-8. The frame check  
sequence (FCS) conforms to CRC-8 by the polynomial  
Any number of bytes of data can be transferred over the serial  
bus in one operation, but it is not possible to mix read and write  
in one operation, because the type of operation is determined at  
the beginning and subsequently cannot be changed without  
starting a new operation.  
C x = x8 + x2 + x1+1  
( )  
Consult the SMBus Specifications Rev. 1.1 for more information  
(www.smbus.org).  
ADT7466 write operations contain either one or two bytes, and  
read operations contain one byte, and perform the following  
functions.  
The ADT7466 has a 7-bit serial bus address, which is fixed at  
1001100.  
To write data to one of the device data registers or read data  
from it, the address pointer register must be set so that the  
correct data register is addressed, and data can be written to  
that register or read from it. The first byte of a write operation  
always contains an address that is stored in the address pointer  
register. If data is to be written to the device, the write operation  
contains a second data byte that is written to the register  
selected by the address pointer register. This is shown in  
Figure 17. The device address is sent over the bus followed by  
The serial bus protocol operates as follows:  
The master initiates data transfer by establishing a start condition,  
defined as a high-to-low transition on the serial data line SDA  
while the serial clock line SCL remains high. This indicates that  
an address/data stream follows. All slave peripherals connected  
to the serial bus respond to the start condition, and shift in the  
next 8 bits, consisting of a 7-bit address (MSB first) and a R/  
bit, which determines the direction of the data transfer, that is,  
whether data is written to or read from the slave device.  
W
R/ set to 0. This is followed by two data bytes. The first data  
W
byte is the address of the internal data register to be written to,  
which is stored in the address pointer register. The second data  
byte is the data to be written to the internal data register.  
The address of the ADT7466 is set at 1001100. Since the address  
must always be followed by a write bit (0) or a read bit (1), and  
data is generally handled in 8-bit bytes, it may be more conven-  
ient to think that the ADT7466 has an 8-bit write address of  
10011000 (0x98) and an 8-bit read address of 10011001 (0x99).  
The peripheral whose address corresponds to the transmitted  
address responds by pulling the data line low during the low  
period before the 9th clock pulse, known as the acknowledge  
bit. All other devices on the bus now remain idle while the  
selected device waits for data to be read from or written to it. If  
When reading data from a register, there are two possibilities.  
If the ADT7466 address pointer register value is unknown or  
not the desired value, it is necessary to first set it to the correct  
value before data can be read from the desired data register.  
This is done by performing a write to the ADT7466 as before,  
but only the data byte containing the register address is sent  
since data is not to be written to the register. This is shown in  
Figure 18.  
the R/ bit is 0, the master writes to the slave device. If the  
W
R/ bit is 1, the master reads from the slave device.  
W
A read operation is then performed consisting of the serial bus  
Data is sent over the serial bus in sequences of 9 clock pulses,  
8 bits of data followed by an acknowledge bit from the slave  
device. Transitions on the data line must occur during the low  
period of the clock signal and remain stable during the high  
period, because a low-to-high transition when the clock is high  
may be interpreted as a stop signal. The number of data bytes  
that can be transmitted over the serial bus in a single read or  
address, R/ bit set to 1, followed by the data byte read from  
W
the data register. This is shown in Figure 19.  
If the address pointer register is known to already be at the  
desired address, data can be read from the corresponding data  
register without first writing to the address pointer register, so  
the procedure in Figure 18 can be omitted.  
Rev. 0 | Page 12 of 48  
 
ADT7466  
1
9
1
9
SCL  
SDA  
1
0
0
1
1
0
0
R/W  
D7  
D6  
D5  
D4  
D3  
D2  
D1  
D0  
START BY  
MASTER  
ACK. BY  
ADT7466  
ACK. BY  
ADT7466  
FRAME 1  
SERIAL BUS ADDRESS BYTE  
FRAME 2  
ADDRESS POINTER REGISTER BYTE  
1
9
SCL (CONTINUED)  
SDA (CONTINUED)  
D7  
D6  
D5  
D4  
D3  
D2  
D1  
D0  
ACK. BY STOP BY  
ADT7466 MASTER  
FRAME 3 DATA BYTE  
Figure 17. Writing a Register Address to the Address Pointer Register, then Writing Data to the Selected Register  
1
9
1
9
SCL  
SDA  
1
0
0
1
1
0
0
R/W  
D7  
D6  
D5  
D4  
D3  
D2  
D1  
D0  
START BY  
MASTER  
ACK. BY  
ADT7466  
ACK. BY STOP BY  
ADT7466 MASTER  
FRAME 1  
SERIAL BUS ADDRESS BYTE  
FRAME 2  
ADDRESS POINTER REGISTER BYTE  
Figure 18. Writing to the Address Pointer Register Only  
1
1
9
1
9
SCL  
0
0
1
1
0
0
R/W  
D7  
D6  
D5  
D4  
D3  
D2  
D1  
D0  
SDA  
START BY  
ACK. BY  
ADT7466  
NO ACK. BY STOP BY  
MASTER MASTER  
MASTER  
FRAME 1  
SERIAL BUS ADDRESS BYTE  
FRAME 2  
ADDRESS POINTER REGISTER BYTE  
Figure 19. Reading Data from a Previously Selected Register  
Although it is possible to read a data byte from a data register  
without first writing to the address pointer register if the  
address pointer register is already at the correct value, it is not  
possible to write data to a register without writing to the address  
pointer register, because the first data byte of a write is always  
written to the address pointer register.  
In addition to supporting the send byte and receive byte  
protocols, the ADT7466 also supports the read byte protocol  
(see the SMBus Specifications Rev. 1.1 for more information).  
If it is required to perform several read or write operations in  
succession, the master can send a repeat start condition instead  
of a stop condition to begin a new operation.  
Rev. 0 | Page 13 of 48  
ADT7466  
Write Byte  
WRITE AND READ OPERATIONS  
In this operation, the master device sends a command byte and  
one data byte to the slave device, as follows:  
The SMBus specification defines several protocols for different  
types of write and read operations. The protocols used in the  
ADT7466 are discussed in the following sections. The following  
abbreviations are used in the diagrams:  
1. The master device asserts a start condition on SDA.  
2. The master sends the 7-bit slave address followed by the  
write bit (low).  
S—Start  
P—Stop  
R—Read  
W—Write  
A—Acknowledge  
3. The addressed slave device asserts ACK on SDA.  
4. The master sends a register address.  
5. The slave asserts ACK on SDA.  
A
—No Acknowledge  
Write Operations  
6. The master sends a data byte.  
The ADT7466 uses the send byte and write byte protocols.  
7. The slave asserts ACK on SDA.  
Send Byte  
In this operation, the master device sends a single command  
byte to a slave device, as follows:  
8. The master asserts a stop condition on SDA to end the  
transaction.  
1. The master device asserts a start condition on SDA.  
This is shown in Figure 21.  
2. The master sends the 7-bit slave address followed by the  
write bit (low).  
1
2
3
4
5
6
7
8
SLAVE  
ADDRESS  
REGISTER  
ADDRESS  
S
W
A
A
DATA  
A
P
3. The addressed slave device asserts ACK on SDA.  
4. The master sends a register address.  
5. The slave asserts ACK on SDA.  
Figure 21. Single-Byte Write to a Register  
Read Operations  
The ADT7466 uses the following SMBus read protocols.  
6. The master asserts a stop condition on SDA and the  
transaction ends.  
Receive Byte  
This is useful when repeatedly reading a single register. The  
register address needs to have been set up previously.  
For the ADT7466, the send byte protocol is used to write a  
register address to RAM for a subsequent single-byte read from  
the same address. This is shown in Figure 20.  
In this operation, the master device receives a single byte from a  
slave device, as follows:  
1
2
3
4
5
6
1. The master device asserts a start condition on SDA.  
SLAVE  
ADDRESS  
REGISTER  
ADDRESS  
S
W
A
A
P
2. The master sends the 7-bit slave address followed by the  
read bit (high).  
Figure 20. Setting a Register Address for Subsequent Read  
3. The addressed slave device asserts ACK on SDA.  
4. The master receives a data byte.  
If it is required to read data from the register immediately after  
setting up the address, the master can assert a repeat start con-  
dition immediately after the final ACK and carry out a single-  
byte read without asserting an intermediate stop condition.  
5. The master asserts NO ACK on SDA.  
6. The master asserts a stop condition on SDA and the  
transaction ends.  
For the ADT7466, the receive byte protocol is used to read a  
single byte of data from a register whose address was set  
previously by a send byte or write byte operation.  
1
2
3
4
5
6
SLAVE  
ADDRESS  
S
R
A
DATA  
A
P
Figure 22. Single-Byte Read from a Register  
Rev. 0 | Page 14 of 48  
 
 
 
ADT7466  
produces an output of 3/4 full scale (decimal 768 or 0x300) for  
the nominal supply voltage, and so has adequate headroom to  
cope with overvoltages.  
ALERT RESPONSE ADDRESS (ARA)  
ARA is a feature of SMBus devices that allows an interrupting  
device to identify itself to the host when multiple devices exist  
Table 9 shows the input ranges of the analog inputs and the  
output codes of the ADC.  
on the same bus. The  
output can be used as an interrupt  
ALERT  
output, or it can be used as an  
. One or more outputs can  
ALERT  
Table 6. Voltage Measurement Registers  
be connected to a common  
line connected to the  
ALERT  
line goes low, the following occurs:  
Register  
Description  
AIN1 reading  
AIN2 reading  
VCC reading  
Default  
0x00  
0x00  
master. If a device’s  
ALERT  
0x0A  
0x0B  
0x0C  
1.  
is pulled low.  
ALERT  
0x00  
2. The master initiates a read operation and sends the alert  
response address (ARA = 0001 100). This is a general call  
address, which must not be used as a specific device  
address.  
Associated with each voltage measurement channel are high  
and low limit registers. Exceeding the programmed high or low  
limit causes the appropriate status bit to be set. Exceeding either  
3. The device whose  
output is low responds to the  
ALERT  
limit can also generate  
interrupts.  
ALERT  
alert response address, and the master reads its device  
address. The address of the device is now known, and it  
can be interrogated in the usual way.  
Table 7. Voltage Measurement Limit Registers  
Register  
0x14  
0x15  
0x16  
0x17  
Description  
Default  
0x00  
0xFF  
0x00  
0xFF  
4. If more than one devices  
output is low, the one  
ALERT  
AIN1 low limit  
AIN1 high limit  
AIN2 low limit  
AIN2 high limit  
VCC low limit  
with the lowest device address has priority, in accordance  
with normal SMBus arbitration.  
5. Once the ADT7466 responds to the alert response address,  
0x18  
0x19  
0x00  
0xFF  
the master must read the status registers, the  
cleared only if the error condition no longer exists.  
is  
ALERT  
VCC high limit  
SMBus TIMEOUT  
When the ADC is running, it samples and converts a voltage  
input in 1 ms, and averages 16 conversions to reduce noise.  
Therefore a measurement on each input takes nominally 16 ms.  
The ADT7466 includes an SMBus timeout feature. If there is no  
SMBus activity for 25 ms, the ADT7466 assumes that the bus is  
locked, and it releases the bus. This prevents the device from  
locking or holding the SMBus expecting data. Some SMBus  
controllers cannot handle the SMBus timeout feature, so they  
are disabled.  
Turn Off Averaging  
For each voltage measurement read from a value register, 16  
readings have actually been made internally and the results  
averaged, before being placed into the value register. There can  
be an instance where faster conversions are required. Setting  
Bit 4 of Configuration Register 2 (0x01) turns averaging off.  
This effectively gives a reading 16 times faster (1 ms), but as a  
result the reading can be noisier.  
Table 5. Configuration Register 1—Register 0x00  
Bit Address and Value  
Description  
<5> TODIS = 0  
<5> TODIS = 1  
SMBus timeout enabled (default)  
SMBus timeout disabled  
Single-Channel ADC Conversions  
VOLTAGE MEASUREMENT  
Setting Bit 3 of Configuration Register 4 (0x03) places the  
ADT7466 into single-channel ADC conversion mode. In this  
mode, the ADT7466 can be made to read a single voltage channel  
only. If the internal ADT7466 clock is used, the selected input is  
read every 1 ms. The appropriate ADC channel is selected by  
writing to Bits 2:0 of Configuration Register 4 (0x03).  
The ADT7466 has two external voltage measurement channels.  
Pin 11 and Pin 12 are analog inputs with a range of 0 V to  
2.25 V. It can also measure its own supply voltage, VCC. The VCC  
supply voltage measurement is carried out through the VCC pin  
(Pin 6). Setting Bit 6 of Configuration Register 1 (0x00) allows a  
5 V supply to power the ADT7466 and be measured without  
overranging the VCC measurement channel.  
Table 8. Single-Channel ADC Conversions  
Bits 2:0, Reg. 0x03  
Channel Selected  
A/D Converter  
000  
001  
010  
AIN1  
AIN2  
VCC  
All analog inputs are multiplexed into the on-chip, successive  
approximation, analog-to-digital converter. This has a resolution  
of 10 bits. The basic input range is 0 V to 2.25 V, but the VCC  
input has built in attenuators to allow measurement of 3.3 V or  
5 V. To allow for the tolerance of the supply voltage, the ADC  
Rev. 0 | Page 15 of 48  
 
ADT7466  
appropriate bits in the configuration registers. Bits 6:7 of  
Configuration Register 3 (0x02) configure the device for either  
analog inputs or thermistor inputs. Bit 7 of Configuration  
Register 2 (0x01) configures Pin 11 and Pin 12 for the  
connection of a second thermal diode. Bits 2:3 of Interrupt  
Status Register 2 (0x11) indicate either an open or short circuit  
on Thermal Diode 1 and Diode 2 inputs. Bits 4:5 of Interrupt  
Status Register 2 (0x11) indicate either an open or short circuit  
on TH1 and TH2 inputs. It is advisable to mask interrupts on  
diode open/short alerts when in thermistor monitoring mode  
and to mask interrupts on thermistor open/short alerts when in  
REM2 mode.  
REFERENCE VOLTAGE OUTPUT  
The ADT7466 has a reference voltage of 2.25 V, which is  
available on Pin 13 of the device. It can be used for scaling and  
offsetting the analog inputs to give different voltage ranges. It  
can also be used as an excitation voltage for a thermistor when  
the analog inputs are configured as thermistor inputs. See the  
Temperature Measurement section for more details.  
CONFIGURATION OF PIN 11 AND PIN 12  
Pin 11 and Pin 12 can be used for analog inputs, thermistor  
inputs, or connecting a second remote thermal diode. The  
ADT7466 is configured for thermistor connection by default.  
The device is configured for the different modes by setting the  
Table 9. A-to-D Output Code vs. VIN  
VCC 3.3 V  
VCC 5 V  
AIN  
Decimal  
Binary  
<0.0172  
<0.026  
<0.0088  
0
1
2
3
00000000  
00000001  
00000010  
00000011  
01000000  
10000000  
11000000  
11111100  
11111101  
11111110  
11111111  
0.017–0.034  
0.034–0.052  
0.052–0.069  
1.110–1.127  
2.220–2.237  
3.3–3.347  
4.371–4.388  
4.388–4.405  
4.405–4.423  
>4.423  
0.026–0.052  
0.052–0.078  
0.078–0.104  
1.667–1.693  
3.333–3.359  
5–5.026  
0.0088–0.0176  
0.0176–0.0264  
0.0264–0.0352  
0.563–0.572  
1.126–1.135  
1.689–1.698  
2.218–2.226  
2.226–2.235  
2.235–2.244  
>2.244  
64 (¼ scale)  
128 (½ scale)  
192 (¾ scale)  
252  
253  
254  
6.563–6.589  
6.589–6.615  
6.615–6.641  
>6.634  
255  
Table 10. Mode Configuration Summary  
Configuration  
Register Settings  
Mode  
Limits  
Alerts1  
Description  
Thermistor Mode  
Default mode. Mask interrupts on diode NC.  
(Set Bits 2:3 of Reg. 0x13.)  
TH1  
TH2  
Register 0x02  
Bit 7 = 1  
Register 0x02  
Bit 6 = 1  
Low: Reg 0x14  
High: Reg 0x15  
Low: Reg 0x16  
High: Reg 0x17  
OOL: Reg. 0x10, Bit 6  
NC: Reg. 0x11, Bit 4  
OOL: Reg. 0x10, Bit 5  
NC: Reg. 0x11, Bit 5  
AIN Mode  
AIN1  
Ensure that AFC is not on. (Clear Bits 0:1 of  
AFC Configuration Register 1, 0x05.)  
Register 0x 02  
Bit 7 = 0  
Register 0x02  
Bit 6 = 0  
Low: Reg 0x14  
High: Reg 0x15  
Low: Reg 0x16  
High: Reg 0x17  
Low: Reg 0x14  
High: Reg 0x15  
OOL: Reg. 0x10, Bit 6  
OOL: Reg. 0x10, Bit 5  
AIN2  
Remote 2 Diode Mode Register 0x01  
Bit 7 = 1  
OOL: Reg. 0x10, Bit 6 Mask interrupts on thermistor NC. (Set  
Bits 4:5 of Reg. 0x13) and AIN2 (Bit 5 of  
Reg. 0x12.)  
NC: Reg. 0x11, Bit 3  
1 OOL = Out of limit. NC = No connection.  
Rev. 0 | Page 16 of 48  
 
ADT7466  
collector is not grounded, and should be linked to the base. To  
prevent ground noise from interfering with the measurement,  
the more negative terminal of the sensor is not referenced to  
ground but is biased above ground by an internal diode at the  
D– input. If the sensor is operating in an extremely noisy  
environment, C1 may optionally be added as a noise filter. Its  
value should never exceed 1000 pF. See the Layout  
TEMPERATURE MEASUREMENT  
The ADT7466 has two dedicated temperature measurement  
channels, one for measuring the temperature of an on-chip  
band gap temperature sensor, and one for measuring the  
temperature of a remote diode, usually located in the CPU. In  
addition, the analog input channels, AIN1 and AIN2, can be  
reconfigured to measure the temperature of a second diode by  
setting Bit 7 of Configuration Register 2 (0x01), or to measure  
temperature using thermistors by setting Bit 6 and/or Bit 7 of  
Configuration Register 3 (0x02).  
Considerations section for more information on C1.  
To measure ΔVBE, the operating current through the sensor is  
switched between three related currents. Figure 24 shows N1 × I  
and N2 × I as different multiples of the current I. The currents  
through the temperature diode are switched between I and  
N1 × I, giving ΔVBE1, and then between I and N2 × I, giving  
ΔVBE2. The temperature can then be calculated using the two  
ΔVBE measurements. This method can also cancel the effect of  
series resistance on the temperature measurement. The  
resulting ΔVBE waveforms are passed through a 65 kHz low-pass  
filter to remove noise, and then to a chopper-stabilized  
amplifier. This amplifies and rectifies the waveform to produce  
a dc voltage proportional to ΔVBE. The ADC digitizes this  
voltage, and a temperature measurement is produced. To reduce  
the effects of noise, digital filtering is performed by averaging  
the results of 16 measurement cycles for low conversion rates.  
Signal conditioning and measurement of the internal  
SERIES RESISTANCE CANCELLATION  
Parasitic resistance, seen in series with the remote diode  
between the D+ and D− inputs to the ADT7466, is caused by a  
variety of factors including PCB track resistance and track  
length. This series resistance appears as a temperature offset in  
the sensors temperature measurement. This error typically  
causes a 1°C offset per ohm of parasitic resistance in series with  
the remote diode. The ADT7466 automatically cancels the  
effect of this series resistance on the temperature reading, giving  
a more accurate result without the need for user characterization  
of the resistance. The ADT7466 is designed to automatically  
cancel typically 2 kΩ of resistance. This is done transparently to  
the user, using an advanced temperature measurement method  
described in the following section.  
temperature sensor is performed in the same manner.  
USING DISCRETE TRANSISTORS  
TEMPERATURE MEASUREMENT METHOD  
If a discrete transistor is used, the collector is not grounded and  
should be linked to the base. If an NPN transistor is used, the  
emitter is connected to the D− input and the base to the D+  
input. If a PNP transistor is used, the base is connected to the  
D− input and the emitter to the D+ input. Figure 23 shows how  
to connect the ADT7466 to an NPN or PNP transistor for  
temperature measurement. To prevent ground noise interfering  
with the measurement, the more negative terminal of the sensor  
is not referenced to ground, but is biased above ground by an  
internal diode at the D− input.  
A simple method of measuring temperature is to exploit the  
negative temperature coefficient of a diode, by measuring the  
base emitter voltage (VBE) of a transistor operated at constant  
current. Unfortunately, this technique requires calibration to  
null out the effect of the absolute value of VBE, which varies  
from device to device.  
The technique used in the ADT7466 measures the change in  
VBE when the device is operated at three different currents.  
Previous devices used only two operating currents, but it is the  
third current that allows series resistance cancellation.  
ADT7466  
ADT7466  
Figure 24 shows the input signal conditioning used to measure  
the output of a remote temperature sensor. This figure shows  
the remote sensor as a substrate transistor, provided for  
temperature monitoring on some microprocessors, but it could  
also be a discrete transistor. If a discrete transistor is used, the  
2N3904  
NPN  
D+  
D+  
2N3906  
PNP  
D–  
D–  
Figure 23. Connections for NPN and PNP Transistors  
V
DD  
I
BIAS  
I
N1  
×
I
N2 × I  
V
OUT+  
D+  
TO ADC  
REMOTE  
SENSING  
TRANSISTOR  
C1*  
D–  
BIAS  
DIODE  
V
OUT–  
LOW-PASS FILTER  
fC = 65kHz  
*CAPACITOR C1 IS OPTIONAL. IT SHOULD ONLY BE USED IN NOISY ENVIRONMENTS.  
Figure 24. Signal Conditioning for Remote Diode Temperature Sensors  
Rev. 0 | Page 17 of 48  
 
 
 
ADT7466  
Temperature Data Format  
Nulling Out Temperature Errors  
The temperature data stored in the temperature data registers  
consists of a high byte with an LSB size equal to 1°C. If higher  
resolution is required, two additional bits are stored in the  
extended temperature registers, giving a resolution of 0.25°C.  
The temperature measurement range for both local and remote  
measurements is, by default, 0°C to 127°C (binary), so the ADC  
output code equals the temperature in degrees Celsius, and half  
the range of the ADC is not actually used.  
The ADT7466 automatically nulls out temperature  
measurement errors due to series resistance, but systematic  
errors in the temperature measurement can arise from a  
number of sources, and the ADT7466 can reduce these errors.  
As CPUs run faster, it is more difficult to avoid high frequency  
clocks when routing the D+, D− tracks around a system board.  
Even when recommended layout guidelines are followed, there  
may still be temperature errors attributed to noise being  
coupled onto the D+/D− lines. High frequency noise generally  
has the effect of giving temperature measurements that are too  
high by a constant amount. The ADT7466 has temperature  
offset registers at addresses 0x26 and 0x27 for the remote and  
local temperature channels. A one time calibration of the  
system can determine the offset caused by system board noise  
and null it out using the offset registers. The offset registers  
automatically add a twos complement 8-bit reading to every  
temperature measurement. The LSB adds 1°C offset to the  
temperature reading so the 8-bit register effectively allows  
temperature offsets of up to 128°C with a resolution of 1°C.  
This ensures that the readings in the temperature measurement  
registers are as accurate as possible.  
The ADT7466 can also be operated by using an extended  
temperature range from −64°C to +191°C. In this case, the  
whole range of the ADC is used, but the ADC code is offset by  
+64°C, so it does not correspond directly to the temperature.  
(0°C = 0100000) .  
The user can switch between these two temperature ranges by  
setting or clearing Bit 7 in Configuration Register 1. The  
measurement range should be switched only once after power-  
up, and the user should wait for two monitoring cycles  
(approximately 68 ms) before expecting a valid result. Both  
ranges have different data formats, as shown in Table 11.  
Table 11. Temperature Data Format  
Table 12. Temperature Offset Registers  
Temperature  
−64°C  
0°C  
Binary1  
Offset Binary2  
0 000 0000  
0 100 0000  
0 100 0001  
0 100 1010  
0 101 1001  
0 111 0010  
1 000 1011  
1 010 0100  
1 011 1101  
1 011 1111  
1 111 1111  
Register  
Description  
Default  
0 000 0000  
0 000 0000  
0 000 0001  
0 000 1010  
0 001 1001  
0 011 0010  
0 100 1011  
0 110 0100  
0 111 1101  
0 111 1111  
0 111 1111  
0x24  
0x25  
Thermistor 1/Remote 2 offset  
Thermistor 2 offset  
0x00 (0°C)  
0x00 (0°C)  
0x00 (0°C)  
0x00 (0°C)  
1°C  
10°C  
25°C  
50°C  
0x26  
0x27  
Remote1 temperature offset  
Local temperature offset  
Table 13. Temperature Measurement Registers  
75°C  
Register  
Description  
Default  
0x00  
0x00  
100°C  
125°C  
127°C  
191°C  
0x0D  
0x0E  
Remote temperature  
Local temperature  
0x08  
Extended Resolution 1  
Bits 1:0 remote temperature LSBs  
Extended Resolution 2  
Bits 1:0 local temperature LSBs  
0x00  
1 Binary scale temperature measurement returns 0 for all temperatures ≤0°C.  
2 Offset binary scale temperature values are offset by +64.  
0x09  
0x00  
While the temperature measurement range can be set to −64°C  
to +191°C for both local and remote temperature monitoring,  
the ADT7466 itself should not be exposed to temperatures  
greater than those specified in the Absolute Maximum Ratings  
table. Furthermore, the device is guaranteed to only operate at  
ambient temperatures from −40°C to +125°C. In practice, the  
device itself should not be exposed to extreme temperatures,  
and may need to be shielded in extreme environments to  
comply with these requirements. Only the remote temperature  
monitoring diode should be exposed to temperatures above  
+120°C and below −40°C. Care should be taken in choosing a  
remote temperature diode to ensure that it can function over  
the required temperature range.  
Associated with each temperature measurement channel are  
high and low limit registers. Exceeding the programmed high or  
low limit causes the appropriate status bit to be set. Exceeding  
either limit can also generate  
interrupts.  
ALERT  
Table 14. Temperature Measurement Limit Registers  
Register  
0x1A  
0x1B  
0x1C  
0x1D  
0x14  
0x15  
0x16  
0x17  
Description  
Default  
0x00  
0x7F  
0x00  
0x7F  
0x00  
0xFF  
0x00  
0xFF  
Remote1 temperature low limit  
Remote1 temperature high limit  
Local temperature low limit  
Local temperature high limit  
Thermistor 1/Remote 2 low limit  
Thermistor 1/Remote 2 high limit  
Thermistor 2 low limit  
Thermistor 2 high limit  
Rev. 0 | Page 18 of 48  
 
ADT7466  
All temperature limits must be programmed in the same format  
as the temperature measurement. If this is offset binary, add 64  
(0x40 or 01000000) to the actual temperature limit in degrees  
Celsius.  
two thermocouples with a big temperature differential between  
them, thermocouple voltages should be much less than 200 mV.  
Place a 0.1 µF bypass capacitor close to the ADT7466.  
Layout Considerations  
TEMPERATURE MEASUREMENT USING  
THERMISTORS  
Digital boards can be electrically noisy environments. Take the  
following precautions to protect the analog inputs from noise,  
particularly when measuring the very small voltages from a  
remote diode sensor.  
The analog input channels, AIN1 and AIN2, can be used to  
measure temperature by using negative temperature coefficient  
(NTC) thermistors. NTC thermistors have a nonlinear transfer  
function of the form  
Place the ADT7466 as close as possible to the remote sensing  
diode. Provided that the worst noise sources, such as clock  
generators, data/address buses and CRTs, are avoided, this  
distance can be 4 inches to 8 inches.  
B
B
Rt2 = Rt1 ×e  
t2 t1  
where:  
If the distance to the remote sensor is more than 8 inches, the  
use of twisted-pair cable is recommended. This works from  
about 6 feet to 12 feet.  
Rt2 is the resistance at temperature t2.  
Rt1 is the resistance at temperature t1 (usually 25°C).  
e = 2.71828.  
B is the B constant of the thermistor (typically between 3000  
and 5000).  
For very long distances (up to 100 feet), use shielded twisted  
pair, such as Belden #8451 microphone cable. Connect the  
twisted pair to D+ and D− and the shield to GND close to the  
ADT7466. Leave the remote end of the shield unconnected to  
avoid ground loops.  
A thermistor can be made to give a voltage output that is fairly  
linear over a limited range by making it part of a potential  
divider as shown in Figure 26.  
Because the measurement technique uses switched current  
sources, excessive cable and/or filter capacitance can affect the  
measurement. When using long cables, the filter capacitor could  
be reduced or removed.  
A potential divider, with a thermistor as the upper part  
connected to REFOUT, produces an output voltage that varies  
nonlinearly in proportion to the inverse of the resistance. By  
suitable choice of thermistor and fixed resistor, this can be made  
to approximately cancel the nonlinearity of the thermistor  
resistance vs. temperature curve, thus giving a fairly linear  
output voltage with temperature over a limited range. This  
circuit uses REFOUT as the excitation voltage for both the  
thermistor and for the ADC, so any variation in REFOUT is  
cancelled, and the measurement is purely ratiometric.  
Route the D+ and D− tracks close together, in parallel, with  
grounded guard tracks on each side. Provide a ground plane  
under the tracks if possible.  
Use wide tracks to minimize inductance and reduce noise  
pickup. A 5 mil track minimum width and spacing is  
recommended.  
ADT7466  
5MIL  
5MIL  
5MIL  
5MIL  
5MIL  
5MIL  
5MIL  
GND  
REFOUT  
TH2  
TH1  
TH1  
TH2  
D+  
R
2
R
1
EXT  
EXT  
D–  
Figure 26. Temperature Measurement Using Thermistor  
GND  
Figure 25. Arrangement of Signal Tracks  
Try to minimize the number of copper/solder joints, which can  
cause thermocouple effects. Where copper/solder joints are  
used, make sure that they are in both the D+ and D− paths and  
are at the same temperature.  
Thermocouple effects should not be a major problem because  
1°C corresponds to about 240 µV, and thermocouple voltages  
are about 3 µV/°C of temperature difference. Unless there are  
Rev. 0 | Page 19 of 48  
 
 
ADT7466  
Thermistor Linearization  
Thermistor Normalization  
A linear transfer function can be obtained over a limited  
temperature range by connecting the thermistor in series with  
an optimum resistor. Placing a resistor in series with the  
thermistor as shown in Figure 26 produces an S-shaped error  
curve as shown in Figure 27. The overall error across the range  
can be reduced by calculating the external resistor so that the  
error is 0 at the ends of the range. REXT is calculated as follows:  
Even when the thermistor is linearized, it does not provide an  
output to the ADC that gives a direct temperature reading in  
degrees Celsius. The linearized data is proportional to the  
voltage applied; however, normalization is needed to use the  
value as a temperature reading.  
To overcome this problem, when an analog input is configured  
for use with a thermistor, the output of the ADC is scaled and  
offset so that it produces the same output (for example, 1 LSB =  
0.25°C) as from the thermal diode input, when REXT is chosen to  
linearize the thermistor over 30°C to 100°C.  
RMID × (RMIN + RMAX ) (2 × RMIN × RMAX  
)
REXT  
where:  
=
(RMIN + RMAX 2 × RMID  
)
Normalization can be chosen for 10 kΩ thermistors by setting  
Bit 0 of Configuration Register 2 (0x01) or for 100 kΩ  
thermistors by clearing this bit (default setting).  
R
R
R
MIN is the thermistor value at TMIN  
.
MAX is the thermistor value at TMAX  
.
TMIN +TMAX  
MID is the thermistor value at  
2
READING TEMPERATURE FROM THE ADT7466  
Figure 27 shows the linearity error using a 100 kΩ thermistor  
with a B value of 3500 and a 14400 Ω resistor. Using the  
specified thermistor and resistor, the error over a temperature  
range of 30°C to 100°C is less than 2°C. Other thermistors can  
be used, but the resistor value is different. A smaller error can  
be achieved over a narrower temperature range; conversely, a  
wider temperature range can be used, but the error is greater. In  
both cases, the optimum resistor value is different.  
It is important to note that temperature can be read from the  
ADT7466 as an 8-bit value (with 1°C resolution) or as a 10-bit  
value (with 0.25°C resolution). If only 1°C resolution is  
required, the temperature readings can be read at any time  
and in no particular order.  
If the 10-bit measurement is required, this involves a 2-register  
read for each measurement. The extended resolution registers  
(0x08 and 0x09) should be read first. This causes all temperature  
reading registers to be frozen until all temperature reading  
registers have been read. This prevents an MSB reading from  
being updated while its 2 LSBs are being read and vice versa.  
2
1
Measurement Sequence  
The ADT7466 automatically measures each analog and  
temperature channel in the following round-robin sequence:  
0
1. AIN1/TH1  
–1  
2. AIN2(TH2)  
3. VCC  
–2  
30  
4. Remote Temperature 1 (D1)  
5. Local Temperature  
40  
50  
60  
70  
80  
90  
100  
TEMPERATURE (°C)  
Figure 27. Linearity Error Using Specified Components  
If AIN1 and AIN2 are configured for a second thermal diode,  
this is measured instead of the AIN1 and AIN 2 measurements,  
and the result stored in the AIN1 reading register (0x0A).  
Rev. 0 | Page 20 of 48  
 
 
ADT7466  
Analog Monitoring Cycle Time  
Single-Channel ADC Conversions  
The analog monitoring cycle begins when a 1 is written to the  
start bit (Bit 0) of Configuration Register 1 (0x00). The ADC  
measures each analog input in turn, and, as each measurement  
is completed, the result is automatically stored in the appropriate  
value register. This round-robin monitoring cycle continues  
until disabled by writing a 0 to Bit 0 of Configuration Register 1.  
Setting Bit 3 of Configuration Register 4 (Address 0x03) places  
the ADT7466 into single-channel ADC conversion mode. In  
this mode, the ADT7466 can be made to read a single  
temperature channel only. The selected input is read every  
1.4 ms. The appropriate ADC channel is selected by writing to  
Bits 2:0 of Configuration Register 4 (Address 0x03).  
Table 16. ADC Single-Channel Selection  
Since the ADC is normally left to free-run in this manner, the  
time to monitor all the analog inputs is normally not of interest,  
because the most recently measured value of any input can be  
read at any time.  
Bits 2:0, Reg. 0x03  
Channel Selected  
AIN1/ Thermistor1  
AIN2/ Thermistor2  
VCC  
000  
001  
010  
011  
100  
101  
For applications where the monitoring cycle time is important,  
it can easily be calculated from the measurement times of the  
individual channels. With averaging turned on, each  
Remote 1 temperature  
Local temperature  
Remote 2 temperature  
measurement is taken 16 times and the averaged result is placed  
in the value register. The worst-case monitoring cycle times for  
averaging turned on and off is described in Table 15.  
LIMIT VALUES  
High and low limits are associated with each measurement  
channel on the ADT7466. These limits can form the basis of  
system status monitoring; a status bit can be set for any out-of-  
limit condition and detected by polling the device. Alternatively,  
Fan tach measurements are made in parallel but independently  
and are not synchronized with the analog measurements.  
Table 15. Monitoring Cycle Time  
interrupts can be generated to flag out-of-limit  
ALERT  
Monitoring Cycle Time  
conditions for a processor or microcontroller.  
Channel  
Avg On  
8.99 ms  
36.69 ms  
36.69 ms  
8.65 ms  
8.65 ms  
8.26ms  
Avg Off  
1.36 ms  
6.25 ms  
6.25 ms  
1.02 ms  
1.02 ms  
0.61ms  
Local temperature  
Remote 1 temperature  
Remote 2 temperature  
AIN1/Thermistor 1  
AIN2/Thermistor 2  
VCC  
Voltage and temperature limits are only 8-bit values and are  
compared with the 8 MSBs of the voltage and temperature  
values.  
8-Bit Limits  
The following tables list the 8-bit limits on the voltage limit and  
temperature limit registers of the ADT7466.  
Total1  
Total2  
71.24 ms  
90.63 ms  
10.26ms  
14.47 ms  
Table 17. Voltage Limit Registers  
1 Pin 11 and Pin 12 configured for AIN/thermistor monitoring. The total  
excludes the Remote 2 temperature time.  
Register  
Description  
Default  
0x00  
0xFF  
0x00  
0xFF  
2 Pin 11 and Pin 12 configured for second thermal diode monitoring. The total  
excludes the AIN1/Thermistor 1 and AIN2/Thermistor 2 times.  
0x14  
0x15  
0x16  
0x17  
AIN1 low limit  
AIN1 high limit  
AIN2 low limit  
AIN2 high limit  
VCC low limit  
ADDITIONAL ADC FUNCTIONS  
A number of other functions are available on the ADT7466 to  
offer the systems designer increased flexibility.  
0x18  
0x00  
0xFF  
0x19  
VCC high limit  
Turn Off Averaging  
Table 18. Temperature Limit Registers  
For each temperature measurement read from a value register,  
16 readings have actually been made internally and the results  
averaged before being placed into the value register. The user  
may want to take a very fast measurement, for example, of CPU  
temperature. Setting Bit 4 of Configuration Register 2 (0x01)  
turns averaging off.  
Register  
0x1A  
0x1B  
0x1C  
0x1D  
0x1E  
Description  
Default  
0x00  
0x7F  
0x00  
0x7F  
0x00  
0x64  
0x64  
0x64  
0x64  
Remote temperature low limit  
Remote temperature high limit  
Local temperature low limit  
Local temperature high limit  
PROCHOT limit  
0x1F  
AIN1(TH1)/REM2 THERM limit  
AIN2(TH2) THERM limit  
Remote THERM limit  
0x20  
0x21  
0x22  
Local THERM limit  
Rev. 0 | Page 21 of 48  
 
 
ADT7466  
16-Bit Limits  
Interrupt status mask registers (0x12, 0x13) allow individual  
interrupt sources to be masked from causing an  
However, if one of these masked interrupt sources goes out-of-  
limit, its associated status bit is set in the interrupt status  
registers.  
The fan tach measurements are 16-bit results. The fan tach  
limits are also 16 bits, consisting of a high byte and low byte.  
Since fans running under speed or stalled are normally the only  
conditions of interest, only high limits exist for fan tachs. Since  
the fan tach period is actually being measured, exceeding the  
limit indicates a slow or stalled fan.  
.
ALERT  
Table 20. Interrupt Status Register 1 (Reg. 0x10)  
Bit No. Name Description  
Table 19. Fan Limit Registers  
Register  
7
OOL  
1 indicates that a bit in Status Register 2 is set  
and that Status Register 2 should be read.  
Description  
Default  
0xFF  
0xFF  
0xFF  
0xFF  
0x4C  
0x4D  
0x4E  
0x4F  
TACH1 minimum low byte  
TACH1 minimum high byte  
TACH2 minimum low byte  
TACH2 minimum high byte  
6
5
4
3
AIN1  
AIN2  
VCC  
1 indicates that AIN1 is out of limit.  
1 indicates that AIN2 is out of limit.  
1 indicates that VCC is out of limit.  
1 indicates that the remote temperature  
measurement is out of limit.  
REM  
2
1
0
LOC  
1 indicates that the local temperature  
measurement is out of limit.  
1 indicates that the Tach 1 count is above  
limit (fan speed below limit).  
1 indicates that the Tach 2 count is above  
limit (fan speed below limit).  
Out-of-Limit Comparisons  
Once all limits have been programmed, ADT7466 monitoring  
can be enabled. The ADT7466 measures all parameters in round-  
robin format and sets the appropriate status bit for out-of-limit  
conditions. Comparisons are done differently depending on  
whether the measured value is being compared to a high or low  
limit.  
FAN1  
FAN2  
Table 21. Interrupt Status Register 2 (Reg. 0x11)  
Bit No. Name Description  
5
4
3
A greater than comparison is performed when comparing with  
the high limit.  
THRM2 1 indicates that TH1 is open-circuit.  
THRM1 1 indicates that TH2 is open-circuit.  
D2  
A less than or equal to comparison is performed when comparing  
with the low limit.  
1 indicates that Remote Temperature  
Sensing Diode 2 is open-circuit or short-  
circuit.  
1 indicates that Remote Temperature  
Sensing Diode 1 is open-circuit or short-  
circuit.  
1 indicates that the PROCHOT limit has been  
exceeded.  
1 indicates that a THERM overtemperature  
limit has been exceeded.  
Status Registers  
2
D1  
The results of limit comparisons are stored in Status Register 1  
and Status Register 2. The status register bit for each channel  
reflects the status of the last measurement and limit comparison  
on that channel. If a measurement is within limits, the corre-  
sponding status register bit is cleared to 0. If the measurement is  
out-of-limits the corresponding status register bit is set to 1.  
1
0
PHOT  
OVT  
The state of the various measurement channels can be polled by  
reading the status registers over the serial bus. When Bit 7  
(OOL) of Status Register 1 (0x10) is 1, an out-of-limit event has  
been flagged in Status Register 2. Therefore the user need only  
read Status Register 2 when this bit is set. Alternatively, the  
output (Pin 14) can be used as an interrupt, which  
ALERT  
automatically notifies the system supervisor of an out-of-limit  
condition. Reading the status registers clears the appropriate  
status bit as long as the error condition that caused the interrupt  
has cleared. Status register bits are sticky, meaning that they  
remain set until read by software. Whenever a status bit is set,  
indicating an out-of-limit condition, it remains set even if the  
event that caused it cleared (until read). The only way to clear  
the status bit is to read the status register when the event clears.  
Rev. 0 | Page 22 of 48  
ADT7466  
ALERT INTERRUPT BEHAVIOR  
HIGH LIMIT  
The ADT7466 can be polled for status, or an  
interrupt  
ALERT  
can be generated for out-of-limit conditions. It is important to  
note how the output and status bits behave when  
writing interrupt handler software.  
TEMPERATURE  
ALERT  
CLEARED ON READ  
(TEMP BELOW LIMIT)  
STICKY  
STATUS  
BIT  
HIGH LIMIT  
TEMP BACK IN LIMIT  
(STATUS BIT STAYS SET)  
ALERT  
TEMPERATURE  
INTERRUPT  
MASK BIT SET  
INTERRUPT MASK BIT  
CLEARED  
CLEARED ON READ  
(TEMP BELOW LIMIT)  
(ALERT REARMED)  
STICKY  
STATUS  
BIT  
ALERT  
Figure 29. How Masking the Interrupt Source Affects  
Output  
TEMP BACK IN LIMIT  
(STATUS BIT STAYS SET)  
Masking Interrupt Sources  
ALERT  
Interrupt Mask Registers 1 and 2 are located at Addresses 0x12  
and 0x13. These registers allow individual interrupt sources to  
ALERT  
Figure 28.  
and Status Bit Behavior  
be masked to prevent  
source prevents only the  
the appropriate status bit is set as normal.  
interrupts. Masking an interrupt  
ALERT  
Figure 28 shows how the  
output and sticky status bits  
ALERT  
output from being asserted;  
ALERT  
behave. Once a limit is exceeded, the corresponding status bit is  
set to 1. The status bit remains set until the error condition  
subsides and the status register is read. This ensures that an out-  
of-limit event cannot be missed if software is polling the device  
Table 22. Interrupt Mask Register 1 (Reg. 0x12)  
Bit No. Name  
Description  
periodically. The  
output remains low while a reading is  
ALERT  
7
6
OOL  
1 masks ALERT for any alert condition  
flagged in Status Register 2.  
1 masks ALERT for AIN1(TH1)/REM2.  
out-of-limit, until the status register is read. This has implica-  
tions on how software handles the interrupt.  
AIN1(TH1)/  
REM2  
Handling Alert Interrupts  
5
4
3
AIN2(TH2)  
VCC  
1 masks ALERT for AIN2(TH2).  
1 masks ALERT for Vcc.  
To prevent the system from being tied up servicing interrupts, it  
is recommended to handle the  
interrupt as follows:  
ALERT  
REM1  
1 masks ALERT for remote  
temperature.  
1 masks ALERT for local temperature.  
1. Detect the  
assertion.  
ALERT  
2
1
0
LOC  
FAN1  
FAN2  
1 masks ALERT for Fan 1.  
1 masks ALERT for Fan 2.  
2. Enter the interrupt handler.  
3. Read the status registers to identify the interrupt source.  
Table 23. Interrupt Mask Register 2 (Reg. 0x13)  
Bit No. Name Description  
4. Mask the interrupt source by setting the appropriate mask  
bit in the interrupt mask registers (0x12, 0x13).  
5
THRM2 1 masks ALERT for TH1 open- or short-circuit  
errors.  
5. Take the appropriate action for a given interrupt source.  
6. Exit the interrupt handler.  
4
3
THRM1 1 masks TH2 open- or short-circuit errors.  
D1  
1 masks ALERT for Diode 1 open- or short-  
circuit errors.  
7. Periodically poll the status registers. If the interrupt status  
bit has cleared, reset the corresponding interrupt mask bit  
2
D2  
1 masks ALERT for Diode 2 open- or short-  
circuit errors.  
to 0. This causes the  
output and status bits to  
ALERT  
1
0
PHOT 1 masks ALERT for PROCHOT.  
behave as shown in Figure 29.  
OVT  
1 masks ALERT for over temperature  
(exceeding THERM limits).  
Rev. 0 | Page 23 of 48  
 
 
 
ADT7466  
Measuring  
Assertion Time  
PROCHOT  
time, Bit 1 of the  
timer is set, and Bit 0 is cleared.  
PROCHOT  
Bit 0 now reflects timer readings with a resolution of 25 ms.  
When using the timer, be aware of the following.  
The ADT7466 has an internal timer to measure  
PROCHOT  
assertion time. The timer is started on the assertion of the  
ADT7466 input, and stopped on the negation of  
PROCHOT  
timer read (0x0F):  
PROCHOT  
the pin. The timer counts  
After a  
PROCHOT  
times cumulatively, that  
PROCHOT  
The contents of the timer are cleared on read.  
is, the timer resumes counting on the next  
assertion. The  
PROCHOT  
PROCHOT  
timer continues to accumulate  
PROCHOT  
The PHOT bit (Bit 1) of Status Register 2 is cleared  
automatically.  
assertion times until the timer is read (it is cleared  
on read) or until it reaches full scale. If the counter reaches full  
scale, it stops at that reading until it is cleared.  
If the  
timer is read during a  
assertion,  
PROCHOT  
PROCHOT  
the following happens:  
The 8-bit  
that Bit 0 is set to 1 on the first  
cumulative  
timer register (0x0F) is designed such  
PROCHOT  
The contents of the timer are cleared.  
assertion. Once the  
PROCHOT  
Bit 0 of the  
PROCHOT  
timer is set to 1 (since a  
assertion is occurring).  
PROCHOT  
assertion time exceeds 50 ms, Bit 1 of  
PROCHOT  
timer is set, and Bit 0 becomes the LSB of the  
the  
PROCHOT  
The  
timer increments from 0.  
PROCHOT  
timer with a resolution of 22.76 ms.  
If the  
limit (0x1E) = 0x00, the PHOT bit is set.  
PROCHOT  
PROCHOT  
Generating  
Interrupts from  
Events  
ALERT  
PROCHOT  
0 0 0 0 0 0 0 1  
PROCHOT  
The ADT7466 can generate  
s when a programmable  
ALERT  
limit is exceeded. This allows the systems designer  
TIMER  
7 6 5 4 3 2 1 0 PROCHOT ASSERTED < OR = 25ms  
(REG. 0x0F)  
PROCHOT  
to ignore brief, infrequent  
assertions, while  
events that could signify a more  
PROCHOT  
PROCHOT  
capturing longer  
PROCHOT  
serious thermal problem within the system. Register 0x1E is the  
limit register. This 8-bit register allows a limit from  
ACCUMULATE PROCHOT LOW  
PROCHOT  
0 seconds (first  
ASSERTION TIMES  
assertion) to 6.4 seconds to be set  
PROCHOT  
0 0 0 0 0 0 1 0  
7 6 5 4 3 2 1 0  
PROCHOT  
TIMER  
(REG. 0x0F)  
PROCHOT ASSERTED > OR = 50ms  
before an  
is generated. The  
timer value is  
limit register. If  
ALERT  
compared with the contents of the  
the  
PROCHOT  
PROCHOT  
timer value exceeds the  
limit value,  
PROCHOT  
PROCHOT  
PROCHOT  
the PHOT bit (Bit 1) of Status Register 2 is set, and an  
is  
ALERT  
generated. The PHOT bit (Bit 1) of Mask Register 2 (0x13)  
masks s if this bit is set to 1, although the PHOT bit of  
ACCUMULATE PROCHOT LOW  
ASSERTION TIMES  
ALERT  
0 0 0 0 0 1 0 1  
PROCHOT  
Interrupt Status Register 2 is still set if the  
exceeded.  
limit is  
PROCHOT  
PROCHOT ASSERTED > OR = 125ms  
(100ms + 25ms)  
TIMER  
7 6 5 4 3 2 1 0  
(REG. 0x0F)  
PROCHOT  
Figure 30.  
Timer  
Figure 32 is a functional block diagram of the  
timer  
PROCHOT  
limit and associated circuitry. Writing a value of 0x00 to the  
Figure 30 shows how the  
timer behaves as the  
PROCHOT  
limit register (0x21) causes  
to be generated  
limit value of  
PROCHOT  
on the first  
ALERT  
input is asserted and negated. Bit 0 is set on the first  
assertion that is detected. This bit remains set until  
PROCHOT  
PROCHOT  
assertion. A  
PROCHOT  
PROCHOT  
0x01 generates an  
when cumulative  
PROCHOT  
ALERT  
the cumulative  
assertions exceed 50 ms. At this  
PROCHOT  
assertions exceed 50 ms.  
Rev. 0 | Page 24 of 48  
 
ADT7466  
Figure 32 shows how the  
in the event of a critical overtemperature.  
pin asserts low as an output  
THERM  
CONFIGURING THE ADT7466 THERM PIN  
AS AN OUTPUT  
PROCHOT  
If  
monitoring is not required, Pin 7 can be config-  
output by setting Bits 1:0 of Configuration  
THERM LIMIT  
THERM  
ured as a  
25°C  
THERM LIMIT  
Register 3 to 01. The user can preprogram system critical thermal  
limits. If the temperature exceeds a thermal limit by 0.25°C,  
TEMP  
THERM  
asserts low. If the temperature is still above the thermal  
THERM  
THERM  
stays low.  
limit on the next monitoring cycle,  
THERM  
remains asserted low until the temperature is equal to or below  
the thermal limit. Since the temperature for that channel is  
THERM  
measured only every monitoring cycle, once  
asserts, it  
ADT7466  
MONITORING  
CYCLE  
is guaranteed to remain low for at least one monitoring cycle.  
THERM  
The  
TH2, external or internal temperature  
THERM  
pin can be configured to assert low if the TH1,  
THERM  
THERM  
Limits  
Figure 31. Asserting  
as an Output Based on Tripping  
THERM  
limits are  
limit registers are at locations  
0x1F, 0x20, 0x21, and 0x22, respectively.  
exceeded by 0.25°C. The  
3.2s  
1.6s  
800ms  
3.2s  
1.6s  
800ms  
PROCHOT LIMIT 400ms  
400ms PROCHOT TIMER  
(REG. 0x1E)  
(REG. 0x0F)  
200ms  
100ms  
50ms  
200ms  
100ms  
50ms  
25ms  
25ms  
0 1 2 3 4 5 6 7  
7 6 5 4 3 2 1 0  
PROCHOT  
PROCHOT TIMER CLEARED  
ON READ  
COMPARATOR  
PCHT BIT (BIT 1)  
IN OUT  
LATCH  
RESET  
STATUS  
REGISTER 2  
SMBALERT  
1 = MASK  
CLEARED ON  
READ  
PHOT BIT 1  
MASK REGISTER 2  
(REG. 0x13)  
PROCHOT  
Figure 32. Functional Diagram of the ADT7466  
Monitoring Circuitry  
Rev. 0 | Page 25 of 48  
 
 
ADT7466  
PWM OR SWITCH MODE FAN DRIVE  
FAN DRIVE  
Linear dc speed controllers, such as the ones described  
previously, waste power, which is dissipated as heat in the power  
transistor. To save power and reduce heat dissipation, it may be  
desirable to control the fan speed with a more efficient dc-dc  
converter or a pulse width modulated (PWM) speed controller.  
In this case, the DRIVE outputs of the ADT7466 provide the  
reference voltage for this circuit. To maximize efficiency, the  
controller can be switched off completely whenever the Fan 1  
drive value falls below the value in the V_FAN_MIN register.  
When this happens, the FAN1_ON output goes low.  
The ADT7466 contains two DACs to control fan speed. The  
full-scale output of these DACs is typically 2.2 V @ 2 mA, so  
they must be buffered in order to drive 5 V or 12 V fans. The  
output voltage of these DACs is controlled by data written to the  
DRIVE1 (0x40) and DRIVE2 (0x41) registers.  
Since fans do not turn on below a certain drive voltage, a  
significant proportion of the DAC range would be unusable;  
however, four other registers associated with fan speed control  
help the user to avoid this problem.  
Fan start-up voltage registers (0x30 and 0x31) determine the  
voltage initially applied to the fans at startup. This should be  
high enough to ensure that the fans start.  
V+  
ADT7466  
DRIVE  
VOLTAGE  
DRIVE1  
DC-DC  
OR PWM  
Minimum speed registers (0x32 and 0x33) determine the  
minimum voltage that is applied to the fans. This should be  
high enough to keep the fans turning and less than the voltage  
required to start them.  
FAN SPEED  
SHUTDOWN  
CONTROLLER  
FAN1 ON  
The speed registers associated with automatic fan speed control  
(AFC) are the maximum speed registers (0x34 and 0x35). They  
allow the maximum output from the DACs to be limited to less  
than the full-scale output.  
Figure 35. DC-DC or PWM Fan Speed Control  
FAN SPEED MEASUREMENT  
Some suitable fan drive circuits are shown in Figure 33 and  
Figure 34. Basically, voltage amplification is required to boost  
the full-scale output of the DAC to 5 V or 12 V, and the  
amplifier needs sufficient drive current to meet the drive  
requirements of the fan.  
TACH Inputs  
Pin 2 and Pin 4 are tach inputs intended for fan speed  
measurement. The ADT7466 can measure the speed of 3-wire  
fans. Each 3-wire fan has two supply wires and a tach output  
wire.  
Note that as the external transistor increases the open-loop gain  
of the op amp, it may be necessary to add a capacitor around  
the feedback loop to maintain stability.  
Signal conditioning in the ADT7466 accommodates the slow  
rise and fall times typical of fan tachometer outputs. The  
maximum input signal range is 0 V to 6.5 V, even when VCC is  
less than 5 V. If these inputs are supplied from fan outputs that  
exceed 0 V to 6.5 V, either resistive attenuation of the fan signal  
or diode clamping must be included to keep inputs within an  
acceptable range.  
12V  
1/4  
LM324  
R3  
1kΩ  
AOUT  
Q1  
2N2219A  
Monitoring 3-Wire Fans  
R2  
12k(5V)  
Figure 36 to Figure 39 show circuits for most common 3-wire  
fan tach outputs.  
R1  
10kΩ  
43k(12V)  
If the fan tach output has a resistive pull-up to VCC, it can be  
connected directly to the fan input, as shown in Figure 36.  
Figure 33. Fan Drive Circuit with Op Amp and Emitter-Follower  
5V OR 12V  
V
CC  
FAN DRIVE  
1/4  
LM324  
R3  
100k  
DAC  
Q1  
IRF9620  
ADT7466  
PULLUP  
4.7k  
TYP.  
TACH  
FAN SPEED  
COUNTER  
R2  
12k(5V)  
R1  
10kΩ  
TACH  
OUTPUT  
43k(12V)  
Figure 36. Fan with Tach Pull-Up to +VCC  
Figure 34. Fan Drive Circuit with P-Channel MOSFET  
Rev. 0 | Page 26 of 48  
 
 
 
 
ADT7466  
If the fan output has a resistive pull-up to 12 V (or other voltage  
greater than 6.5 V), the fan output can be clamped with a Zener  
diode, as shown in Figure 37. The Zener diode voltage should  
be greater than VIH of the tach input but less than 6.5 V,  
allowing for the voltage tolerance of the Zener. A value of  
between 3 V and 5 V is suitable.  
Fan Speed Registers  
The fan counter does not count the fan tach output pulses  
directly because the fan speed can be less than 1000 rpm; it  
would take several seconds to accumulate a reasonably large  
and accurate count. Instead, the period of the fan revolution is  
measured by gating an on-chip 82 kHz oscillator into the input  
of a 16-bit counter for N periods of the fan tach output, as  
shown in Figure 40. The accumulated count is actually  
proportional to the fan tachometer period and inversely  
proportional to the fan speed.  
V
CC  
FAN DRIVE  
ADT7466  
PULL-UP  
4.7k  
TACH  
TYP.  
OUTPUT TACH  
FAN SPEED  
COUNTER  
CLOCK  
ZD1*  
ZENER  
TACH  
*CHOOSE ZD1 VOLTAGE APPROX. 0.8  
× V  
CC  
1
2
Figure 37. Fan with Tach.  
Pull-Up to Voltage >6.5 V, for Example, 12 V Clamped with Zener Diode.  
Figure 40. Fan Speed Measurement  
If the fan has a strong pull-up (less than 1 kΩ) to 12 V, or a  
totem pole output, a series resistor can be added to limit the  
Zener current, as shown in Figure 38. Alternatively, a resistive  
attenuator can be used, as shown in Figure 39.  
N, the number of pulses counted, is determined by the settings  
of Register 0x39 (fan pulses per revolution register). This  
register contains 2 bits for each fan, allowing 1, 2 (default), 3 or  
4 tach pulses to be counted.  
R1 and R2 should be chosen such that  
The fan tachometer readings are 16-bit values consisting of a  
2-byte read from the ADT7466.  
2 V < VPULLUP × R2/(RPULLUP + R1 + R2) < 5 V  
The fan inputs have an input resistance of nominally 160 kΩ to  
ground, which should be taken into account when calculating  
resistor values.  
Table 24. Fan Speed Measurement Registers  
Register  
Description  
Default  
0xFF  
0xFF  
0xFF  
0xFF  
0x48  
0x49  
0x4A  
0x4B  
TACH1 low byte  
TACH1 high byte  
TACH2 low byte  
TACH2 high byte  
With a pull-up voltage of 12 V and pull-up resistor less than  
1 kΩ, suitable values for R1 and R2 are 100 kΩ and 47 kΩ. This  
gives a high input voltage of 3.83 V.  
V
CC  
FAN DRIVE  
Reading Fan Speed from the ADT7466  
ADT7466  
Measuring fan speeds involves a 2-register read for each  
measurement. The low byte should be read first, which causes  
the high byte to be frozen until both high and low byte registers  
are read. This prevents erroneous tach readings.  
TACH  
OUTPUT TACH  
FAN SPEED  
COUNTER  
R1  
PULL-UP  
ZD1*  
10k  
ZENER  
TYP. < 1kΩ  
OR TOTEM POLE  
The fan tachometer reading registers report the number of  
12.2 µs period clocks (82 kHz oscillator) gated to the fan speed  
counter from the rising edge of the first fan tach pulse to the  
rising edge of the third fan tach pulse, assuming two pulses per  
revolution is being counted. Since the device is essentially  
measuring the fan tach period, the higher the count value, the  
slower the fan is actually running. A 16-bit fan tachometer  
reading of 0xFFFF indicates either that the fan has stalled or  
that it is running very slowly (<75 rpm).  
*CHOOSE ZD1 VOLTAGE APPROX. 0.8  
× V  
CC  
Figure 38. Fan with Strong Tach.  
Pull-Up to >VCC or Totem Pole Output, Clamped with Zener and Resistor.  
V
CC  
FAN DRIVE  
ADT7466  
TACH  
<1k  
OUTPUT  
TACH  
R2*  
FAN SPEED  
COUNTER  
R1*  
A greater than comparison is performed when comparing with  
the high limit.  
*SEE TEXT  
The actual fan tach period is being measured in this case.  
Therefore, when the fan tach limit is exceeded, a 1 is set for the  
Figure 39. Fan with Strong Tach.  
Pull-Up to >VCC or Totem Pole Output, Attenuated with R1/R2.  
appropriate status bit and can be used to generate an  
.
ALERT  
Rev. 0 | Page 27 of 48  
 
 
 
 
ADT7466  
The fan tach limit registers are 16-bit values consisting of 2 bytes.  
Table 26. Fan Pulses Per Revolution Register  
Fan  
Default  
Table 25. Fan Tach Limit Registers  
1:0 FAN1  
3:2 FAN2  
2 pulses per revolution  
2 pulses per revolution  
Register  
Description  
Default  
0xFF  
0xFF  
0xFF  
0xFF  
0x4C  
0x4D  
0x4E  
0x4F  
TACH1 minimum low byte  
TACH1 minimum high byte  
TACH2 minimum low byte  
TACH2 minimum high byte  
Table 27. Fan Pulses Per Revolution Values  
Code  
Pulses per Revolution  
00  
01  
10  
11  
1
2
3
4
Fan Speed Measurement Rate  
The fan tach readings are normally updated once every second.  
The FAST bit (Bit 3) of Configuration Register 3 (0x02) updates  
the fan tach readings every 250 ms, when set to 1. If any of the  
fans are not being driven by a fan drive output, but are powered  
directly from 5 V or 12 V, its associated dc bit in Configuration  
Register 3 should be set. This allows tach readings to be taken  
on a continuous basis for fans connected directly to a dc source.  
The ADT7466 has a unique fan spin-up function. It spins the  
fan with the fan start-up voltage until two tach pulses are  
detected on the tach input. Once two pulses are detected, the  
fan drive goes to the expected running value. The advantage of  
this is that fans have different spin-up characteristics and take  
different times to overcome inertia. The ADT7466 runs the fans  
just fast enough to overcome inertia and is quieter on spin-up  
than fans programmed to spin-up for a given spin-up time.  
Calculating Fan Speed  
Assuming a fan with two pulses/revolution (and two  
pulses/revolution being measured) fan speed is calculated by  
FAN START-UP TIMEOUT  
Fan Speed (rpm) = (82000 × 60)/Fan Tach Reading  
where Fan Tach Reading is the 16-bit fan tachometer reading.  
For example, if  
To prevent false interrupts being generated as a fan spins up  
(since it is below running speed), the ADT7466 includes a fan  
start-up timeout function. This is the time limit allowed for two  
tach pulses to be detected on spin-up. For example, if a  
2-second fan start-up timeout is chosen, and no tach pulses  
occur within two seconds of the start of spin-up, a fan fault is  
detected and flagged in Interrupt Status Register 1.  
TACH1 High Byte (Reg. 0x49) = 0x17  
TACH1 Low Byte (Reg. 0x48) = 0xFF  
then fan speed in rpm is  
Start-Up Timeout Configuration (Reg. 0x38)  
Bits 2:0 control the start-up timeout for DRIVE1. Bits 5:3  
control the start-up timeout for DRIVE2.  
Fan 1 TACH reading = 0x17FF = 6143 decimal  
rpm = (82000 × 60)/Fan 1 TACH reading  
rpm = (82000 × 60)/6143 = 800 = fan speed  
Table 28. Start-Up Timeout Configuration  
Code  
000  
001  
010  
011  
100  
101  
110  
111  
Timeout  
No start-up timeout  
100 ms  
250 ms  
400 ms  
Fan Pulses Per Revolution  
Different fan models can output either 1, 2, 3, or 4 tach pulses  
per revolution. Once the number of fan tach pulses is  
determined, it can be programmed into the fan pulses per  
revolution register (0x39) for each fan. Alternatively, this  
register can be used to determine the number of  
pulses/revolution output by a given fan. By plotting fan speed  
measurements at 100% speed with different pulses/revolution  
settings, the smoothest graph with the lowest ripple determines  
the correct pulses/revolution value.  
667 ms  
1 second  
2 seconds  
4 seconds  
Rev. 0 | Page 28 of 48  
 
ADT7466  
Fan Start Voltage (V_FAN_ON)  
AUTOMATIC FAN SPEED CONTROL  
This is the minimum drive voltage from the DAC at which a fan  
starts running. This depends on the parameters of the fan and  
the characteristics of the fan drive circuit.  
The ADT7466 has a local temperature sensor and a remote  
temperature channel, which can be connected to an on-chip  
diode-connected transistor on a CPU. In addition, the two  
analog input channels can be reconfigured for temperature  
measurement. Any or all of these temperature channels can be  
used as the basis for automatic fan speed control to drive fans  
according to system temperature. By running the fans at only  
the speed needed to maintain a desired temperature, acoustic  
noise is reduced. Reducing fan speed can also decrease system  
current consumption.  
Minimum Fan Speed (V_FAN_MIN)  
This is the minimum drive voltage from the DAC at which a fan  
keeps running, which is lower than the voltage required to start  
it. This depends on the parameters of the fan and the  
characteristics of the fan drive circuit.  
Maximum Fan Speed  
For acoustic reasons it may be desirable to limit the maximum  
rpm of the fans. These values are programmed into the  
maximum fan speed registers (0x34 and 0x35). During AFC,  
the fan speed is monitored and is never allowed to exceed the  
programmed limit, even if the AFC loop demands it. However,  
To use automatic fan control (AFC), a number of parameters  
must be set up.  
Which Temperature Channel Controls Which Fan?  
This is determined by the AFC configuration registers (0x05  
and 0x06). AFC1 configuration register controls Fan 1, and  
AFC2 configuration register controls Fan 2. Setting bits in these  
registers decides which temperature channels controls the fan.  
the maximum fan speed limit can be overridden by a  
THERM  
event, which sets the fan drive to full scale (full speed) for  
emergency cooling.  
Table 29. AFC Configuration Registers  
Operating Temperature Range  
Bit  
Description  
The temperature range over which AFC operates can be  
programmed by using the TMIN and TRANGE registers.  
Bit 0  
Bit 1  
Bit 2  
Bit 3  
Bit 4  
Bit 5  
Bit 6  
Bit 7  
Fan controlled by TH1 or REM2  
Fan controlled by TH2  
Fan controlled by Remote Temperature 1  
Fan controlled by local temperature  
Fan under manual control  
Fan at minimum speed  
TMIN is the temperature at which a fan starts and runs at  
minimum speed when in AFC mode. TRANGE is the  
temperature range over which AFC operates. Thus, if TMIN is  
set to 40°C and TRANGE is set to 20°C, the fan starts when the  
temperature exceeds 40°C and the fan reaches maximum speed  
at a temperature of 60°C.  
Fan at start-up speed  
Fan at maximum speed  
Enhanced Acoustics  
If more than one of the temperature channel Bits 0:3 are set, the  
channel that demands the highest fan speed takes control.  
When TH1 and TH2 are set up as AIN1 and AIN2, these pins  
still control the AFC loop if Bits 0:1 in the AFC configuration  
register are set. Bits 0:1 should not be set in analog input mode.  
When fan speed is controlled automatically, a temperature event  
can cause the fan drive output to change instantaneously to a new  
value. The sudden subsequent change in fan speed can cause an  
audible noise pulse. To avoid this problem, the ADT7466 can be  
programmed so that the drive value changes in a series of small  
steps, using the enhanced acoustics register (0x36).  
If the manual control bit is set, AFC is switched off and the  
DRIVE registers can be programmed manually. This overrides  
any setting of the temperature channel bits. The maximum  
RPM registers, 0x34 and 0x35, should be set to 0x00 when the  
fans are under manual control.  
Bits 2:0 of this register allow eight step sizes from 1 to 48 bits to  
be selected for Fan 1. Bits 5:3 do the same for Fan 2. When  
automatic fan control requires a change in drive value, the value  
changes by the step size once every 250 ms until the final value  
is reached. For example, if the step size is 3 and the drive value  
changes from 137 to 224, the drive value takes 29 ms × 250 ms  
to reach its final value.  
If the minimum speed bit is set, AFC is switched off and the fan  
runs at minimum speed. This overrides any setting of Bits 4:0.  
If the start-up speed bit is set, AFC is switched off and the fan  
runs at start-up speed. This overrides any setting of Bits 5:0.  
Enhanced acoustics for the Fan 1 output (DRIVE1) can be  
enabled by setting Bit 6 of the enhanced acoustics register, and  
by setting Bit 7 for Fan 2 (DRIVE2).  
If the maximum speed bit is set, AFC is switched off and the fan  
runs at maximum speed. This overrides any setting of Bits 6:0.  
Rev. 0 | Page 29 of 48  
 
ADT7466  
AFC Loop Operation  
STARTING THE FAN  
The automatic fan speed control loop operates as follows.  
Under normal conditions, the V_FAN_ON register sets DRIVE  
at a voltage sufficient to start the fan rotating. Fan startup is  
confirmed after two tach pulses are generated.  
Once the temperature exceeds T_MIN, the ADT7466 outputs  
the voltage V_FAN_ON on its DRIVE pin. For Fan 1, FAN1 ON  
is also asserted. When the fan starts rotating reliably, the drive  
voltage is reduced to V_FAN_MIN. Reliable startup is  
determined when two tachometer pulses are sensed on the tach  
input. As the measured temperature increases, the voltage  
output by the ADT7466 also increases linearly. The rate with  
which the voltage output (fan speed) increases is controlled by  
the T_RANGE parameter.  
1. Set the initial V_FAN_ON by BIOS.  
2. Wait for two tach pulses (up to 2 seconds maximum).  
3. If successful, set the drive to V_FAN_MIN and follow the  
automatic slope.  
If not successful, increase the V_FAN_ON voltage on  
DRIVE by a programmed value (set in step size register)  
and return to Step 1. This sequence can be repeated five  
times or until DRIVE is set at full scale. If the fan still fails  
Once the measured fan speed reaches a programmable  
maximum limit, the fan speed does not increase further. This is  
to maintain low acoustics. If, however, the  
fail safe  
THERM  
to start, the  
pin is asserted.  
FANLOCK  
limit is breached, the fans immediately run to full speed (0xFF).  
They continue to run at full speed until the temperature falls by  
4. Set the drive at 0 V (to avoid high power dissipation).  
a programmable hysteresis value below the  
the fan speed reduces to its value before the  
exceeded.  
limit. Then  
THERM  
5. Wait 1 minute and repeat the entire sequence. (This  
sequence recovers the situation if the fan is temporarily  
stalled due a mechanical reason such as jammed with a  
stick.)  
limit is  
THERM  
As the temperature decreases, the fan speed decreases along the  
same curve. Once the temperature falls below T_MIN, the fan  
runs at V_FAN_MIN. If the temperature continues to decrease,  
the fan can continue to run at V_FAN_MIN, or if the  
temperature drops below a hysteresis value, the fan can be  
switched off completely. This is controlled by Bits 4:5 of  
Configuration Register 4. Setting these bits ensures that the fans  
never go below minimum speed. FAN 1 ON is also deasserted  
when the fan drive is set to 0 V.  
FAN DRIVE V  
FULL SPEED  
2.25V  
(0xFF)  
V_FAN_ON  
V_FAN_MIN  
The fan speed is updated every 250 ms to 500 ms in the  
automatic fan speed control loop.  
FAN OFF  
0V  
(0x00)  
TMIN  
T_THERM_HYS  
FAN DRIVE V  
TACHO  
FULL SPEED  
2.25V  
(0xFF)  
MAX FAN  
SPEED  
Figure 42. Normal Fan Starting Timing Diagram  
FAN SPIN UP  
FOR 2 TACH  
PULSES  
FAN DRIVE V  
FULL SPEED  
2.25V  
V_FAN_ON  
V_FAN_MIN  
(0xFF)  
V_FAN_ON_STEP  
V_FAN_ON  
FAN OFF  
0V  
(0x00)  
TMIN  
TMAX  
V_FAN_MIN  
TEMPERATURE  
TRANGE  
FAN OFF  
0V  
(0x00)  
TMIN_HYS  
1MIN  
T_THERM  
2SEC  
Figure 41. Operation of AFC Loop  
FAN1_ON  
FAN_LOCK  
Figure 43. Abnormal Fan Starting (Fan Stalled)  
Rev. 0 | Page 30 of 48  
 
ADT7466  
XOR TEST MODE  
SCL  
The ADT7466 includes an XOR tree test mode. This mode is  
useful for in-circuit test equipment at board-level testing. By  
applying stimulus to the pins included in the XOR tree, it is  
possible to detect opens or shorts on the system board. Figure 44  
shows the signals that are exercised in the XOR tree test mode.  
TACH1  
SDA  
PROCHOT  
ALERT  
The XOR tree test is invoked by setting Bit 0 (XEN) of the XOR  
tree test enable register (0x42). Pin 7 should be configured as a  
DRIVE1  
input by setting Bit 1 (P7C1) of Configuration  
PROCHOT  
TACH2  
Register 3 (0x02). The  
should also be set.  
mask bit (Reg. 0x13, Bit 1)  
PROCHOT  
Figure 44. ADT7466 XOR Tree  
Rev. 0 | Page 31 of 48  
 
 
ADT7466  
APPLICATION CIRCUIT  
Figure 45 shows a typical application circuit diagram for the  
ADT7466. The analog inputs are configured for thermistor  
temperature monitoring. Inputs D+ and D− are used to  
measure the temperature of a discrete transistor. In an actual  
application, every input and output may not be used. In this  
case, unused analog and digital inputs should be tied to ground.  
Pull-up resistors are required on SCL, SDA, FAN1_ON,  
/
, and  
. There are two drive  
PROCHOT THERM  
FANLOCK  
outputs which control the speed of two fans. There are also two  
tach inputs from the fans for monitoring the fan speed.  
FAN  
DRIVE  
CIRCUITRY  
V
CC  
10k  
V
CC  
V
CC  
2kΩ  
2kΩ  
FAN  
DRIVE  
10kΩ  
1
2
3
4
5
6
7
8
DRIVE1  
TACH1  
DRIVE2  
TACH2  
GND  
SCL 16  
SDA 15  
SCLOCK  
SDATA  
ADT7466  
V
CIRCUITRY  
CC  
10kΩ  
SMB_ALERT  
TH2  
ALERT 14  
REFOUT 13  
V
CC  
AIN2/TH2/D2+ 12  
AIN1/TH1/D2– 11  
TH1  
V
V
CC  
CC  
10kΩ  
10kΩ  
FAN1_ON/PROCHOT/THERM  
FAN1_ON/PROCHOT/THERM  
FANLOCK  
D1+ 10  
D1–  
R
1
R
2
EXT  
EXT  
FANLOCK  
SIGNALS FAN FAILURE  
9
2N3904  
NPN  
Figure 45. Typical Application Circuit  
Rev. 0 | Page 32 of 48  
 
 
ADT7466  
ADT7466 REGISTER MAP  
Table 30. ADT7466 Registers  
Lock-  
Addr. R/W Name  
0x00 R/W CONF1  
0x01 R/W CONF2  
0x02 R/W CONF3  
0x03 R/W CONF4  
0x04 R/W CONF5  
0x05 R/W AFC1  
0x06 R/W AFC2  
0x07  
Description  
Bit 7  
OBIN  
REM2  
Bit 6  
Vcc  
Bit 5  
TODIS  
RATE  
DC2  
Bit 4  
Bit 3  
Bit 2  
RDY  
Bit 1  
LOCK  
CURR  
Bit 0  
STRT  
RTYPE  
P7C0  
CH0  
Default able  
Configuration 1  
Configuration 2  
Configuration 3  
Configuration 4  
Reserved  
FSPDIS FSPD  
AVG  
0x01  
0x00  
0xC0  
0x00  
0x00  
0x0C  
0x0C  
0x00  
0x00  
0x00  
Yes  
Yes  
Yes  
Yes  
Yes  
Yes  
Yes  
Yes  
SHDN  
REFZ  
THER 2 THER1  
DC1  
FAST  
SNGL  
BOOST P7C1  
MIN2  
MIN1  
CH2  
CH1  
AFC1 Configuration  
AFC2 Configuration  
Reserved  
MAX  
MAX  
7
STRT  
STRT  
6
MIN  
MIN  
5
MAN  
MAN  
4
LOC  
LOC  
3
REM  
REM  
2
TH2  
TH2  
1
TH1  
TH1  
0
0x08  
0x09  
R
R
EXT1  
EXT2  
Extended Resolution 1 AIN1-1 AIN1-0  
Extended Resolution 2  
AIN2-1  
AIN2-0 VCC1  
VCC0  
REM1  
LOC1  
REM0  
LOC0  
AIN1(TH1)/REM2  
0x0A  
0x0B  
0x0C  
R
R
R
AIN1  
AIN2  
VCC  
Reading  
9
9
9
8
8
8
7
7
7
6
6
6
5
5
5
4
4
4
3
3
3
2
2
2
0x00  
0x00  
0x00  
AIN2(TH2) Reading  
Vcc Reading  
Remote1 Temp  
Reading  
0x0D  
0x0E  
R
R
REM1  
LOC  
9
9
8
8
7
7
6
6
5
5
4
4
3
3
2
2
0x00  
0x00  
Local Temp Reading  
ASRT/  
TMR0  
PROCHOT  
Reading  
0x0F  
R
PCHT  
TMR  
OOL  
TMR  
TMR  
TMR  
TMR  
TMR  
TMR  
0x00  
AIN1(TH1)/  
REM2  
0x10  
0x11  
R
R
INT1  
INT2  
Interrupt Status 1  
Interrupt Status 2  
AIN2(TH2) Vcc  
REM1  
D2  
LOC  
D1  
FAN1  
PHOT  
FAN2  
OVT  
0x00  
0x00  
TH2  
TH1  
AIN1(TH1)/  
REM2  
0x12 R/W MASK1  
0x13 R/W MASK2  
Interrupt Mask 1  
Interrupt Mask 2  
OOL  
AIN2(TH2) Vcc  
REM  
D2  
LOC  
D1  
FAN1  
PHOT  
FAN2  
OVT  
0x00  
0x00  
TH2  
TH1  
AIN1(TH1)/REM2 Low  
Limit  
0x14 R/W AIN1LOW  
7
6
5
4
3
2
1
0
0x00  
AIN1(TH1)/REM2 High  
Limit  
0x15 R/W AIN1HIGH  
0x16 R/W AIN2LOW  
0x17 R/W AIN2HIGH  
0x18 R/W VCCLOW  
0x19 R/W VCCHIGH  
7
7
7
7
7
6
6
6
6
6
5
5
5
5
5
4
4
4
4
4
3
3
3
3
3
2
2
2
2
2
1
1
1
1
1
0
0
0
0
0
0xFF  
0x00  
0xFF  
0x00  
0xFF  
AIN2(TH2) Low Limit  
AIN2(TH2) High Limit  
Vcc Low Limit  
Vcc High Limit  
Remote1 Temp Low  
Limit  
0x1A R/W REM1LOW  
7
6
5
4
3
2
1
0
0x00  
Remote1 Temp High  
Limit  
0x1B R/W REM1HIGH  
0x1C R/W LOCLOW  
0x1D R/W LOCHIGH  
0x1E R/W PCHTLIM  
7
6
5
4
3
2
1
0
0x7F  
0x00  
0x7F  
0x00  
Local Temp Low Limit  
Local Temp High Limit  
7
6
5
4
3
2
1
0
7
6
5
4
3
2
1
0
PROCHOT  
Limit  
LIMT  
LIMT  
LIMT  
LIMT  
LIMT  
LIMT  
LIMT  
LIMT  
Yes  
AIN1(TH1)/REM2  
0x1F R/W AIN1THERM Therm Limit  
7
7
7
7
7
6
6
6
6
6
5
5
5
5
5
4
4
4
4
4
3
3
3
3
3
2
2
2
2
2
1
1
1
1
1
0
0
0
0
0
0x64  
0x64  
0x64  
0x64  
0x00  
Yes  
Yes  
Yes  
Yes  
Yes  
0x20 R/W AIN2THERM AIN2(TH2) Therm Limit  
0x21 R/W REM1THERM Remote 1 Therm Limit  
0x22 R/W LOCTHERM Local Therm Limit  
0x23 R/W  
Reserved  
AIN1(TH1)/REM2  
Offset  
0x24 R/W AIN1OFS  
0x25 R/W AIN2OFS  
0x26 R/W REM1OFS  
0x27 R/W LOCOFS  
0x28 R/W AIN1TMIN  
0x29 R/W AIN2TMIN  
7
7
7
7
7
7
6
6
6
6
6
6
5
5
5
5
5
5
4
4
4
4
4
4
3
3
3
3
3
3
2
2
2
2
2
2
1
1
1
1
1
1
0
0
0
0
0
0
0x00  
0x00  
0x00  
0x00  
0x5A  
0x5A  
Yes  
Yes  
Yes  
Yes  
Yes  
Yes  
AIN2(TH2) Offset  
Remote1 Temp Offset  
Local Temp Offset  
AIN1(TH1)/REM2 TMIN  
AIN2(TH2) TMIN  
Rev. 0 | Page 33 of 48  
 
ADT7466  
Lock-  
Addr. R/W Name  
Description  
Remote1 TMIN  
Local TMIN  
Bit 7  
Bit 6  
Bit 5  
Bit 4  
Bit 3  
Bit 2  
Bit 1  
Bit 0  
Default able  
0x2A R/W REM1TMIN  
0x2B R/W LOCTMIN  
7
7
6
6
5
5
4
4
3
3
2
2
1
1
0
0
0x5A  
0x5A  
Yes  
Yes  
TH1(REM2)/TH2  
TRANGE  
0x2C R/W THTRANGE  
TH1R3  
TH1R2  
TH1R1  
TH1R0 TH2R3 TH2R2 TH2R1 TH2R0  
RM1R0 LOR3 LOR2 LOR1 LOR0  
TH1TH0 TH2TH3 TH2TH2 TH2TH1 TH2TH0  
0xCC  
0xCC  
0x44  
0x44  
0x80  
0x80  
0x60  
0x60  
Yes  
Yes  
Yes  
Yes  
Yes  
Yes  
Yes  
Yes  
0x2D R/W R1LTRANGE REM1,LOC TRANGE  
RM1R3 RM1R2  
TH1TH3 TH1TH2  
RM1H3 RM1H2  
RM1R1  
0x2E R/W THTHYS  
0x2F R/W R1LTHYS  
TH1,TH2 THyst  
TH1TH1  
Rem1/ Local THyst  
RM1H1  
RM1H0 LOH3  
LOH2  
LOH1  
LOH0  
0x30 R/W FAN1START Fan1 Start-up Voltage  
0x31 R/W FAN2START Fan2 Start-up Voltage  
7
7
7
7
6
6
6
6
5
5
5
5
4
4
4
4
3
3
3
3
2
2
2
2
1
1
1
1
0
0
0
0
0x32 R/W FAN1MIN  
0x33 R/W FAN2MIN  
Fan1 Min Voltage  
Fan2 Min Voltage  
Fan1 Max RPM (High  
Byte)  
0x34 R/W FAN1MAX  
0x35 R/W FAN2MAX  
7
7
6
6
5
4
4
3
3
2
2
1
1
0
0
0x20  
Yes  
Fan2 Max RPM (High  
Byte)  
5
0x20  
0x3F  
0x3F  
Yes  
Yes  
Yes  
0x36 R/W ENHANCED Enhanced Acoustics  
FAN2EN FAN1EN  
FAN2-2  
FAN2-2  
FAN2-1 FAN2-0 FAN1-2 FAN1-1 FAN1-0  
FAN2-1 FAN2-0 FAN1-2 FAN1-1 FAN1-0  
0x37 R/W FAULTINC  
Fault Increment  
7
6
Startup Timeout  
Configuration  
0x38 R/W TIMEOUT  
ST2-2  
ST2-1  
ST2-0  
ST1-2  
ST1-1  
ST1-0  
0x00  
Yes  
Fan Pulses per  
Revolution  
0x39 R/W PULSES  
0x3A R/W  
FAN2  
3
FAN2  
2
FAN1  
1
FAN1  
0
0x05  
0x00  
Reserved  
7
6
5
4
Yes  
0x3B R/W  
Not Used  
0x3C R/W  
Not Used  
0x3D R/W ID  
Device ID Register  
Company ID Number  
Revision Number  
Drive 1  
7
6
5
4
3
2
1
0
0x66  
0x41  
0x02  
0x00  
0x00  
0x00  
0x00  
0x3E  
0x3F  
R
R
COMPANY  
REV  
7
6
5
4
3
2
1
0
VER  
7
VER  
6
VER  
5
VER  
4
VER  
3
VER  
2
VER  
1
VER  
0
0x40 R/W DRIVE 1  
0x41 R/W DRIVE 2  
0x42 R/W XOR  
0x43 R/W  
Drive 2  
7
6
5
4
3
2
1
0
XOR Tree Test Enable  
Reserved  
XEN  
0
Yes  
Yes  
7
7
7
6
6
6
5
5
5
4
4
4
3
3
3
2
2
2
1
1
1
Reserved (Target  
Monitor1)  
0x44 R/W  
0
0
0x00  
0x00  
Reserved (Target  
Monitor2)  
0x45 R/W  
0x46 R/W  
0x47 R/W  
Not Used  
Not Used  
0x48  
0x49  
0x4A  
0x4B  
R
R
R
R
TACH1L  
TACH1H  
TACH2L  
TACH2H  
Tach1 Low Byte  
Tach1 High Byte  
Tach2 Low Byte  
Tach2 High Byte  
Tach1 Minimum Low  
7
6
5
4
3
2
1
9
1
9
0
8
0
8
0xFF  
0xFF  
0xFF  
0xFF  
15  
7
14  
6
13  
5
12  
4
11  
3
10  
2
15  
14  
13  
12  
11  
10  
0x4C R/W TACH1LOW Byte  
Tach1 Minimum High  
0x4D R/W TACH1HIGH Byte  
Tach2 Minimum Low  
0x4E R/W TACH2LOW Byte  
Tach2 Minimum High  
0x4F R/W TACH2HIGH Byte  
7
7
7
6
6
6
5
5
5
4
4
4
3
3
3
2
2
2
1
1
1
0
0
0
0xFF  
0xFF  
0xFF  
7
7
7
7
7
6
6
6
6
6
5
5
5
5
5
4
4
4
4
4
3
3
3
3
3
2
2
2
2
2
1
1
1
1
1
0
0
0
0
0
0xFF  
0x00  
0x00  
0x00  
0x00  
0x50 R/W TEST1  
0x51 R/W TEST2  
0x52 R/W TEST3  
0x53 R/W TEST4  
Test Register1  
Yes  
Yes  
Yes  
Yes  
Test Register2  
Test Register3  
Test Register4  
Rev. 0 | Page 34 of 48  
ADT7466  
REGISTER DETAILS  
Configuration 1  
Table 31. Register 0x00—Configuration Register 1 (Power-On Default = 0x01)  
Bit No. Name  
Read/Write Description  
0
STRT  
Read/Write  
Logic 1 enables monitoring, and PWM control outputs based on the limit settings programmed.  
Logic 0 disables monitoring and PWM control based on the default power-up limit settings. The limit  
values programmed are preserved even if a Logic 0 is written to this bit and the default settings are  
enabled. This bit becomes read only and cannot be changed once Bit 1 (LOCK bit) is written. All limit  
registers should be programmed by BIOS before setting this bit to 1. Lockable.  
1
2
LOCK  
Write Once  
Logic 1 locks all limit values to their current settings. Once this bit is set, all lockable registers become  
read only and cannot be modified until the ADT7466 is powered down and powered up again. This  
prevents rogue programs such as viruses from modifying critical system limit settings. Lockable.  
This bit is set to 1 by the ADT7466 to indicate that the device is fully powered up and ready to begin  
systems monitoring.  
When this bit is 1, it runs all fans at full speed. Power-on default is 0. This bit is not locked at any time.  
Logic 1 disables fan spin-up for two tach pulses. Instead, the DAC outputs go high for the entire fan  
spin-up timeout selected.  
RDY  
Read Only  
Read/Write  
3
4
FSPD  
FSPDIS Read/Write  
5
6
TODIS  
VCC  
Read/Write  
Read/Write  
When this bit is 1, the SMBus timeout feature is disabled. This allows the ADT7466 to be used with  
SMBus controllers that cannot handle SMBus timeouts. Lockable.  
When this bit is 1, the ADT7466 rescales its VCC pin to measure a 5 V supply.  
When this bit is 0, the ADT7466 measures VCC as a 3.3 V supply. Lockable.  
When this bit is 0 (default) temperature data format is binary.  
When this bit is 1, format is offset binary.  
7
OBIN  
Read/Write  
Configuration 2  
This register becomes read only when the Configuration Register 1 lock bit is set to 1. Additional attempts to write to this register have no  
effect.  
Table 32. Register 0x01—Configuration Register 2 (Power-On Default = 0x00)  
Bit No.  
Name  
Read/Write Description  
0
RTYPE  
Read/Write  
When this bit is cleared (default), thermistor normalization is optimized for 100 kΩ thermistors. When  
this bit is set, it is optimized for 10 kΩ thermistors.  
This bit sets the thermal diode current. It should be left at 0.  
Setting this bit makes the REFOUT pin high impedance.  
Unused. Write ignored. Reads back 0.  
When AVG is 1, averaging on the temperature and voltage measurements is turned off. This allows  
measurements on each channel to be made much faster.  
1
2
3
4
CURR  
REFZ  
Unused  
AVG  
Read/Write  
Read/Write  
Read/Write  
5
6
7
RATE  
SHDN  
REM2  
Read/Write  
Read/Write  
Read/Write  
If averaging is turned off and measurement set to single channel mode, the RATE bit sets the  
conversion rate. 0 = 32 conversions/second; 1 = 4 conversions/second.  
When SHDN is 1, the ADT7466 goes into shutdown mode. Both DAC outputs are set to 0 V to switch off  
both fans. The DAC registers read back 0x00 to indicate that the fans are not being driven.  
Setting this bit configures AIN1 and AIN2 for connection of a second thermal diode. Setting this bit  
overrides THER1 and THER2 in Configuration Register 3.  
Rev. 0 | Page 35 of 48  
 
ADT7466  
Configuration 3  
This register becomes read only when the Configuration Register 1 lock bit is set to 1. Additional attempts to write to this register have no  
effect. Bits 4:5 are not locked.  
Table 33. Register 0x02—Configuration Register 3 (Power-On Default = 0xC0)  
Bit No.  
Name  
Read/Write  
Description  
1:0  
P7CONFIG  
Read/Write  
These bits configure Pin 7 as either FAN1_ON output, THERM output or PROCHOT input.  
00 = FAN1_ON output  
01 = THERM output  
1X = PROCHOT input  
2
3
4
5
6
BOOST  
FAST  
DC1  
Read/Write  
Read/Write  
Read/Write  
Read/Write  
Read/Write  
When BOOST is set to 1, assertion of PROCHOT causes all fans to run at 100% duty cycle for fail  
safe cooling.  
Setting this bit to 1 enables fast tach measurements on all channels. This increases the tach  
measurement rate from once a second, to one every 250 ms (4×).  
Setting this bit to 1 enables tach measurements to be continuously made on TACH1. Not  
lockable.  
Setting this bit to 2 enables tach measurements to be continuously made on TACH2. Not  
lockable.  
DC2  
THER2  
Setting this bit to 1 configures AIN1 as a thermistor input.  
Setting this bit to 0 configures for analog input.  
7
THER1  
Read/Write  
Setting this bit to 1 configures AIN2 as a thermistor input.  
Setting this bit to 0 configures for analog input.  
Configuration Register 4  
Table 34. Register 0x03—Configuration Register 4 (Power-On Default = 0x00)  
Bit No.  
Name  
R/W  
Description  
2:0  
CH2:0  
Read/Write  
These bits select the input channel when SNGL bit is set.  
011 = Remote 1 temperature  
100 = Local temperature  
101 = Remote 2 temperature  
3
4
5
6
7
SNGL  
MIN1  
MIN2  
Unused  
Unused  
Read/Write  
Read/Write  
Read/Write  
Read only  
Read only  
Setting this bit selects single channel measurement.  
When this bit is set, Fan 1 never goes below minimum speed setting.  
When this bit is set, Fan 2 never goes below minimum speed setting.  
Unused. Write ignored. Reads back 0.  
Unused. Write ignored. Reads back 0.  
AFC1 Configuration  
If more than one of Bits 0:3 are set, the fan speed is controlled by whichever temperature channel demands the highest fan speed.  
Table 35. Register 0x05—AFC Configuration Register 1 (Power-On Default = 0x0C)  
Bit No.  
Name  
Read/Write Description  
0
TH1/REM2  
Read/Write  
When this bit is set, Fan 1 speed is controlled by TH1 if Pin 11 is configured for thermistor, or by  
Thermal Diode 2 if Pin 11 is configured for thermal diode.  
1
2
3
4
TH2  
REM1  
LOC  
Read/Write  
Read/Write  
Read/Write  
Read/Write  
When this bit is set, Fan 1 speed is controlled by TH2 if Pin 12 is configured for thermistor.  
When this bit is set, Fan 1 speed is controlled by Remote Temperature Input 1.  
When this bit is set, Fan 1 speed is controlled by local temperature input.  
When this bit is set, Fan 1 speed is under user control by writing directly to the DRIVE1 register. This  
overrides all lower bit settings  
MAN  
5
6
7
MIN  
STRT  
MAX  
Read/Write  
Read/Write  
Read/Write  
When this bit is set, Fan 1 runs at minimum speed. This overrides all lower bit settings.  
When this bit is set, Fan 1 runs at start-up speed. This overrides all lower bit settings.  
When this bit is set, Fan 1 runs at maximum speed. This overrides all lower bit settings.  
Rev. 0 | Page 36 of 48  
ADT7466  
AFC2 Configuration  
If more than one of Bits 0:3 are set, the fan speed is controlled by whichever temperature channel demands the highest fan speed.  
Table 36. Register 0x06—AFC Configuration Register 2 (Power-On Default = 0x0C)  
Bit No.  
Name  
Read/Write Description  
0
TH1/REM2  
Read/Write  
When this bit is set, Fan 2 speed is controlled by TH1 if Pin 11 is configured for thermistor, or by  
Thermal Diode 2 if Pin 11 is configured for thermal diode.  
1
2
3
4
T H2  
REM1  
LOC  
Read/Write  
Read/Write  
Read/Write  
Read/Write  
When this bit is set, Fan 2 speed is controlled by TH2 if Pin 12 is configured for thermistor.  
When this bit is set, Fan 2 speed is controlled by Remote Temperature Input 1.  
When this bit is set, Fan 2 speed is controlled by the local temperature input.  
When this bit is set, Fan 2 speed is under user control by writing directly to the DRIVE2 register. This  
overrides all lower bit settings.  
MAN  
5
6
6
MIN  
STRT  
MAX  
Read/Write  
Read/Write  
Read/Write  
When this bit is set, Fan 2 runs at minimum speed. This overrides all lower bit settings.  
When this bit is set, Fan 2 runs at startup speed. This overrides all lower bit settings.  
When this bit is set, Fan 2 runs at maximum speed. This overrides all lower bit settings.  
Extended Resolution 1  
Table 37. Register 0x08—Extended Resolution Register 1 (Power-On Default = 0x00)  
Bit No.  
Name  
REM0  
REM1  
VCC0  
Read/Write Description  
0
1
2
3
4
5
6
7
Read only  
Read only  
Read only  
Read only  
Read only  
Read only  
Read only  
Read only  
LSB of remote temperature reading.  
Bit 1 of remote temperature reading.  
LSB of VCC reading.  
Bit 1 of VCC reading.  
LSB of AIN2 reading.  
Bit 1 of AIN2 reading  
LSB of AIN1 reading.  
Bit 1 of AIN1 reading.  
VCC1  
AIN2-0  
AIN2-1  
AIN1-0  
AIN1-1  
Extended Resolution 2  
Table 38. Register 0x09—Extended Resolution Register 2 (Power-On Default = 0x00)  
Bit No.  
Name  
Read/Write  
Read only  
Read only  
Read only  
Read only  
Read only  
Read only  
Read only  
Read only  
Description  
0
1
2
3
4
5
6
7
LOC0  
LOC1  
LSB of local temperature reading.  
Bit 1 of local temperature reading.  
Not used. Reads back 0.  
Not used. Reads back 0.  
Not used. Reads back 0.  
Not used. Reads back 0.  
Not used. Reads back 0.  
Not used. Reads back 0.  
Unused  
Unused  
Unused  
Unused  
Unused  
Unused  
Voltage Reading  
If the extended resolution bits of these readings are also being read, Extended Resolution Register 1 (0x08) should be read first. Once the  
extended resolution register is read, it and the associated MSB reading registers are frozen until read.  
Table 39. Voltage Reading Registers (Power-On Default = 0x00)  
Register Address  
Read/Write  
Read only  
Read only  
Read only  
Description  
0x0A  
0x0B  
0x0C  
AIN1(TH1)/REM2 reading (8 MSBs of reading).  
AIN2(TH2) reading (8 MSBs of reading).  
VCC reading. Measures VCC through the VCC pin (8 MSBs of reading).  
Rev. 0 | Page 37 of 48  
ADT7466  
Temperature Reading  
If the extended resolution bits of these readings are also being read, the extended resolution registers (0x08, 0x09) should be read first.  
Once the extended resolution register gets read, all associated MSB reading registers get frozen until read. Both the extended resolution  
register and the MSB registers are frozen.  
Table 40. Temperature Reading Registers (Power-On Default = 0x00)  
Register Address  
Read/Write  
Read only  
Read only  
Description  
0x0D  
0x0E  
Remote Temperature 1 reading (8 MSBs of reading).  
Local temperature reading (8 MSBs of reading).  
PROCHOT  
Table 41. Register 0x0F—  
Register (Power-On Default = 0x00)  
PROCHOT  
Bit No.  
Name  
Read/Write  
Description  
7:1  
TMR  
Read only  
Times for how long THERM input is asserted. These 7 bits read 0 until the PROCHOT assertion  
time exceeds 45.52 ms.  
0
ASRT/TMR0 Read only  
Set high on the assertion of the THERM input.  
Cleared on read. If the PROCHOT assertion time exceeds 45.52 ms, this bit is set and becomes the  
LSB of the 8-bit TMR reading. This allows PROCHOT assertion times from 45.52 ms to 5.82  
seconds to be reported back with a resolution of 22.76 ms.  
Interrupt Status 1  
Table 42. Register 0x10—Interrupt Status Register 1 (Power-On Default = 0x00)  
Bit No. Name Read/Write Description  
0
1
2
3
4
5
6
7
FAN2  
FAN1  
LOC  
Read only  
Read only  
Read only  
Read only  
Read only  
Read only  
Setting this bit to 1 indicates that Fan 2 has dropped below minimum speed or has stalled. This  
bit is not set when the DRIVE2 output is off.  
Setting this bit to 1 indicates that Fan 1 has dropped below minimum speed or has stalled. This  
bit is not set when the DRIVE1 output is off.  
Setting this bit to 1 indicates that the local temperature reading is out of limit. This bit is  
cleared on a read of the status register only if the error condition clears.  
Setting this bit to 1 indicates that Remote Temperature 1 reading is out of limit. This bit is  
cleared on a read of the status register only if the error condition clears.  
Setting this bit to 1 indicates that the VCC reading is out of limit. This bit is cleared on a read of  
the status register only if the error condition clears.  
Setting this bit to 1 indicates that the AIN2(TH2) reading is out of limit. This bit is cleared on a  
read of the status register only if the error condition clears.  
Setting this bit to 1 indicates that the AIN1(TH1)/REM2 reading is out of limit. This bit is cleared  
on a read of the status register only if the error condition clears.  
REM1  
VCC  
AIN2(TH2)  
AIN1(TH1)/REM2 Read only  
OOL Read only  
Setting this bit to 1 indicates that an out-limit event is latched in Status Register 2. This bit is a  
logical OR of all status bits in Status Register 2. Software can test this bit in isolation to  
determine whether any of the voltage, temperature, or fan speed readings represented by  
Status Register 2 are out of limit. This saves the need to read Status Register 2 during every  
interrupt or polling cycle.  
Rev. 0 | Page 38 of 48  
ADT7466  
Interrupt Status 2  
Table 43. Register 0x11—Interrupt Status Register 2 (Power-On Default = 0x00)  
Bit No.  
Name  
Read/Write  
Description  
Setting this bit to 1 indicates that one of the THERM overtemperature limits has been exceeded.  
This bit is cleared automatically when the temperature drops below THERM − THYST  
0
OVT  
Read only  
.
1
PHOT  
Read only  
If Pin 7 is configured as the input for PROCHOT monitoring, this bit is set when the PROCHOT  
assertion time exceeds the limit programmed in the PROCHOT limit register (0x1E).  
2
3
4
5
6
7
D1  
D2  
TH1  
TH2  
Unused  
Unused  
Read only  
Read only  
Read only  
Read only  
Read only  
Read only  
Setting this bit to 1 indicates either an open or a short circuit on the Thermal Diode 1 inputs.  
Setting this bit to 1 indicates either an open or a short circuit on the Thermal Diode 2 inputs.  
Setting this bit to 1 indicates either an open or a short circuit on the TH1 input.  
Setting this bit to 1 indicates either an open or a short circuit on the TH2 input.  
Not used. Reads back 0.  
Not used. Reads back 0.  
Interrupt Mask 1  
Table 44. Register 0x12—Interrupt Mask Register 1 (Power-On Default = 0x00)  
Bit No.  
Name  
FAN2  
FAN1  
LOC  
Read/Write  
Read only  
Read only  
Read only  
Read only  
Read only  
Read only  
Read only  
Description  
0
1
2
3
4
5
6
Setting this bit masks the Fan 2 interrupt from the ALERToutput.  
Setting this bit masks the Fan 1 interrupt from the ALERT output.  
Setting this bit masks the local temperature. interrupt from the ALERT output.  
Setting this bit masks the remote temperature interrupt from the ALERT output.  
Setting this bit masks the VCC interrupt from the ALERT output.  
Setting this bit masks the AIN2(TH2) interrupt from the ALERT output.  
Setting this bit masks the AIN1(TH1)/REM2 interrupt from the ALERT output.  
REM  
VCC  
AIN2(TH2)  
AIN1  
/TH1/REM2  
7
OOL  
Read only  
Setting this bit masks the OOL interrupt from the ALERT output.  
Interrupt Mask 2  
Table 45. Register 0x13—Interrupt Mask Register 2 (Power-On Default = 0x00)  
Bit No.  
Name  
Read/Write  
Read only  
Read only  
Read only  
Read only  
Read only  
Read only  
Read only  
Read only  
Description  
Setting this bit masks the OVT interrupt from ALERT output.  
Setting this bit masks the THERM interrupt from ALERT output.  
Setting this bit masks the Thermal Diode 1 fault interrupt from ALERT output.  
Setting this bit masks Thermal Diode 2 fault interrupt from ALERT output.  
Setting this bit masks the TH1 fault interrupt from ALERT output.  
Setting this bit masks the TH2 fault interrupt from ALERT output.  
Not used. Reads back 0.  
0
1
2
3
4
5
6
7
OVT  
PHOT  
D1  
D2  
TH1  
TH2  
Unused  
Unused  
Not used. Reads back 0.  
Rev. 0 | Page 39 of 48  
ADT7466  
Voltage Limit  
Setting the Configuration Register 1 lock bit has no effect on these registers.  
High limits: An interrupt is generated when a value exceeds its high limit (> comparison).  
Low limits: An interrupt is generated when a value is equal to or below its low limit (≤ comparison).  
Table 46. Voltage Limit Registers  
Register Address  
Read/Write  
Read/Write  
Read/Write  
Read/Write  
Read/Write  
Read/Write  
Read/Write  
Description  
Power-On Default  
0x14  
0x15  
0x16  
0x17  
0x18  
0x19  
AIN1(TH1)/REM2 low limit.  
AIN1(TH1)/REM2 high limit.  
AIN2(TH2) low limit.  
AIN2(TH2) high limit.  
VCC low limit.  
0x00  
0xFF  
0x00  
0xFF  
0x00  
0xFF  
VCC high limit.  
Temperature Limit  
Setting the Configuration Register 1 lock bit has no effect on these registers. When the temperature readings are in offset binary format,  
an offset of 64 degrees (0x40 or 0100000) must be added to all temperature and  
limits. For example, if the limit is 50°C the  
THERM  
actual programmed limit is 114.  
High limits: An interrupt is generated when a value exceeds its high limit (> comparison).  
Low limits: An interrupt is generated when a value is equal to or below its low limit (≤ comparison).  
Table 47. Temperature Limit Registers  
Register Address  
Read/Write  
Read/Write  
Read/Write  
Read/Write  
Read/Write  
Description  
Power-On Default  
0x1A  
0x1B  
0x1C  
0x1D  
Remote 1 Temperature low limit.  
Remote 1 Temperature high limit.  
Local temperature low limit.  
Local temperature high limit.  
0x00  
0x7F  
0x00  
0x7F  
Limit  
PROCHOT  
This is an 8-bit limit with a resolution of 22.76 ms allowing  
assertion limits of 45.52 ms to 5.82 seconds to be programmed. If  
PROCHOT  
the  
assertion time exceeds this limit, Bit 1 of Interrupt Status Register 2 (0x11) is set. If the limit value is 0x00, an interrupt is  
PROCHOT  
generated immediately upon assertion of the  
input.  
THERM  
Table 48. Register 0x1E—  
Limit Register (Power-On Default = 0x00)  
Description  
PROCHOT  
Read/Write  
Read/Write  
Bit No.  
Name  
7:0  
LIMT  
Sets maximum PROCHOT assertion length allowed before an interrupt is generated.  
Rev. 0 | Page 40 of 48  
ADT7466  
THERM  
Limit  
THERM  
If any temperature measured exceeds its  
limit, both DRIVE outputs drive their fans at maximum output. This is a failsafe  
mechanism incorporated to cool the system in the event of a critical overtemperature. It also ensures some level of cooling in the event  
that software or hardware locks up. If set to 0x00, this feature is disabled. The DRIVE output remains at 0xFF until the temperature drops  
THERM  
THERM  
THERM  
below  
limit − hysteresis. If the  
pin is programmed as an output, exceeding these limits by 0.25°C can cause the  
pin to assert low as an output.  
These registers become read only when the Configuration Register 1 lock bit is set to 1. Additional attempts to write to these registers  
have no effect.  
THERM  
Register Address  
Table 49.  
Limit Registers  
Read/Write  
Description  
Power-On Default  
0x64 (100°C)  
0x1F  
0x20  
0x21  
0x22  
Read/Write  
Read/Write  
Read/Write  
Read/Write  
AIN1/TH1REM2 THERM limit.  
AIN2(TH2) THERM limit.  
Remote 1 THERM limit.  
Local THERM limit.  
0x64 (100°C)  
0x64 (100°C)  
0x64 (100°C)  
Temperature Offset  
These registers contain an 8-bit, twos complement offset value that is automatically added to or subtracted from the temperature reading  
to compensate for any systematic errors such as those caused by noise pickup. LSB value = 1°C.  
This register becomes read only when the Configuration Register 1 lock bit is set to 1. Additional attempts to write to this register have no  
effect.  
Table 50. Temperature Offset Registers  
Register Address  
Read/Write  
Read/Write  
Read/Write  
Read/Write  
Read/Write  
Description  
Power-On Default  
0x24  
0x25  
0x26  
0x27  
AIN1(TH1)/REM2 offset.  
AIN2(TH2) offset.  
Remote 1 offset.  
Local offset.  
0x00  
0x00  
0x00  
0x00  
TMIN  
These registers contain the TMIN temperatures for automatic fan control (AFC). These are the temperatures above which the fan starts to  
operate. The data format is either binary or offset binary, the same as the temperature reading, depending on which option is chosen by  
setting or clearing Bit 7 of Configuration Register 1.  
These registers become read only when the Configuration Register 1 lock bit is set to 1. Additional attempts to write to these registers  
have no effect.  
Table 51. TMIN Registers  
Register Address  
Read/Write  
Read/Write  
Read/Write  
Read/Write  
Read/Write  
Description  
Power-On Default  
0x5A (90°C)  
0x5A (90°C)  
0x5A (90°C)  
0x5A (90°C)  
0x28  
0x29  
0x2A  
0x2B  
AIN1(TH1)/REM2 TMIN.  
AIN2(TH2) TMIN  
Remote 1 TMIN  
Local TMIN  
.
.
.
Rev. 0 | Page 41 of 48  
ADT7466  
Table 52. TMIN Codes  
Temperature  
-64°C  
0°C  
1°C  
10°C  
25°C  
50°C  
75°C  
100°C  
125°C  
127°C  
191°C  
Binary  
Offset Binary  
0 000 0000  
0 100 0000  
0 100 0001  
0 100 1010  
0 101 1001  
0 111 0010  
1 000 1011  
1 010 0100  
1 011 1101  
1 011 1111  
1 111 1111  
0 000 0000  
0 000 0000  
0 000 0001  
0 000 1010  
0 001 1001  
0 011 0010  
0 100 1011  
0 110 0100  
0 111 1101  
0 111 1111  
0 111 1111  
THT Range  
Table 53. Register 0x2C—THTRANGE Register (Power-On Default = 0xCC)  
Bit No.  
Name  
Read/Write  
Description  
3:0  
TH2R  
Read/Write  
These bits set the temperature range over which AFC operates for the TH2 input. The fan starts  
operating at TM and reaches full speed at TM+ TR (where TM is the temperature set by the TMIN  
code, and TR is the temperature range set by the TRANGE code).  
7:4  
TH1R  
Read/Write  
These bits set the temperature range over which AFC operates for the TH1 or REM2 input. The fan  
starts operating at TM and reaches full speed at TM+ TR (where TM is the temperature set by the  
TMIN code, and TR is the temperature range set by the TRANGE code).  
Remote and Local TRANGE  
Table 54. Register 0x2D—Remote and Local TRANGE Register (Power-On Default = 0xCC)  
Bit No.  
Name  
Read/Write  
Description  
3:0  
LOR  
Read/Write  
These bits set the temperature range over which AFC operates for the local temperature input.  
The fan starts operating at TM and reaches full speed at TM + TR (where TM is the temperature set  
by the TMIN code, and TR is the temperature ranges set by the TRANGE code).  
7:4  
RMR  
Read/Write  
These bits set the temperature range over which AFC operates for the Remote 1 (D1)  
temperature input. The fan starts operating at TM and reaches full speed at TM + TR (where TM is  
the temperature set by the TMIN code, and TR is the temperature range set by the TRANGE code).  
Table 55. TRANGE Codes  
Bits 7:4 or 3:0  
TRANGE  
2°C  
0000  
0001  
2.5°C  
0010  
0011  
3.33°C  
4°C  
0100  
5°C  
0101  
0110  
6.67°C  
8°C  
0111  
10°C  
1000  
1001  
13.33°C  
16°C  
1010  
20°C  
1011  
1100  
1101  
26.67°C  
32°C (default)  
40°C  
1110  
1111  
53.33°C  
80°C  
Rev. 0 | Page 42 of 48  
ADT7466  
TH1/TH2 Hysteresis  
Table 56. Register 0x2E—TH1/TH2 Hysteresis Register (Power-On Default = 0x44)  
Bit No.  
Name  
Read/Write  
Description  
7:4  
TH1TH  
Read/Write  
This nibble contains the temperature hysteresis value for TH1/REM2. 0x0 =  
0°C to 0xF = 15°C.  
3:0  
TH2TH  
Read/Write  
This nibble contains the temperature hysteresis value for TH2. 0x0 = 0°C to  
0xF = 15°C.  
REM/LOC Hysteresis  
Table 57. Register 0x2F—REM/LOC Hysteresis Register (Power-On Default = 0x44)  
Bit No.  
Name  
Read/Write  
Description  
7:4  
RM1H  
Read/Write  
This nibble contains the temperature hysteresis value for remote temperature  
input. 0x0 = 0°C to 0xF = 15°C.  
3:0  
LOH  
Read/Write  
This nibble contains the temperature hysteresis value for local temperature  
input. 0x0 = 0°C to 0xF = 15°C.  
Fan Start-Up Voltage  
This is the voltage output from the fan drive output for two tach periods after it first starts up. Taking gain into account, the fan drive  
amplifier should be chosen so the voltage applied to the fan is sufficiently high to ensure that the fan starts.  
Table 58. Fan Start-Up Voltage Registers (Power-On Default = 0x80)  
Register Address  
Read/Write  
Read/Write  
Read/Write  
Description  
0x30  
0x31  
Fan 1 start-up voltage.  
Fan 2 start-up voltage.  
Fan Maximum Voltage  
This is the minimum voltage output from the fan drive output after the fan spins up, in the absence of any other speed control input.  
Table 59. Fan Minimum Voltage Registers (Power-On Default = 0x60)  
Register Address  
Read/Write  
Read/Write  
Read/Write  
Description  
0x32  
0x33  
Fan 1 minimum voltage.  
Fan 2 minimum voltage.  
Fan Maximum RPM  
This is the maximum RPM that the fan can run at in AFC mode.  
Table 60. Fan Maximum RPM Registers (Power-On Default = 0x20)  
Register Address  
Read/Write  
Read/Write  
Read/Write  
Description  
0x34  
0x35  
Fan 1 maximum RPM.  
Fan 2 maximum RPM.  
Rev. 0 | Page 43 of 48  
ADT7466  
Enhanced Acoustics  
Table 61. Register 0x36—Enhanced Acoustics Register (Power-On Default = 0x3F)  
Bit No.  
Name  
Read/Write  
Description  
2:0  
5:3  
FAN1 Step  
FAN2 Step  
Read/Write  
Read/Write  
These bits set the step size by which the DRIVE1 and DRIVE2 PWM output  
duty-cycle can change when enhance acoustics mode is selected.  
000 = 1 bit  
001 = 2 bits  
010 = 3 bits  
011 = 5 bits  
100 = 8 bits  
101 = 12 bits  
110 = 24 bits  
111 = 48 bits  
6
7
Enable Fan1  
Enhanced  
Acoustics  
Enable Fan2  
Enhanced  
Acoustics  
Read/Write  
Read/Write  
When this bit is set to 1, enhanced acoustics are enabled for Fan 1.  
When this bit is set to 1, enhanced acoustics are enabled for Fan 2.  
Fault Increment  
Table 62. Register 0x37—Fault Increment Register (Power-On Default = 0x3F)  
Bit No.  
Name  
Read/Write  
Read/Write  
Read/Write  
Description  
2:0  
5:3  
FAN1Fault  
FAN2 Fault  
These bits set the step size by which the DRIVE1 and DRIVE2 PWM output  
duty-cycle can change in fan fault mode.  
000 = 1 bit  
001 = 2 bits  
010 = 3 bits  
011 = 5 bits  
100 = 8 bits  
101 = 12 bits  
110 = 24 bits  
111 = 48 bits  
7:6  
Unused  
Unused. Write ignored. Reads back 0.  
Start-Up Timeout Configuration  
Table 63. Register 0x38—Start-Up Timeout Configuration Register (Power-On Default = 0x00)  
Bit No.  
Name  
Read/Write  
Read/Write  
Read/Write  
Description  
2:0  
5:3  
ST1  
ST2  
These bits set the start-up timeout for Fan 1.  
These bits set the start-up timeout for Fan 2.  
000 = No start-up timeout  
001 = 100 ms  
010 = 250 ms  
011 = 400 ms  
100 = 667 ms  
101 = 1second  
110 = 2 seconds  
111 = 4 seconds  
7:6  
Unused  
Unused. Write ignored. Reads back 0.  
Rev. 0 | Page 44 of 48  
ADT7466  
Fan Pulses Per Revolution  
Table 64. Register 0x39—Fan Pulses Per Revolution Register (Power-On Default = 0x05)  
Bit No.  
Name  
Read/Write  
Description  
1:0  
FAN1  
Read/Write  
Sets number of pulses to be counted when measuring FAN1 speed. Can be  
used to determine fan’s pulses per revolution number for unknown fan type.  
Pulses Counted  
00 = 1  
01 = 2 (default)  
10 = 3  
11 = 4  
3:2  
7:4  
FAN2  
Read/Write  
Sets number of pulses to be counted when measuring FAN2 speed. Can be  
used to determine fan’s pulses per revolution number for unknown fan type.  
Pulses Counted  
00 = 1  
01 = 2 (default)  
10 = 3  
11 = 4  
Unused  
Unused. Write ignored. Reads back 0.  
Information Registers  
Table 65. Register 0x3D—Device ID Register (Power-On Default = 0x66)  
Bit No.  
Name  
Read/Write  
Description  
7:0  
Reserved  
Read only  
Contains device ID number.  
Table 66. Register 0x3E—Company Id Register (Power-On Default = 0x41)  
Bit No.  
Name  
Read/Write  
Description  
7:0  
Reserved  
Read only  
Contains company ID number.  
Table 67. Register 0x3F—Revision Number Register (Power-On Default = 0x02)  
Bit No.  
Name  
Read/Write  
Description  
7:0  
Reserved  
Read only  
Contains device revision level.  
Fan Drive (DAC)  
These registers reflect the drive value of each fan at any given time. When in automatic fan speed control mode, the ADT7466 reports the  
drive values back through these registers. The fan drive values vary according to temperature in automatic fan speed control mode.  
During fan startup, these registers report 0x00. In software mode, the fan drive outputs can be set to any value by writing to these  
registers.  
Table 68. Fan Drive (DAC) Registers (Power-On Default = 0x00)  
Register Address  
Read/Write  
Read/Write  
Read/Write  
Description  
0x40  
0x41  
DRIVE1, Current Fan 1 drive value.  
DRIVE2, Current Fan 2 drive value.  
XOR Tree Test Enable  
This register becomes read only when the Configuration Register 1 lock bit is set to 1. Additional attempts to write to this register have no  
effect.  
Table 69. Register 0x42—XOR Tree Test Enable (Power-On Default = 0x00)  
Bit No.  
Name  
Reserved  
XEN  
Read/Write  
Description  
7:1  
0
Unused. Do not write to these bits.  
If the XEN bit is set to 1, the device enters the XOR tree test mode. Clearing the bit  
removes the device from the XOR test mode.  
Read/Write  
Rev. 0 | Page 45 of 48  
ADT7466  
Fan Tachometer Reading  
These registers count the number of 12.43 µs periods (based on a local 82 kHz clock) that occur between a number of consecutive fan  
tach pulses (default = 2). The number of tach pulses used to count can be changed by using the fan pulses per revolution register (0x39).  
This allows the fan speed to be accurately measured. Since a valid fan tachometer reading requires two bytes to be read, the low byte must  
be read first. Both the low and high bytes are then frozen until read. At power-on, these registers contain 0x0000 until such time as the  
first valid fan tach measurement is read into these registers. This prevents false interrupts from occurring while the fans are spinning up.  
A count of 0xFFFF indicates that a fan is  
Stalled or blocked (object jamming the fan).  
Failed (internal circuitry destroyed).  
Not populated (the ADT7466 expects to see a fan connected to each tach. If a fan is not connected to that tach, its tach minimum  
high and low byte should be set to 0xFFFF).  
2-wire instead of 3-wire.  
Table 70. Fan Tachometer Reading Registers (Power-On Default = 0xFF)  
Register Address  
Read/Write  
Read only  
Read only  
Read only  
Read only  
Description  
0x48  
0x49  
0x4A  
0x4B  
TACH1 low byte  
TACH1 high byte  
TACH2 low byte  
TACH2 high byte  
Fan Tachometer Limit  
Exceeding any of the tach limit registers by 1 indicates that the fan is running too slowly or has stalled. The appropriate status bit is set in  
Interrupt Status Register 1 to indicate the fan failure. Setting the Configuration Register 1 lock bit has no effect on these registers.  
Table 71. Fan Tachometer Limit Registers (Power-On Default = 0xFF)  
Register Address  
Read/Write  
Read/Write  
Read/Write  
Read/Write  
Read/Write  
Description  
0x4C  
0x4D  
0x4E  
0x4F  
TACH 1 minimum low byte  
TACH 1 minimum high byte  
TACH 2 minimum low byte  
TACH 2 minimum high byte  
Manufacturer’s Test  
These registers are for manufacturers use only and should not be read or written to in normal use.  
These registers become read only when the Configuration Register 1 lock bit is set to 1. Additional attempts to write to these register have  
no effect.  
Table 72. Register 0x3F—Manufacturers Test Registers (Power-On Default = 0x00)  
Register Address  
Read/Write  
Read/Write  
Read/Write  
Read/Write  
Read/Write  
Description  
0x50  
0x51  
0x52  
0x53  
Manufacturer’s Test Register 1  
Manufacturer’s Test Register 2  
Manufacturer’s Test Register 3  
Manufacturer’s Test Register 4  
Rev. 0 | Page 46 of 48  
ADT7466  
OUTLINE DIMENSIONS  
0.193  
BSC  
16  
1
9
8
0.154  
BSC  
0.236  
BSC  
PIN 1  
0.069  
0.053  
0.065  
0.049  
8°  
0°  
0.010  
0.004  
0.025  
BSC  
0.012  
0.008  
0.050  
0.016  
SEATING  
PLANE  
0.010  
0.006  
COPLANARITY  
0.004  
COMPLIANT TO JEDEC STANDARDS MO-137AB  
Figure 46. 16-Lead Shrink Small Outline Package [QSOP]  
(RQ-16)  
Dimensions shown in inches  
ORDERING GUIDE  
Model  
Temperature Range  
Package Description  
16-Lead QSOP  
16-Lead QSOP  
16-Lead QSOP  
Evaluation Board  
Package Option  
RQ-16  
RQ-16  
ADT7466ARQ Z1  
ADT7466ARQ Z-REEL1  
ADT7466ARQ Z-REEL71  
EVAL-ADT7466EB  
1 Z = Pb-free part.  
−40°C to +125°C  
−40°C to +125°C  
−40°C to +125°C  
RQ-16  
Rev. 0 | Page 47 of 48  
 
 
 
ADT7466  
NOTES  
©
2005 Analog Devices, Inc. All rights reserved. Trademarks and  
registered trademarks are the property of their respective owners.  
D04711–0–6/05(0)  
Rev. 0 | Page 48 of 48  

相关型号:

EVAL-ADT7467EBZ

dBCool Remote Thermal Monitor and Fan Controller
ONSEMI

EVAL-ADT7468EB

dBCool? Remote Thermal Controller and Voltage Monitor
ONSEMI

EVAL-ADT7470EBZ

Temperature Sensor Hub and Fan Controller
ADI

EVAL-ADT7483EB

Dual Channel Temperature Sensor and Over Temperature Alarm
ONSEMI

EVAL-ADT7490EBZ

dBCool Remote Thermal Monitor and Fan Controller with PECI Interface
ADI

EVAL-ADT7516EB

SPI-/I2C-Compatible, Temperature Sensor,4-Channel ADC and Quad Voltage Output
ADI

EVAL-ADT7X20EBZ

±0.25°C Accurate, 16-Bit Digital I2C Temperature Sensor
ADI

EVAL-ADUC-CABLE1Z

MicroConverter® Multichannel 24-/16-Bit ADCs with Embedded 62 kB Flash and Single-Cycle MCU
ADI

EVAL-ADuC7020MKZ

Precision Analog Microcontroller, 12-Bit Analog I/O, ARM7TDMI MCU
ADI

EVAL-ADUC7020QS

Precision Analog Microcontroller 12-bit Analog I/O, ARM7TDMI MCU
ADI

EVAL-ADuC7020QSPZ

Precision Analog Microcontroller, 12-Bit Analog I/O, ARM7TDMI MCU
ADI

EVAL-ADuC7020QSZ

Precision Analog Microcontroller, 12-Bit Analog I/O, ARM7TDMI MCU
ADI