GTLP1B153MX [ETC]
1-Bit Bus Transceiver ; 1位总线收发器\n型号: | GTLP1B153MX |
厂家: | ETC |
描述: | 1-Bit Bus Transceiver
|
文件: | 总7页 (文件大小:105K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
June 2001
Revised December 2001
GTLP1B153
1-Bit LVTTL/GTLP Driver/Receiver Pair
General Description
Features
The GTLP1B153 is a 1-bit bus buffer pair with separate bit
paths, that provide LVTTL-to-GTLP and GTLP-to-LVTTL
signal level translation. High speed backplane operation is
a direct result of GTLP’s reduced output swing (<1V),
reduced input threshold levels and output edge rate con-
trol. The edge rate control minimizes bus settling time.
GTLP is a Fairchild Semiconductor derivative of the Gun-
ning Transistor logic (GTL) JEDEC standard JESD8-3.
■ Interface between LVTTL and GTLP logic levels
■ Designed with edge rate control circuitry to reduce
output noise in the GTLP port
■ VREF pin provides external supply reference voltage for
receiver threshold adjustability
■ Special PVT compensation circuitry to provide
consistent performance over variations of process,
supply voltage and temperature
Fairchild’s GTLP has internal edge-rate control and is pro-
cess, voltage and temperature compensated. GTLP’s I/O
structure is similar to GTL and BTL but offers different out-
put levels and receiver threshold. Typical GTLP output volt-
age levels are: VOL = 0.5V, VOH = 1.5V, and VREF = 1V.
■ TTL compatible driver and control inputs
■ Designed using Fairchild advanced BiCMOS technology
■ Bushold data inputs on A Port to eliminate the need for
external pull-up resistors for unused inputs
■ Power up/down and power off high impedance for live
insertion
■ Open drain on GTLP to support wired-or connection
■ Flow through pinout optimizes PCB layout
■ A Port source/sink −24mA/+24mA
■ B Port sink +50mA
Ordering Code:
Order Number Package Number
Package Description
GTLP1B153M
GTLP1B153MX
GTLP1B153K8X
M08A
8-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow
[TUBE]
M08A
8-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow
[TAPE and REEL]
MAB08A
(Preliminary)
8-Lead US8, 0.7mm x 3.1mm x 2.0mm
[TAPE and REEL]
Pin Descriptions
Connection Diagrams
US8
Pin Names
Description
OEA
LVTTL Bit Level Output Enable
(Active LOW for Receive)
VCC, GND, VREF Device Supplies
BO, BI
AO/ AI
B Port GTLP Outputs/ Inputs
A Port LVTTL Outputs/ Inputs
SOIC
© 2001 Fairchild Semiconductor Corporation
DS500485
www.fairchildsemi.com
Functional Description
The GTLP1B153 is a 2-bit transceiver that supports GTLP and LVTTL signal levels. Data polarity is non-inverting and the
data flow in the B-to-A direction is controlled by the OEA pin.
Functional Table
Inputs
Outputs
AO
Description
BI
OEA
L
L
L
H
X
L
H
Z
A Output Data Bit Enabled
A Output Data Bit Enabled
H
A Output Data Bit High Impedance
OEA
X
AI
L
BO
L
B Output Data Bit Enabled
B Output Data Bit Enabled
X
H
H
(Note 1)
Note 1: Denotes that the bit would be in high impedance mode if there was no pull-up circuit due to open drain nature of the GTLP output.
Logic Diagram
www.fairchildsemi.com
2
Absolute Maximum Ratings(Note 2)
Recommended Operating
Conditions
Supply Voltage (VCC
)
−0.5V to +4.6V
−0.5V to +4.6V
DC Input Voltage (VI)
DC Output Voltage (VO)
Outputs 3-STATE
Supply Voltage VCC
3.15V to 3.45V
Bus Termination Voltage (VTT
)
−0.5V to +4.6V
−0.5V to +4.6V
GTLP
1.47V to 1.53V
0.98V to 1.02V
Outputs Active (Note 3)
DC Output Sink Current into
A Port IOL
VREF
Input Voltage (VI)
on A Port and Control Pins
48 mA
−48 mA
100 mA
−50 mA
0.0V to VCC
DC Output Source Current from
A Port IOH
HIGH Level Output Current (IOH
)
A Port
−24 mA
DC Output Sink Current into
B Port in the LOW State, IOL
LOW Level Output Current (IOL
)
A Port
+24 mA
+50 mA
DC Input Diode Current (IIK
)
B Port
VI < 0V
Operating Temperature (TA)
−40°C to +85°C
DC Output Diode Current (IOK
O < 0V
)
Note 2: Absolute Maximum Ratings are those values beyond which the
safety of the device cannot be guaranteed. The device should not be oper-
ated at these limits. The parametric values defined in the “Electrical Char-
acteristics” table are not guaranteed at the absolute maximum rating. The
“Recommended Operating Conditions” table will define the conditions for
actual device operation.
V
−50 mA
>2000V
ESD Rating
Storage Temperature (TSTG
)
−65°C to +150°C
Note 3: IO Absolute Maximum Rating must be observed.
DC Electrical Characteristics
Over Recommended Operating Free-Air Temperature Range, V
= 1.0V (unless otherwise noted).
REF
Min
Typ
Max
Symbol
Test Conditions
Units
(Note 4)
VIH
VIL
B Port
V
REF + 0.05
VTT
V
V
Others
B Port
Others
B Port
B Port
2.0
0.0
V
REF − 0.05
0.8
VREF
VTT
0.7V
1.0
1.5
1.3V
V
V
V
VREF + 50 mV
VCC
VIK
V
V
V
CC = 3.15V
II = −18 mA
−1.2
VOH
A Port
A Port
CC = Min to Max (Note 5)
CC = 3.15V
I
I
OH = −100 µA
OH = −8 mA
VCC - 0.2
2.4
V
V
IOH = -24 mA
2.2
VOL
V
V
V
V
CC = Min to Max (Note 5)
I
I
I
I
I
OL = 100 µA
OL = 8 mA
0.2
0.4
0.5
0.4
0.55
5
CC = 3.15V
CC = 3.15V
OL = 24 mA
OL = 40 mA
OL = 50 mA
B Port
CC = 3.15V
V
II
Control Pins
A Port
V
V
V
V
V
V
V
CC = 3.45V
CC = 3.45V
CC = 3.45V
CC = 0
VI = 3.45V
VI = 0V
µA
µA
−5
VI = 3.45V
VI = 0V
10
−10
5
B Port
VI = 3.45V
VI = 0
µA
µA
−5
IOFF
A Port,
VI or VO = 0 to 3.45V
30
Control Pins
B Port
CC = 0
VI or VO = 0 to 3.45V
30
µA
II (HOLD)
A Port
CC = 3.15V
CC = 3.45V
VI = 0.8V
VI = 2.0V
75
µA
µA
−75
10
5
IOZH
A Port
B Port
V
O = 3.45V
O = 3.45V
V
3
www.fairchildsemi.com
DC Electrical Characteristics (Continued)
Min
Typ
Max
Symbol
A Port
Test Conditions
Units
(Note 4)
IOZL
V
CC = 3.45V
V
O = 0V
−10
−5
30
11
11
11
2
µA
µA
B Port
VO = 0V
IPU/PD
ICC
All Ports
A Port
V
CC = 0 to 1.5V
CC = 3.45V
VI = 0 to 3.45V
Outputs HIGH
Outputs LOW
V
or B Port
I
O = 0
VI = VCC/VTT or GND
VCC = 3.45V,
mA
mA
pF
Outputs Disabled
One Input at VCC
∆ICC
(Note 6)
Ci
A Port and
Control Pins A or Control Inputs at VCC or GND −0.6V
Control Pins
A and B Port
A Port
VI = VCC
TT or 0
,
3
V
CO
VI = VCC or 0
VI = VTT or 0
5
5
pF
pF
B Port
Note 4: All typical values are at VCC = 3.3V and TA = 25°C.
Note 5: For conditions shown as Min, use the appropriate value specified under recommended operating conditions.
Note 6: This is the increase in supply current for each input that is at the specified TTL voltage level rather than VCC or GND.
Note: GTLP VREF and VTT are specified to 2% tolerance since signal integrity and noise margin can be significantly degraded if these supplies are noisy. In
addition, VTT and RTERM can be adjusted beyond the recommended operating to accommodate backplane impedances other than 50Ω, but must remain
within the boundaries of the DC Absolute Maximum Ratings. Similarly, VREF can be adjusted to optimize noise margin.
AC Electrical Characteristics
Over recommended range of supply voltage and operating free-air temperature, V
= 1.0V (unless otherwise noted).
REF
C
L = 30 pF for B Port and CL = 50 pF for A Port.
From
To
Min
Typ
(Note 7)
2.9
Max
Symbol
(Input)
Unit
ns
(Output)
tPLH
tPHL
tPLH
tPHL
tRISE
tFALL
tRISE
tFALL
1.2
0.8
1.4
1.6
7.3
4.5
4.4
5.0
A
B
B
A
2.0
2.5
ns
2.7
Transition Time, B Outputs (20% to 80%)
Transition Time, B Outputs (80% to 20%)
Transition Time, C Outputs (10% to 90%)
Transition Time, C Outputs (90% to 10%)
1.5
ns
ns
ns
ns
1.8
2.5
2.2
tPZH, tPZL
tPHZ, tPLZ
1.2
1.4
2.7
2.8
5.3
4.9
OEA
A
ns
Note 7: All typical values are at VCC = 3.3V, and TA = 25°C.
www.fairchildsemi.com
4
Test Circuits and Timing Waveforms
Test Circuit for A Outputs
Test Circuit for B Outputs
Test
S
tPLH/tPHL OPEN
Note: CL includes probes and Jig capacitance.
tPLZ/tPZL 6V
Note: For B Port, CL = 30 pF is used for worst case.
tPHZ/tPZH GND
Note: CL includes probes and Jig capacitance.
Voltage Waveforms Propagation Delay
Voltage Waveform Enable and Disable Times
A or LVTTL
B or GTLP
Pins
Pins
VINHIGH
VINLOW
VM
VCC
1.5
0.0
0.0
VCC/2
OL + 0.3V
1.0
VX
V
N/A
N/A
VY
VOH − 0.3V
Note: Waveform 1 is for an output with internal conditions such that the output is LOW except when disabled by the output control.
Waveform 2 is for an output with internal conditions such that the output is HIGH except when disabled by the output control.
Note: All input pulses have the following characteristics:
Frequency = 10MHz, tRISE = tFALL = 2 ns (10% to 90%), ZO = 50Ω. The outputs are measured one at a time with one transition per measurement.
5
www.fairchildsemi.com
Physical Dimensions inches (millimeters) unless otherwise noted
8-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow
Package Number M08A
www.fairchildsemi.com
6
Physical Dimensions inches (millimeters) unless otherwise noted (Continued)
8-Lead US8, 0.7mm x 3.1mm x 2.0mm
Package Number MAB08A
Preliminary
Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and
Fairchild reserves the right at any time without notice to change said circuitry and specifications.
LIFE SUPPORT POLICY
FAIRCHILD’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT
DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD
SEMICONDUCTOR CORPORATION. As used herein:
1. Life support devices or systems are devices or systems
which, (a) are intended for surgical implant into the
body, or (b) support or sustain life, and (c) whose failure
to perform when properly used in accordance with
instructions for use provided in the labeling, can be rea-
sonably expected to result in a significant injury to the
user.
2. A critical component in any component of a life support
device or system whose failure to perform can be rea-
sonably expected to cause the failure of the life support
device or system, or to affect its safety or effectiveness.
www.fairchildsemi.com
7
www.fairchildsemi.com
相关型号:
GTLP2034
8-BIT LVTTL-TO-GTLP ADJUSTABLE-EDGE-RATE REGISTERED TRANSCEIVER WITH SPLIT LVTTL PORT AND FEEDBACK PATH
TI
©2020 ICPDF网 联系我们和版权申明