83948AYI-01 [IDT]

Clock Driver, 83948 Series, 12 True Output(s), 0 Inverted Output(s), PQFP32, 7 X 7 MM, 1.40 MM HEIGHT, MS-026BBA, LQFP-32;
83948AYI-01
型号: 83948AYI-01
厂家: INTEGRATED DEVICE TECHNOLOGY    INTEGRATED DEVICE TECHNOLOGY
描述:

Clock Driver, 83948 Series, 12 True Output(s), 0 Inverted Output(s), PQFP32, 7 X 7 MM, 1.40 MM HEIGHT, MS-026BBA, LQFP-32

驱动 逻辑集成电路
文件: 总13页 (文件大小:96K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
Low Skew, 1-to-12 Differential-to-  
LVCMOS Fanout Buffer  
ICS83948I-01  
DATA SHEET  
GENERAL DESCRIPTION  
FEATURES  
The ICS83948I-01 is a low skew, 1-to-12 Differential-to- Twelve LVCMOS outputs  
LVCMOS Fanout Buffer. The ICS83948I-01 has  
Selectable LVCMOS clock or differential CLK, nCLK  
inputs  
two selectable clock inputs. The CLK, nCLK pair can ac-  
cept most standard differential input levels. The  
LVCMOS_CLK can accept LVCMOS or LVTTL input levels.  
The low impedance LVCMOS outputs are designed to drive  
50Ω series or parallel terminated transmission lines. The  
effective fanout can be increased from 12 to 24 by utilizing  
the ability of the outputs to drive two series terminated lines.  
CLK, nCLK pair can accept the following differential  
input levels: LVDS, LVPECL, LVHSTL, SSTL, HCSL  
LVCMOS_CLK accepts the following input levels:  
LVCMOS or LVTTL  
Maximum output frequency: 150MHz  
Output skew: 350ps (maximum)  
Part to part skew: 1.5ns (maximum)  
3.3V core, 3.3V output  
The ICS83948I-01 is characterized at 3.3V core/3.3V output.  
Guaranteed output and part-to-part skew characteristics make  
the ICS83948I-01 ideal for those clock distribution applications  
demanding well defined performance and repeatability.  
-40°C to 85°C ambient operating temperature  
Available in both standard (RoHS 5) and lead-free  
(RoHS 6) packages  
BLOCK DIAGRAM  
PIN ASSIGNMENT  
D
CLK_EN  
Q
32 31 30 29 28 27 26 25  
LVCMOS_CLK  
1
0
GND  
Q4  
1
2
3
4
5
6
7
8
24  
23  
22  
21  
20  
19  
18  
17  
CLK_SEL  
LVCMOS_CLK  
CLK  
Q0  
CLK  
nCLK  
VDDO  
Q5  
Q1  
Q2  
Q3  
Q4  
Q5  
Q6  
Q7  
Q8  
Q9  
Q10  
Q11  
nCLK  
CLK_SEL  
ICS83948I-01  
GND  
Q6  
CLK_EN  
OE  
VDDO  
Q7  
VDD  
GND  
9
10 11 12 13 14 15 16  
32-Lead LQFP  
7mm x 7mm x 1.4mm package body  
Y Package  
TopView  
OE  
ICS843948IAY-01 REVISION A SEPTEMBER 6, 2011  
1
©2011 Integrated Device Technology, Inc.  
ICS83948I-01 Data Sheet  
LOW SKEW, 1-TO-12 DIFFERENTIAL-TO-LVCMOS FANOUT BUFFER  
TABLE 1. PIN DESCRIPTIONS  
Number  
Name  
Type  
Pullup  
Description  
Clock select input. Selects LVCMOS clock input  
when HIGH. Selects CLK, nCLK inputs when LOW.  
LVCMOS / LVTTL interface levels.  
1
CLK_SEL  
Input  
2
3
4
5
6
7
LVCMOS_CLK  
CLK  
Input  
Input  
Input  
Input  
Input  
Power  
Pullup  
Pullup  
Clock input. LVCMOS / LVTTL interface levels.  
Non-inverting differential clock input.  
nCLK  
Pulldown Inverting differential clock input.  
CLK_EN  
OE  
Pullup  
Pullup  
Clock enable. LVCMOS / LVTTL interface levels.  
Output enable. LVCMOS / LVTTL interface levels.  
Core supply pin.  
VDD  
8, 12, 16,  
GND  
Power  
Power supply ground.  
20, 24, 28, 32  
9, 11, 13, 15,  
17, 19, 21, 23  
25, 27, 29, 31  
Q11, Q10, Q9, Q8,  
Q7, Q6, Q5, Q4,  
Q3, Q2, Q1, Q0  
Output  
Power  
Clock outputs. LVCMOS / LVTTL interface levels.  
Output supply pins.  
10, 14, 18, 22, 26, 30  
VDDO  
NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values.  
TABLE 2. PIN CHARACTERISTICS  
Symbol  
Parameter  
Test Conditions  
Minimum Typical Maximum Units  
CIN  
Input Capacitance  
4
pF  
Power Dissipation Capacitance  
(per output)  
CPD  
25  
pF  
RPULLUP  
Input Pullup Resistor  
51  
51  
7
KΩ  
KΩ  
Ω
RPULLDOWN Input Pulldown Resistor  
ROUT Output Impedance  
TABLE 3A. CLOCK SELECT FUNCTION TABLE  
Control Input  
Clock  
CLK_SEL  
CLK, nCLK  
Selected  
LVCMOS_CLK  
De-selected  
Selected  
0
1
De-selected  
TABLE 3B. CLOCK INPUT FUNCTION TABLE  
Inputs  
Outputs  
Input to Output Mode  
Polarity  
CLK_SEL LVCMOS_CLK  
CLK  
nCLK  
Q0:Q12  
LOW  
0
0
0
0
0
0
1
1
0
0
1
Differential to Single Ended  
Differential to Single Ended  
Non Inverting  
Non Inverting  
1
0
HIGH  
LOW  
0
Biased; NOTE 1  
Single Ended to Single Ended Non Inverting  
Single Ended to Single Ended Non Inverting  
1
Biased; NOTE 1  
HIGH  
HIGH  
LOW  
Biased; NOTE 1  
0
1
Single Ended to Single Ended  
Single Ended to Single Ended  
Inverting  
Inverting  
Biased; NOTE 1  
LOW  
Single Ended to Single Ended Non Inverting  
Single Ended to Single Ended Non Inverting  
1
HIGH  
NOTE 1: Please refer to the Application Information section, "Wiring the Differential Input to Accept Single Ended Levels".  
ICS843948IAY-01 REVISION A SEPTEMBER 6, 2011  
2
©2011 Integrated Device Technology, Inc.  
ICS83948I-01 Data Sheet  
LOW SKEW, 1-TO-12 DIFFERENTIAL-TO-LVCMOS FANOUT BUFFER  
ABSOLUTE MAXIMUM RATINGS  
SupplyVoltage, VDD  
Inputs, VI  
4.6V  
-0.5V to VDD + 0.5 V  
-0.5V to VDDO + 0.5V  
Outputs, VO  
PackageThermal Impedance, θJA 47.9°C/W (0 lfpm)  
StorageTemperature,Tstg -65°C to 150°C  
Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are  
stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the  
DC Characteristics or AC Characteristics is not implied. Exposure to absolute maximum rating conditions for extended periods may  
affect product reliability.  
TABLE 4A. POWER SUPPLY CHARACTERISTICS, VDD = VDDO = 3.3V 0.3V, TA = -40° TO 85°  
Symbol Parameter  
Test Conditions  
Minimum Typical Maximum Units  
VDD  
VDDO  
IDD  
Input Supply Voltage  
3.0  
3.0  
3.3  
3.3  
3.6  
3.6  
55  
V
V
Output Supply Voltage  
Quiescent Supply Current  
mA  
TABLE 4B. DC CHARACTERISTICS, VDD = VDDO = 3.3V 0.3V, TA = -40° TO 85°  
Symbol Parameter Test Conditions Minimum Typical Maximum Units  
VIH  
VIL  
Input High Voltage  
LVCMOS/LVTTL  
LVCMOS/LVTTL  
CLK, nCLK  
2
3.6  
0.8  
1.3  
V
V
V
Input Low Voltage  
VPP  
Peak-to-Peak Input Voltage  
0.15  
Input Common Mode Voltage;  
NOTE 1, 2  
VCMR  
CLK, nCLK  
GND + 0.5  
VDD - 0.85  
100  
V
IIN  
Input Current  
µA  
V
VOH  
VOL  
Output High Voltage  
Output Low Voltage  
IOH = -20mA  
IOL = 20mA  
2.5  
0.4  
V
NOTE 1: For single ended applications, the maximum input voltage for CLK, nCLK is VDD + 0.3V.  
NOTE 2: Common mode voltage is defined as VIH.  
ICS843948IAY-01 REVISION A SEPTEMBER 6, 2011  
3
©2011 Integrated Device Technology, Inc.  
ICS83948I-01 Data Sheet  
LOW SKEW, 1-TO-12 DIFFERENTIAL-TO-LVCMOS FANOUT BUFFER  
TABLE 5. AC CHARACTERISTICS, VDD =VDDO = 3.3V 0.3V, TA = -40° TO 85°  
Symbol Parameter  
fMAX Maximum Output Frequency  
Test Conditions  
Minimum  
Typical  
Maximum  
Units  
150  
MHz  
CLK, nCLK;  
NOTE 1A  
LVCMOS_CLK;  
NOTE 1B  
2.5  
3
6.5  
5.5  
ns  
ns  
tPD  
Propagation Delay  
Measured on  
rising edge @VDDO/2  
tsk(o)  
Output Skew; NOTE 2, 6  
350  
ps  
CLK, nCLK  
LVCMOS_CLK  
1.5  
ns  
ns  
ns  
ns  
ps  
ns  
ns  
Part-to-Part Skew;  
NOTE 3, 6  
Measured on  
rising edge @VDDO/2  
tsk(pp)  
2
tR  
Output Rise Time  
Output Fall Time  
Output Pulse Width  
0.8V to 2V  
0.8V to 2V  
0.2  
0.2  
1.0  
tF  
1.0  
tPW  
tPeriod/2 - 800  
tPeriod/2 + 800  
tPZL, tPZH Output Disable Time; NOTE 4  
11  
11  
t
PLZ, tPHZ Output Enable Time; NOTE 4  
CLK_EN to  
1
0
0
1
ns  
ns  
ns  
ns  
Clock Enable  
CLK  
tS  
Setup Time;  
NOTE 5  
CLK_EN to  
LVCMOS_CLK  
CLK to  
CLK_EN  
LVCMOS_CLK  
to CLK_EN  
Clock Enable  
Hold Time;  
NOTE 5  
tH  
NOTE 1A: Measured from the differential input crossing point to VDDO/2 of the output.  
NOTE 1B: Measured from the VDD/2 of the input to VDDO/2 of the output.  
NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions.  
Measured at VDDO/2.  
NOTE 3: Defined as skew between outputs on different devices operating at the same supply voltages and with  
equal load conditions. Using the same type of inputs on each device, the outputs are measured at VDDO/2.  
NOTE 4: These parameters are guaranteed by characterization. Not tested in production.  
NOTE 5: Setup and Hold times are relative to the falling edge of the input clock.  
NOTE 6: This parameter is defined in accordance with JEDEC Standard 65.  
ICS843948IAY-01 REVISION A SEPTEMBER 6, 2011  
4
©2011 Integrated Device Technology, Inc.  
ICS83948I-01 Data Sheet  
LOW SKEW, 1-TO-12 DIFFERENTIAL-TO-LVCMOS FANOUT BUFFER  
PARAMETER MEASUREMENT INFORMATION  
1.65V 0.15V  
SCOPE  
VDD,  
VDDO  
Qx  
LVCMOS  
GND  
-1.65V 0.15V  
3.3V OUTPUT LOAD TEST CIRCUIT  
VDD  
nCLK  
CLK  
VPP  
VCMR  
Cross Points  
GND  
DIFFERENTIAL INPUT LEVEL  
ICS843948IAY-01 REVISION A SEPTEMBER 6, 2011  
5
©2011 Integrated Device Technology, Inc.  
ICS83948I-01 Data Sheet  
LOW SKEW, 1-TO-12 DIFFERENTIAL-TO-LVCMOS FANOUT BUFFER  
PARAMETER MEASUREMENT INFORMATION, CONTINUED  
VDDO  
2
Qx  
Qy  
VDDO  
2
tsk(o)  
OUTPUT SKEW  
PART 1  
VDDO  
2
Qx  
VDDO  
2
PART 2  
Qy  
tsk(pp)  
PART-TO-PART SKEW  
2V  
2V  
0.8V  
0.8V  
Clock Outputs  
tR  
tF  
OUTPUT RISE AND FALL TIME  
ICS843948IAY-01 REVISION A SEPTEMBER 6, 2011  
6
©2011 Integrated Device Technology, Inc.  
ICS83948I-01 Data Sheet  
LOW SKEW, 1-TO-12 DIFFERENTIAL-TO-LVCMOS FANOUT BUFFER  
PARAMETER MEASUREMENT INFORMATION, CONTINUED  
VDD  
2
LVCMOS_CLK  
nCLK  
CLK  
VDDO  
2
Q0:Q11  
tPD  
PROPAGATION DELAY  
VDDO  
2
VDDO  
2
VDDO  
2
Q0:Q11  
tPW  
tPERIOD  
tPW  
tPERIOD  
odc =  
tPW & tPERIOD  
ICS843948IAY-01 REVISION A SEPTEMBER 6, 2011  
7
©2011 Integrated Device Technology, Inc.  
ICS83948I-01 Data Sheet  
LOW SKEW, 1-TO-12 DIFFERENTIAL-TO-LVCMOS FANOUT BUFFER  
APPLICATION INFORMATION  
WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS  
Figure 2 shows how the differential input can be wired to accept single ended levels. The reference voltage V_REF = VDD/2 is  
generated by the bias resistors R1, R2 and C1.This bias circuit should be located as close as possible to the input pin.The ratio of  
R1 and R2 might need to be adjusted to position theV_REF in the center of the input voltage swing. For example, if the input clock  
swing is only 2.5V and VDD = 3.3V, V_REF should be 1.25V and R2/R1 = 0.609.  
VDD  
R1  
1K  
CLK_IN  
+
V_REF  
-
C1  
0.1uF  
R2  
1K  
FIGURE 2 - SINGLE ENDED SIGNAL DRIVING DIFFERENTIAL INPUT  
ICS843948IAY-01 REVISION A SEPTEMBER 6, 2011  
8
©2011 Integrated Device Technology, Inc.  
ICS83948I-01 Data Sheet  
LOW SKEW, 1-TO-12 DIFFERENTIAL-TO-LVCMOS FANOUT BUFFER  
RELIABILITY INFORMATION  
TABLE 6. θJAVS. AIR FLOW TABLE  
θJA byVelocity (Linear Feet per Minute)  
0
200  
55.9°C/W  
42.1°C/W  
500  
50.1°C/W  
39.4°C/W  
Single-Layer PCB, JEDEC StandardTest Boards  
Multi-Layer PCB, JEDEC StandardTest Boards  
67.8°C/W  
47.9°C/W  
NOTE: Most modern PCB designs use multi-layered boards.The data in the second row pertains to most designs.  
TRANSISTOR COUNT  
The transistor count for ICS83948I-01 is: 1040  
ICS843948IAY-01 REVISION A SEPTEMBER 6, 2011  
9
©2011 Integrated Device Technology, Inc.  
ICS83948I-01 Data Sheet  
LOW SKEW, 1-TO-12 DIFFERENTIAL-TO-LVCMOS FANOUT BUFFER  
PACKAGE OUTLINE - Y SUFFIX  
TABLE 7. PACKAGE DIMENSIONS  
JEDEC VARIATION  
ALL DIMENSIONS IN MILLIMETERS  
BBA  
SYMBOL  
MINIMUM  
NOMINAL  
MAXIMUM  
N
A
32  
--  
--  
--  
1.60  
0.15  
1.45  
0.45  
0.20  
A1  
A2  
b
0.05  
1.35  
0.30  
0.09  
1.40  
0.37  
c
--  
D
9.00 BASIC  
7.00 BASIC  
5.60 Ref.  
9.00 BASIC  
7.00 BASIC  
5.60 Ref.  
0.80 BASIC  
0.60  
D1  
D2  
E
E1  
E2  
e
L
0.45  
0.75  
θ
--  
0
°
7°  
ccc  
--  
--  
0.10  
REFERENCE DOCUMENT:JEDEC PUBLICATION 95, MS-026  
ICS843948IAY-01 REVISION A SEPTEMBER 6, 2011  
10  
©2011 Integrated Device Technology, Inc.  
ICS83948I-01 Data Sheet  
LOW SKEW, 1-TO-12 DIFFERENTIAL-TO-LVCMOS FANOUT BUFFER  
TABLE 8. ORDERING INFORMATION  
Part/Order Number  
Marking  
Package  
Count  
Tray  
Temperature  
-40°C to 85°C  
-40°C to 85°C  
-40°C to 85°C  
-40°C to 85°C  
83948AYI-01  
83948AYI-01T  
83948AYI-01LF  
83948AYI-01LFT  
ICS83948AYI01  
ICS83948AYI01  
ICS3948AI01L  
ICS3948AI01L  
32 Lead LQFP  
32 Lead LQFP  
1000 Tape & Reel  
Tray  
Lead-Free, 32 Lead LQFP  
Lead-Free, 32 Lead LQFP  
1000 Tape & Reel  
NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuraiton and are RoHS compliant.  
While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its use or for infringement of any patents or  
other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial and industrial applications. Any other applications such  
as those requiring high reliability, or other extraordinary environmental requirements are not recommended without additional processing by ICS.ICS reserves the right to change any circuitry or specifications without  
notice. ICS does not authorize or warrant any ICS product for use in life support devices or critical medical instruments.  
ICS843948IAY-01 REVISION A SEPTEMBER 6, 2011  
11  
©2011 Integrated Device Technology, Inc.  
ICS83948I-01 Data Sheet  
LOW SKEW, 1-TO-12 DIFFERENTIAL-TO-LVCMOS FANOUT BUFFER  
REVISION HISTORY SHEET  
Rev  
Table  
Page  
Description of Change  
Date  
Updated datasheet's header/footer with IDT from ICS.  
Ordering Information Table - removed ICS prefix from Part/Order Number  
column. Added lead-free marking.  
T8  
11  
13  
A
9/6/1  
Added Contact Page.  
ICS843948IAY-01 REVISION A SEPTEMBER 6, 2011  
12  
©2011 Integrated Device Technology, Inc.  
ICS83948I-01 Data Sheet  
LOW SKEW, 1-TO-12 DIFFERENTIAL-TO-LVCMOS FANOUT BUFFER  
We’ve Got Your Timing Solution.  
6024 Silver Creek Valley Road  
San Jose, CA 95138  
Sales  
Tech Support  
netcom@idt.com  
800-345-7015 (inside USA)  
+408-284-8200 (outside USA)  
Fax: 408-284-2775  
© 2010 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice. IDT, the IDT logo, ICS and HiPerClockS are trademarks of Integrated Device Technology, Inc.  
Accelerated Thinking is a service mark of Integrated Device Technology, Inc. All other brands, product names and marks are or may be trademarks or registered trademarks used to identify products or services of  
their respective owners.  
Printed in USA  

相关型号:

83948AYI-147

Low Skew Clock Driver, 83948 Series, 12 True Output(s), 0 Inverted Output(s), PQFP32, 7 X 7 MM, 1.40 MM HEIGHT, MS-026ABC-HD, LQFP-32
IDT

83948AYI-147LF

Low Skew, 1-to-1 Differential to-
IDT

83948AYI-147LFT

Low Skew, 1-to-1 Differential to-
IDT

83948AYI-147T

Low Skew Clock Driver, 83948 Series, 12 True Output(s), 0 Inverted Output(s), PQFP32, 7 X 7 MM, 1.40 MM HEIGHT, MS-026ABC-HD, LQFP-32
IDT

83948AYILF

Low Skew, 1-to-12 Differential-to- LVCMOS/LVTTL Fanout Buffer
IDT

83948AYILFT

Low Skew, 1-to-12 Differential-to- LVCMOS/LVTTL Fanout Buffer
IDT

83948I

Low Skew, 1-to-12 Differential-to- LVCMOS/LVTTL Fanout Buffer
IDT

83948I-147

Low Skew, 1-to-1 Differential to-
IDT

83948I_16

Low Skew, 1-to-12 Differential-to- LVCMOS/LVTTL Fanout Buffer
IDT

8395

COMMERCIAL/EXPRESS HMOS MICROCONTROLLER
INTEL

8395-90

MCS-96 809X-90, 839X-90
INTEL

8395BH

COMMERCIAL/EXPRESS HMOS MICROCONTROLLER
INTEL