DS90LV031TMX [NSC]

IC LINE DRIVER, PDSO16, 0.150 INCH, PLASTIC, SOIC-16, Line Driver or Receiver;
DS90LV031TMX
型号: DS90LV031TMX
厂家: National Semiconductor    National Semiconductor
描述:

IC LINE DRIVER, PDSO16, 0.150 INCH, PLASTIC, SOIC-16, Line Driver or Receiver

驱动器
文件: 总11页 (文件大小:185K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
July 1999  
DS90LV031A  
3V LVDS Quad CMOS Differential Line Driver  
General Description  
Features  
>
n
400 Mbps (200 MHz) switching rates  
The DS90LV031A is a quad CMOS differential line driver de-  
signed for applications requiring ultra low power dissipation  
and high data rates. The device is designed to support data  
rates in excess of 400 Mbps (200 MHz) utilizing Low Voltage  
Differential Signaling (LVDS) technology.  
n 0.1 ns typical differential skew  
n 0.4 ns maximum differential skew  
n 2.0 ns maximum propagation delay  
n 3.3V power supply design  
The DS90LV031A accepts low voltage TTL/CMOS input lev-  
els and translates them to low voltage (350 mV) differential  
output signals. In addition the driver supports a TRI-STATE®  
function that may be used to disable the output stage, dis-  
abling the load current, and thus dropping the device to an  
ultra low idle power state of 13 mW typical.  
±
n
350 mV differential signaling  
n Low power dissipation (13mW at 3.3V static)  
n Interoperable with existing 5V LVDS devices  
n Compatible with IEEE 1596.3 SCI LVDS standard  
n Compatible with TIA/EIA-644 LVDS standard  
n Industrial and Military operating temperature range  
n Available in SOIC, TSSOP and Cerpack surface mount  
packaging  
The EN and EN* inputs allow active Low or active High con-  
trol of the TRI-STATE outputs. The enables are common to  
all four drivers. The DS90LV031A and companion line re-  
ceiver (DS90LV032A) provide a new alternative to high  
power psuedo-ECL devices for high speed point-to-point in-  
terface applications.  
n Standard Microcircuit Drawing (SMD) 5962-9865201  
Connection Diagram  
Functional Diagram  
Dual-In-Line  
DS100095-1  
Order Number DS90LV031ATM  
or DS90LV031ATMTC  
or DS90LV031AW  
See NS Package Number M16A or MTC16 or W16A  
DS100095-2  
Truth Table  
DRIVER  
Enables  
Input  
DIN  
X
Outputs  
*
EN  
EN  
DOUT+  
DOUT−  
L
H
Z
L
Z
All other combinations of  
ENABLE inputs  
L
H
H
H
L
TRI-STATE® is a registered trademark of National Semiconductor Corporation.  
© 1999 National Semiconductor Corporation  
DS100095  
www.national.com  
Absolute Maximum Ratings (Note 1)  
If Military/Aerospace specified devices are required,  
please contact the National Semiconductor Sales Office/  
Distributors for availability and specifications.  
Storage Temperature Range  
Lead Temperature Range  
Soldering (4 sec.)  
−65˚C to +150˚C  
+260˚C  
+150˚C  
Maximum Junction Temperature  
ESD Rating (Note 10)  
Supply Voltage (VCC  
Input Voltage (DIN  
Enable Input Voltage (EN, EN )  
)
−0.3V to +4V  
−0.3V to (VCC + 0.3V)  
−0.3V to (VCC + 0.3V)  
−0.3V to +3.9V  
(HBM, 1.5 k, 100 pF)  
6 kV  
)
*
Recommended Operating  
Conditions  
Output Voltage (DOUT+, DOUT−  
)
Short Circuit Duration  
(DOUT+, DOUT−  
)
Continuous  
Min  
Typ  
Max  
Units  
@
Maximum Package Power Dissipation +25˚C  
Supply Voltage (VCC  
)
+3.0  
+3.3  
+3.6  
V
M Package  
MTC Package  
W Package  
1088 mW  
866 mW  
845 mW  
Operating Free Air  
Temperature (TA)  
Industrial  
Military  
−40  
-55  
+25  
+25  
+85  
˚C  
˚C  
Derate M Package  
Derate MTC Package  
Derate W Package  
8.5 mW/˚C above +25˚C  
6.9 mW/˚C above +25˚C  
6.8 mW/˚C above +25˚C  
+125  
Electrical Characteristics  
Over supply voltage and operating temperature ranges, unless otherwise specified. (Notes 2, 3, 4)  
Symbol  
VOD1  
Parameter  
Conditions  
Pin  
Min  
Typ  
Max  
Units  
mV  
=
Differential Output Voltage  
RL 100(Figure 1)  
DOUT−  
DOUT+  
250  
350  
4
450  
35  
VOD1  
Change in Magnitude of VOD1  
for Complementary Output  
States  
|mV|  
VOS  
Offset Voltage  
1.125  
1.25  
5
1.375  
25  
V
VOS  
Change in Magnitude of VOS for  
Complementary Output States  
|mV|  
VOH  
VOL  
VIH  
VIL  
IIH  
Output Voltage High  
Output Voltage Low  
Input Voltage High  
Input Voltage Low  
Input Current  
1.38  
1.03  
1.6  
V
V
0.90  
2.0  
DIN  
EN,  
EN*  
,
VCC  
0.8  
V
GND  
−10  
−10  
−1.5  
V
=
±
±
VIN VCC or 2.5V  
1
1
+10  
+10  
µA  
µA  
V
=
IIL  
Input Current  
VIN GND or 0.4V  
=
VCL  
IOS  
Input Clamp Voltage  
Output Short Circuit Current  
ICL −18 mA  
−0.8  
−6.0  
ENABLED, (Note 11)  
DIN = VCC, DOUT+ = 0V or  
DIN = GND, DOUT− = 0V  
DOUT−  
DOUT+  
−9.0  
mA  
IOSD  
IOFF  
IOZ  
Differential Output Short Circuit  
Current  
ENABLED, VOD = 0V  
(Note 11)  
−6.0  
−9.0  
+20  
+10  
8.0  
mA  
µA  
=
±
±
Power-off Leakage  
VOUT 0V or 3.6V,  
−20  
−10  
1
1
=
VCC 0V or Open  
Output TRI-STATE Current  
EN = 0.8V and EN* = 2.0V  
µA  
=
VOUT 0V or VCC  
ICC  
No Load Supply Current Drivers  
Enabled  
DIN = VCC or GND  
VCC  
5.0  
23  
mA  
mA  
mA  
ICCL  
ICCZ  
Loaded Supply Current Drivers  
Enabled  
RL = 100All Channels, DIN  
VCC or GND (all inputs)  
=
30  
No Load Supply Current Drivers  
Disabled  
DIN = VCC or GND,  
EN = GND, EN* = VCC  
2.6  
6.0  
www.national.com  
2
Switching Characteristics - Industrial  
=
=
±
VCC +3.3V 10%, TA −40˚C to +85˚C (Notes 3, 9, 12)  
Symbol  
tPHLD  
Parameter  
Conditions  
Min  
0.8  
0.8  
0
Typ  
1.18  
1.25  
0.07  
Max  
2.0  
2.0  
0.4  
Units  
ns  
Differential Propagation Delay High to Low  
Differential Propagation Delay Low to High  
RL = 100, CL = 10 pF  
(Figure 2 and Figure 3)  
tPLHD  
ns  
tSKD1  
Differential Pulse Skew |tPHLD − tPLHD  
|
ns  
(Note 5)  
tSKD2  
tSKD3  
tSKD4  
tTLH  
Channel-to-Channel Skew (Note 6)  
0
0
0
0.1  
0.5  
1.0  
1.2  
1.5  
1.5  
5
ns  
ns  
Differential Part to Part Skew (Note 7)  
Differential Part to Part Skew (Note 8)  
Rise Time  
ns  
0.38  
0.40  
ns  
tTHL  
Fall Time  
ns  
tPHZ  
tPLZ  
tPZH  
tPZL  
Disable Time High to Z  
Disable Time Low to Z  
RL = 100, CL = 10 pF  
(Figure 4 and Figure 5)  
ns  
5
ns  
Enable Time Z to High  
7
ns  
Enable Time Z to Low  
7
ns  
fMAX  
Maximum Operating Frequency (Note 14)  
200  
250  
MHz  
Switching Characteristics - Military  
=
=
±
VCC +3.3V 10%, TA −55˚C to +125˚C (Notes 9, 12)  
Symbol  
tPHLD  
Parameter  
Conditions  
Min  
0.8  
0.8  
0
Max  
Units  
ns  
Differential Propagation Delay High to Low  
Differential Propagation Delay Low to High  
RL = 100, CL = 10 pF  
(Figure 2 and Figure 3)  
2.0  
2.0  
0.4  
tPLHD  
ns  
tSKD1  
Differential Pulse Skew |tPHLD − tPLHD  
|
ns  
(Note 5)  
tSKD2  
tSKD3  
tSKD4  
tTLH  
Channel-to-Channel Skew (Note 6)  
0
0
0
0.5  
1.0  
1.2  
1.5  
1.5  
5
ns  
ns  
Differential Part to Part Skew (Note 7)  
Differential Part to Part Skew (Note 8)  
Rise Time  
ns  
ns  
tTHL  
Fall Time  
ns  
tPHZ  
tPLZ  
tPZH  
tPZL  
Disable Time High to Z  
Disable Time Low to Z  
RL = 100, CL = 10 pF  
(Figure 4 and Figure 5)  
ns  
5
ns  
Enable Time Z to High  
7
ns  
Enable Time Z to Low  
7
ns  
fMAX  
Maximum Operating Frequency (Note 14)  
200  
MHz  
Note 1: “Absolute Maximum Ratings” are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices  
should be operated at these limits. The table of “Electrical Characteristics” specifies conditions of device operation.  
Note 2: Current into device pins is defined as positive. Current out of device pins is defined as negative. All voltages are referenced to ground except: V  
and  
OD1  
V  
.
OD1  
Note 3: All typicals are given for: V  
=
=
+25˚C.  
+3.3V, T  
CC  
A
Note 4: The DS90LV031A is a current mode device and only functions within datasheet specifications when a resistive load is applied to the driver outputs typical  
range is (90to 110)  
Note 5:  
t
, |t  
− t  
| is the magnitude difference in differential propagation delay time between the positive going edge and the negative going edge of the  
PLHD  
SKD1 PHLD  
same channel.  
Note 6:  
t
is the Differential Channel-to-Channel Skew of any event on the same device.  
SKD2  
Note 7:  
t , Differential Part to Part Skew, is defined as the difference between the minimum and maximum specified differential propagation delays. This speci-  
SKD3  
fication applies to devices at the same V  
CC  
and within 5˚C of each other within the operating temperature range.  
Note 8:  
t
, part to part skew, is the differential channel-to-channel skew of any event between devices. This specification applies to devices over recommended  
SKD4  
operating temperature and voltage ranges, and across process distribution. t  
SKD4  
is defined as |Max − Min| differential propagation delay.  
=
=
50, t 1 ns, and t 1 ns.  
Note 9: Generator waveform for all tests unless otherwise specified: f 1 MHz, Z  
Note 10: ESD Ratings:  
O
r
f
HBM (1.5 k, 100 pF) 6 kV  
Note 11: Output short circuit current (I ) is specified as magnitude only, minus sign indicates direction only.  
OS  
Note 12:  
C includes probe and jig capacitance.  
L
Note 13: All input voltages are for one channel unless otherwise specified. Other inputs are set to GND.  
=
t
f
=
< >  
1ns, (0% to 100%), 50% duty cycle, 0V to 3V. Output Criteria: duty cycle 45%/55%, VOD 250mV, all channels  
Note 14:  
f
generator input conditions: t  
MAX  
r
switching.  
3
www.national.com  
Parameter Measurement Information  
DS100095-3  
FIGURE 1. Driver VOD and VOS Test Circuit  
DS100095-4  
FIGURE 2. Driver Propagation Delay and Transition Time Test Circuit  
DS100095-5  
FIGURE 3. Driver Propagation Delay and Transition Time Waveforms  
DS100095-6  
FIGURE 4. Driver TRI-STATE Delay Test Circuit  
www.national.com  
4
Parameter Measurement Information (Continued)  
DS100095-7  
FIGURE 5. Driver TRI-STATE Delay Waveform  
Typical Application  
DS100095-8  
FIGURE 6. Point-to-Point Application  
duce a logic state and in the other direction to produce the  
other logic state. The output current is typically 3.5 mA, a  
minimum of 2.5 mA, and a maximum of 4.5 mA. The current  
mode requires (as discussed above) that a resistive termi-  
nation be employed to terminate the signal and to complete  
the loop as shown in Figure 6. AC or unterminated configu-  
rations are not allowed. The 3.5 mA loop current will develop  
a differential voltage of 350 mV across the 100termination  
resistor which the receiver detects with a 250 mV minimum  
differential noise margin neglecting resistive line losses  
Applications Information  
General application guidelines and hints for LVDS drivers  
and receivers may be found in the following application  
notes: LVDS Owner’s Manual (lit #550062-001), AN808,  
AN1035, AN977, AN971, AN916, AN805, AN903.  
LVDS drivers and receivers are intended to be primarily used  
in an uncomplicated point-to-point configuration as is shown  
in Figure 6. This configuration provides a clean signaling en-  
vironment for the quick edge rates of the drivers. The re-  
ceiver is connected to the driver through a balanced media  
which may be a standard twisted pair cable, a parallel pair  
cable, or simply PCB traces. Typically, the characteristic dif-  
ferential impedance of the media is in the range of 100. A  
termination resistor of 100should be selected to match the  
media, and is located as close to the receiver input pins as  
possible. The termination resistor converts the current  
sourced by the driver into a voltage that is detected by the re-  
=
(driven signal minus receiver threshold (350 mV – 100 mV  
250 mV)). The signal is centered around +1.2V (Driver Off-  
set, VOS) with respect to ground as shown in Figure 7. Note  
that the steady-state voltage (VSS) peak-to-peak swing is  
twice the differential voltage (VOD) and is typically 700 mV.  
The current mode driver provides substantial benefits over  
voltage mode drivers, such as an RS-422 driver. Its quies-  
cent current remains relatively flat versus switching fre-  
quency. Whereas the RS-422 voltage mode driver increases  
exponentially in most case between 20 MHz–50 MHz. This  
is due to the overlap current that flows between the rails of  
the device when the internal gates switch. Whereas the cur-  
rent mode driver switches a fixed current between its output  
without any substantial overlap current. This is similar to  
some ECL and PECL devices, but without the heavy static  
ICC requirements of the ECL/PECL designs. LVDS requires  
ceiver. Other configurations are possible such as  
a
multi-receiver configuration, but the effects of a mid-stream  
connector(s), cable stub(s), and other impedance disconti-  
nuities as well as ground shifting, noise margin limits, and to-  
tal termination loading must be taken into account.  
The DS90LV031A differential line driver is a balanced cur-  
rent source design. A current mode driver, generally speak-  
ing has a high output impedance and supplies a constant  
current for a range of loads (a voltage mode driver on the  
other hand supplies a constant voltage for a range of loads).  
Current is switched through the load in one direction to pro-  
>
80% less current than similar PECL devices. AC specifica-  
tions for the driver are a tenfold improvement over other ex-  
isting RS-422 drivers.  
5
www.national.com  
Termination:  
Applications Information (Continued)  
Use a resistor which best matches the differential impedance  
or your transmission line. The resistor should be between  
90and 130. Remember that the current mode outputs  
need the termination resistor to generate the differential volt-  
age. LVDS will not work without resistor termination. Typi-  
cally, connect a single resistor across the pair at the receiver  
end.  
The TRI-STATE function allows the driver outputs to be dis-  
abled, thus obtaining an even lower power state when the  
transmission of data is not required.  
The footprint of the DS90LV031A is the same as the industry  
standard 26LS31 Quad Differential (RS-422) Driver and is a  
step down replacement for the 5V DS90C031 Quad Driver.  
Power Decoupling Recommendations:  
Surface mount 1% to 2% resistors are best. PCB stubs,  
component lead, and the distance from the termination to the  
receiver inputs should be minimized. The distance between  
Bypass capacitors must be used on power pins. High fre-  
quency ceramic (surface mount is recommended) 0.1µF in  
parallel with 0.01µF, in parallel with 0.001µF at the power  
supply pin as well as scattered capacitors over the printed  
circuit board. Multiple vias should be used to connect the de-  
coupling capacitors to the power planes. A 10µF (35V) or  
greater solid tantalum capacitor should be connected at the  
power entry point on the printed circuit board.  
<
the termination resistor and the receiver should be 10mm  
(12mm MAX).  
Probing LVDS Transmission Lines:  
>
Always use high impedance ( 100k), low capacitance  
<
(
2pF) scope probes with a wide bandwidth (1GHz) scope.  
Improper probing will give deceiving results.  
PC Board considerations:  
Cables and Connectors, General Comments:  
Use at least 4 PCB layers (top to bottom); LVDS signals,  
ground, power, TTL signals.  
When choosing cable and connectors for LVDS it is impor-  
tant to remember:  
Isolate TTL signals from LVDS signals, otherwise the TTL  
may couple onto the LVDS lines. It is best to put TTL and  
LVDS signals on different layers which are isolated by a  
power/ground plane(s).  
Use controlled impedance media. The cables and connec-  
tors you use should have a matched differential impedance  
of about 100. They should not introduce major impedance  
discontinuities.  
Keep drivers and receivers as close to the (LVDS port side)  
connectors as possible.  
Balanced cables (e.g. twisted pair) are usually better than  
unbalanced cables (ribbon cable, simple coax.) for noise re-  
duction and signal quality. Balanced cables tend to generate  
less EMI due to field canceling effects and also tend to pick  
up electromagnetic radiation a common-mode (not differen-  
tial mode) noise which is rejected by the receiver. For cable  
Differential Traces:  
Use controlled impedance traces which match the differen-  
tial impedance of your transmission medium (ie. cable) and  
termination resistor. Run the differential pair trace lines as  
close together as possible as soon as they leave the IC  
<
distances 0.5M, most cables can be made to work effec-  
tively. For distances 0.5M d 10M, CAT 3 (category 3)  
twisted pair cable works well, is readily available and rela-  
tively inexpensive.  
<
(stubs should be 10mm long). This will help eliminate re-  
flections and ensure noise is coupled as common-mode. In  
fact, we have seen that differential signals which are 1mm  
apart radiate far less noise than traces 3mm apart since  
magnetic field cancellation is much better with the closer  
traces. Plus, noise induced on the differential lines is much  
more likely to appear as common-mode which is rejected by  
the receiver.  
Fail-safe Feature:  
The LVDS receiver is a high gain, high speed device that  
amplifies a small differential signal (20mV) to CMOS logic  
levels. Due to the high gain and tight threshold of the re-  
ceiver, care should be taken to prevent noise from appearing  
as a valid signal.  
Match electrical lengths between traces to reduce skew.  
Skew between the signals of a pair means a phase differ-  
ence between signals which destroys the magnetic field can-  
cellation benefits of differential signals and EMI will result.  
(Note the velocity of propagation, v = c/Er where c (the  
speed of light) = 0.2997mm/ps or 0.0118 in/ps). Do not rely  
solely on the autoroute function for differential traces. Care-  
fully review dimensions to match differential impedance and  
provide isolation for the differential lines. Minimize the num-  
ber or vias and other discontinuities on the line.  
The receiver’s internal fail-safe circuitry is designed to  
source/sink a small amount of current, providing fail-safe  
protection (a stable known state of HIGH output voltage) for  
floating, terminated or shorted receiver inputs.  
1. Open Input Pins. The DS90LV032A is a quad receiver  
device, and if an application requires only 1, 2 or 3 re-  
ceivers, the unused channel(s) inputs should be left  
OPEN. Do not tie unused receiver inputs to ground or  
any other voltages. The input is biased by internal high  
value pull up and pull down resistors to set the output to  
a HIGH state. This internal circuitry will guarantee a  
HIGH, stable output state for open inputs.  
Avoid 90˚ turns (these cause impedance discontinuities).  
Use arcs or 45˚ bevels.  
Within a pair of traces, the distance between the two traces  
should be minimized to maintain common-mode rejection of  
the receivers. On the printed circuit board, this distance  
should remain constant to avoid discontinuities in differential  
impedance. Minor violations at connection points are allow-  
able.  
2. Terminated Input. If the driver is disconnected (cable  
unplugged), or if the driver is in a TRI-STATE or power-  
off condition, the receiver output will again be in a HIGH  
state, even with the end of cable 100termination resis-  
tor across the input pins. The unplugged cable can be-  
come a floating antenna which can pick up noise. If the  
cable picks up more than 10mV of differential noise, the  
receiver may see the noise as a valid signal and switch.  
To insure that any noise is seen as common-mode and  
not differential, a balanced interconnect should be used.  
Twisted pair cable will offer better balance than flat rib-  
bon cable.  
www.national.com  
6
External lower value pull up and pull down resistors (for a  
stronger bias) may be used to boost fail-safe in the presence  
of higher noise levels. The pull up and pull down resistors  
should be in the 5kto 15krange to minimize loading and  
waveform distortion to the driver. The common-mode bias  
point should be set to approximately 1.2V (less than 1.75V)  
to be compatible with the internal circuitry.  
Applications Information (Continued)  
3. Shorted Inputs. If a fault condition occurs that shorts  
the receiver inputs together, thus resulting in a 0V differ-  
ential input voltage, the receiver output will remain in a  
HIGH state. Shorted input fail-safe is not supported  
across the common-mode range of the device (GND to  
2.4V). It is only supported with inputs shorted and no ex-  
ternal common-mode voltage applied.  
DS100095-9  
FIGURE 7. Driver Output Levels  
Pin Descriptions  
Operating  
Package Type/  
Number  
Order Number  
Temperature  
Pin No.  
Name  
Description  
-55˚C to +125˚C Cerpack/W16A DS90LV031AW-QML  
1, 7, 9, 15  
DIN  
Driver input pin, TTL/CMOS  
compatible  
2, 6, 10,  
14  
DOUT+ Non-inverting driver output pin,  
LVDS levels  
3, 5, 11,  
13  
DOUT− Inverting driver output pin, LVDS  
levels  
4
EN  
Active high enable pin, OR-ed  
*
with EN  
*
12  
EN  
Active low enable pin, OR-ed  
with EN  
±
16  
8
VCC  
Power supply pin, +3.3V 0.3V  
GND  
Ground pin  
Ordering Information  
DS100095-10  
Operating  
Package Type/  
Order Number  
FIGURE 8. Typical DS90LV031A, DOUT (single ended)  
vs RL, TA = 25˚C  
Temperature  
−40˚C to +85˚C  
−40˚C to +85˚C  
Number  
SOP/M16A  
DS90LV031ATM  
TSSOP/MTC16 DS90LV031ATMTC  
7
www.national.com  
Applications Information (Continued)  
DS100095-11  
FIGURE 9. Typical DS90LV031A, DOUT vs RL,  
VCC = 3.3V, TA = 25˚C  
www.national.com  
8
Physical Dimensions inches (millimeters) unless otherwise noted  
16-Lead (0.150" Wide) Molded Small Outline Package, JEDEC  
Order Number DS90LV031ATM  
NS Package Number M16A  
9
www.national.com  
Physical Dimensions inches (millimeters) unless otherwise noted (Continued)  
16-Lead (0.100" Wide) Molded Thin Shrink Small Outline Package, JEDEC  
Order Number DS90LV031ATMTC  
NS Package Number MTC16  
www.national.com  
10  
Physical Dimensions inches (millimeters) unless otherwise noted (Continued)  
16-Lead Cerpack  
Order Number DS90LV031AW-QML  
NS Package Number W16A  
LIFE SUPPORT POLICY  
NATIONAL’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT  
DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL  
COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:  
1. Life support devices or systems are devices or  
systems which, (a) are intended for surgical implant  
into the body, or (b) support or sustain life, and  
whose failure to perform when properly used in  
accordance with instructions for use provided in the  
labeling, can be reasonably expected to result in a  
significant injury to the user.  
2. A critical component is any component of a life  
support device or system whose failure to perform  
can be reasonably expected to cause the failure of  
the life support device or system, or to affect its  
safety or effectiveness.  
National Semiconductor  
Corporation  
Americas  
Tel: 1-800-272-9959  
Fax: 1-800-737-7018  
Email: support@nsc.com  
National Semiconductor  
Europe  
National Semiconductor  
Asia Pacific Customer  
Response Group  
Tel: 65-2544466  
Fax: 65-2504466  
National Semiconductor  
Japan Ltd.  
Tel: 81-3-5639-7560  
Fax: 81-3-5639-7507  
Fax: +49 (0) 1 80-530 85 86  
Email: europe.support@nsc.com  
Deutsch Tel: +49 (0) 1 80-530 85 85  
English Tel: +49 (0) 1 80-532 78 32  
Français Tel: +49 (0) 1 80-532 93 58  
Italiano Tel: +49 (0) 1 80-534 16 80  
Email: sea.support@nsc.com  
www.national.com  
National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.  

相关型号:

DS90LV032A

3V LVDS Quad CMOS Differential Line Receiver
NSC

DS90LV032A

3V 400Mbps LVDS 四路差动线路接收器
TI

DS90LV032AQML

DS90LV032AQML 3V LVDS Quad CMOS Differential Line Receiver
TI

DS90LV032AQML-SP

3V LVDS 四路 CMOS 差动线路接收器
TI

DS90LV032ATM

3V LVDS Quad CMOS Differential Line Receiver
NSC

DS90LV032ATM

DS90LV032A 3V LVDS Quad CMOS Differential Line Receiver
TI

DS90LV032ATM/NOPB

DS90LV032A 3V LVDS Quad CMOS Differential Line Receiver
TI

DS90LV032ATMTC

3V LVDS Quad CMOS Differential Line Receiver
NSC

DS90LV032ATMTC

DS90LV032A 3V LVDS Quad CMOS Differential Line Receiver
TI

DS90LV032ATMTC/NOPB

DS90LV032A 3V LVDS Quad CMOS Differential Line Receiver
TI

DS90LV032ATMTCX

DS90LV032A 3V LVDS Quad CMOS Differential Line Receiver
TI

DS90LV032ATMTCX/NOPB

DS90LV032A 3V LVDS Quad CMOS Differential Line Receiver
TI