NCV7703CD2R2G [ONSEMI]

Triple Half-Bridge Driver with SPI Control;
NCV7703CD2R2G
型号: NCV7703CD2R2G
厂家: ONSEMI    ONSEMI
描述:

Triple Half-Bridge Driver with SPI Control

电动机控制 光电二极管
文件: 总20页 (文件大小:151K)
中文:  中文翻译
下载:  下载PDF数据表文档文件
NCV7703C  
Triple Half-Bridge Driver  
with SPI Control  
The NCV7703C is a fully protected Triple Half−Bridge Driver  
designed specifically for automotive and industrial motion control  
applications. The three half−bridge drivers have independent control.  
This allows for high side, low side, and H−Bridge control. H−Bridge  
control provides forward, reverse, brake, and high impedance states  
(with EN = 0). The drivers are controlled via a standard Serial  
Peripheral Interface (SPI).  
www.onsemi.com  
MARKING  
DIAGRAM  
Features  
14  
SOIC−14  
D2 SUFFIX  
CASE 751A  
Ultra Low Quiescent Current in Sleep Mode, 1 mA for V and V  
S
CC  
NCV7703CG  
AWLYWW  
14  
3 High−Side and 3 Low−Side Drivers Connected as Half−Bridges  
Internal Free−Wheeling Diodes  
1
1
Configurable as H−Bridge Drivers  
NCV7703C = Specific Device Code  
500 mA (typ), 1.1 A (max) Drivers  
A
WL  
Y
WW  
G
= Assembly Location  
= Wafer Lot  
= Year  
= Work Week  
= Pb−Free Package  
R  
= 0.8 W (typ), 1.7 W (max)  
DS(on)  
5 MHz SPI Control with Daisy Chain Capability  
Compliance with 5 V and 3.3 V Systems  
Overvoltage and Undervoltage Lockout  
Fault Reporting  
PIN CONNECTIONS  
1.45 A Overcurrent Threshold Detection  
3 A Current Limit  
GND  
OUT3  
GND  
OUT1  
OUT2  
V
CC  
EN  
Shoot−Through Attempt Detection  
Overtemperature Warning and Protection Levels  
Internally Fused Leads in SOIC−14 for Better Thermal Performance  
ESD Protection up to 6 kV  
V
S
CSB  
SI  
SCLK  
GND  
SO  
GND  
These are Pb−Free Devices  
Typical Applications  
Automotive  
ORDERING INFORMATION  
Device  
NCV7703CD2R2G  
Package  
Shipping†  
Industrial  
DC Motor Management  
SOIC−14  
(Pb−Free)  
2500 /  
Tape & Reel  
V
S
V
S
V
S
†For information on tape and reel specifications,  
including part orientation and tape sizes, please  
refer to our Tape and Reel Packaging Specifications  
Brochure, BRD8011/D.  
M
M
OUT1  
OUT2  
OUT3  
Figure 1. Cascaded Application  
© Semiconductor Components Industries, LLC, 2016  
1
Publication Order Number:  
February, 2018 − Rev. 2  
NCV7703C/D  
 
NCV7703C  
V
S
DRIVE 1  
V
S
V
S
EN  
clk  
ENABLE  
OSC  
clk  
Charge  
Pump  
High−Side  
Driver  
Control  
Logic  
Waveshaping  
V
CC  
OUT1  
Reference  
& Bias  
Fault  
Detect  
V
S
UVLO  
Low−Side  
Driver  
Channel Enable  
Waveshaping  
SO  
Under−Load  
Overcurrent  
Thermal  
16 Bit  
Logic  
and  
SI  
Warning/Shutdown  
SPI  
SCLK  
Latch  
V
S
clk  
DRIVE 2  
Channel Enable  
Fault  
CSB  
OUT2  
OUT3  
V
Undervoltage  
Lockout  
S
V
S
DRIVE 3  
Channel Enable  
Fault  
clk  
V
S
Overvoltage  
Lockout  
GND  
Figure 2. Block Diagram  
PACKAGE PIN DESCRIPTION  
Pin #  
1
Symbol  
GND*  
Description  
Ground. Connect all grounds together.  
Half Bridge Output 3.  
2
OUT3  
3
V
Power Supply input for the output drivers and internal supply voltage.  
Chip Select Bar. Active low serial port operation.  
Serial Input  
S
4
CSB  
SI  
5
6
SCLK  
GND*  
GND*  
SO  
Serial Clock  
7
Ground. Connect all grounds together.  
Ground. Connect all grounds together.  
Serial Output  
8
9
10  
11  
12  
13  
14  
EN  
Enable. Logic high wakes the IC up from a sleep mode.  
Power supply input for internal logic.  
Half Bridge Output 2.  
V
CC  
OUT2  
OUT1  
GND*  
Half Bridge Output 1.  
Ground. Connect all grounds together.  
*Pins 1, 7, 8, and 14 are internally shorted together. It is recommended to also short these pins externally.  
www.onsemi.com  
2
NCV7703C  
ENABLE  
VBAT  
WDI  
Wake Up  
RESET  
Vout  
D1*  
1N4001  
NCV8518  
D2**  
C1  
22 mF  
Delay  
120k  
GND  
10 mF  
V
CC  
V
S
OUT1  
OUT2  
OUT3  
EN  
C2***  
10 nF  
M
M
C3***  
10 nF  
CSB  
SI  
NCV7703C  
SCLK  
SO  
C4***  
10 nF  
GND  
GND  
GND  
GND  
GND  
* D1 optional. For use where reverse battery protection is required.  
** D2 optional. For use where load dump exceeds 40V.  
*** C2−C4, Recommended for EMC performance.  
Figure 3. Application Circuit  
www.onsemi.com  
3
NCV7703C  
MAXIMUM RATINGS  
Rating  
Value  
Unit  
Power Supply Voltage (V )  
V
S
(DC)  
−0.3 to 40  
−1  
(AC), t < 500 ms, Ivs > −2 A  
Output Pin OUTx  
(DC)  
V
−0.3 to 40  
−1  
(AC), t < 500 ms, IOUTx > −2 A  
Pin Voltage  
−0.3 to 5.5  
V
A
(Logic Input pins, SI, SCLK, CSB, SO, EN, V  
)
CC  
Output Current (OUTx)  
(DC)  
−1.8 to 1.8  
−5.0 to 5.0  
(AC) (50 ms pulse, 1 s period)  
Electrostatic Discharge, Human Body Model,  
6
kV  
kV  
V
V , OUT1, OUT2, OUT3 (Note 3)  
S
Electrostatic Discharge, Human Body Model,  
all other pins (Note 3)  
2
Electrostatic Discharge, Machine Model,  
300  
200  
V , OUT1, OUT2, OUT3 (Note 3)  
S
Electrostatic Discharge, Machine Model,  
all other pins (Note 3)  
V
Operating Junction Temperature  
Storage Temperature Range  
−40 to 150  
−55 to 150  
MSL3  
°C  
°C  
Moisture Sensitivity Level (MAX 260°C Processing)  
Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality  
should not be assumed, damage may occur and reliability may be affected.  
Thermal Parameters  
Test Conditions (Typical Value)  
Unit  
14 Pin Fused SOIC Package  
min−pad board  
(Note 1)  
1pad board  
(Note 2)  
Junction−to−Lead (psi−JL8, Y ) or Pins 1, 7, 8, 14  
23  
22  
83  
°C/W  
°C/W  
JL8  
Junction−to−Ambient (R , q  
)
122  
q
JA JA  
2
1. 1−oz copper, 67 mm copper area, 0.062thick FR4.  
2
2. 1−oz copper, 645 mm copper area, 0.062thick FR4.  
3. This device series incorporates ESD protection and is characterized by the following methods:  
ESD HBM according to AEC−Q100−002 (EIA/JESD22−A114)  
ESD MM according to AEC−Q100−003 (EIA/JESD22−A115)  
www.onsemi.com  
4
 
NCV7703C  
ELECTRICAL CHARACTERISTICS  
(−40°C T 150°C, 5.5 V V 40 V, 3.15 V V 5.25 V, EN = V , unless otherwise specified)  
J
S
CC  
CC  
Characteristic  
Conditions  
Min  
Typ  
Max  
Unit  
GENERAL  
Supply Current (V )  
V
S
= 13.2 V, OUTx = 0 V  
1.0  
5.0  
mA  
S
Sleep Mode (Note 5)  
EN = SI = SCLK = 0 V, CSB = V  
CC  
0 V < V < 5.25 V  
CC  
(T = −40°C to 85°C)  
J
V
S
= 13.2 V, OUTx = 0 V  
2.0  
mA  
EN = SI = SCLK = 0 V, CSB = V  
CC  
0 V < V < 5.25 V, T = 25°C  
CC  
J
Supply Current (V )  
EN = V , 5.5 V < V < 35 V  
2.0  
0.1  
4.0  
2.5  
mA  
mA  
mA  
V
S
CC  
S
Active Mode  
No Load  
Supply Current (V  
)
V
CC  
= CSB, EN = SI = SCLK = 0 V  
CC  
Sleep Mode (Note 6)  
(T = −40°C to 85°C)  
J
Supply Current (V  
Active Mode  
)
EN = V  
1.5  
3.0  
CC  
CC  
V
V
Power−On−Reset Threshold  
2.55  
2.90  
CC  
Undervoltage Detection  
Threshold V decreasing  
3.7  
4.1  
4.5  
V
S
S
Hysteresis  
100  
365  
450  
mV  
V
Overvoltage Detection  
Threshold V increasing  
Hysteresis  
33.0  
1.0  
36.5  
2.5  
40.0  
4.0  
V
°C  
S
S
Thermal Warning (Note 4)  
Thermal Shutdown (Note 4)  
Threshold  
Hysteresis  
120  
140  
20  
170  
Threshold  
Hysteresis  
155  
175  
30  
195  
°C  
Ratio of Thermal Shutdown to Thermal  
Warning temperature (Note 4)  
1.05  
1.20  
°C/°C  
OUTPUTS  
Output R  
Output R  
(Source)  
(Sink)  
I
I
= −500 mA  
= 500 mA  
1.7  
1.7  
W
W
DS(on)  
DS(on)  
out  
out  
Source Leakage Current  
Sum of I(OUTx) x = 1, 2, 3  
OUTx = 0 V, V = 40 V, EN = 0 V  
−5.0  
mA  
S
CSB = V  
CC  
0 V < V < 5.25 V  
CC  
Sum(I(OUTx)  
OUTx = 0 V, V = 40 V, EN = 0 V  
−1.0  
S
CSB = V  
CC  
0 V < V < 5.25 V, T = 25°C  
CC  
J
Sum(I(OUTx)  
Sink Leakage Current  
OUTx = V = 40 V, EN = 0 V  
300  
10  
mA  
S
CSB = V  
CC  
0 V < V < 5.25 V  
CC  
OUTx = V = 13.2 V, EN = 0 V  
S
CSB = V  
CC  
0 V < V < 5.25 V, T = 25°C  
CC  
J
Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product  
performance may not be indicated by the Electrical Characteristics if operated under different conditions.  
4. Thermal characteristics are not subject to production test  
5. For temperatures above 85°C, refer to Figure 6.  
6. For temperatures above 85°C, refer to Figure 7.  
7. Current limit is active with and without overcurrent detection.  
www.onsemi.com  
5
NCV7703C  
ELECTRICAL CHARACTERISTICS  
(−40°C T 150°C, 5.5 V V 40 V, 3.15 V V 5.25 V, EN = V , unless otherwise specified)  
J
S
CC  
CC  
Characteristic  
Conditions  
Min  
Typ  
Max  
Unit  
OUTPUTS  
Under Load Detection Threshold  
Source  
Sink  
−17  
2.0  
−7.0  
7.0  
−2.0  
17  
mA  
V
Power Transistor Body Diode Forward Voltage I = 500 mA  
0.9  
1.3  
f
OVERCURRENT  
Overcurrent Shutdown Threshold (OUTHx)  
Overcurrent Shutdown Threshold (OUTLx)  
CURRENT LIMIT (Note 7)  
V
V
= 5 V, Vs = 13.2 V  
−2.0  
1.1  
−1.45  
1.45  
−1.1  
2.0  
A
A
CC  
= 5 V, Vs = 13.2 V  
CC  
Current Limit (OUTHx)  
V
V
= 5 V, Vs = 13.2 V  
= 5 V, Vs = 13.2 V,  
A
A
CC  
−5.0  
2.0  
−3.0  
3.0  
−2.0  
5.0  
Current Limit (OUTLx)  
CC  
Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product  
performance may not be indicated by the Electrical Characteristics if operated under different conditions.  
4. Thermal characteristics are not subject to production test  
5. For temperatures above 85°C, refer to Figure 6.  
6. For temperatures above 85°C, refer to Figure 7.  
7. Current limit is active with and without overcurrent detection.  
www.onsemi.com  
6
 
NCV7703C  
ELECTRICAL CHARACTERISTICS  
(−40°C T 150°C, 5.5 V V 40 V, 3.15 V V 5.25 V, EN = V , unless otherwise specified)  
J
S
CC  
CC  
Characteristic  
Symbol  
Conditions  
Min  
Typ  
Max  
Unit  
LOGIC INPUTS (EN, SI, SCLK, CSB)  
Input Threshold  
High  
Low  
V
2.0  
0.8  
Input Hysteresis (EN, SI, SCLK, CSB)  
Pulldown Resistance (EN, SI, SCLK)  
Pullup Resistance (CSB)  
Input Capacitance (Note 8)  
LOGIC OUTPUT (SO)  
100  
50  
50  
400  
125  
125  
10  
800  
250  
250  
15  
mV  
kW  
kW  
pF  
EN = SI = SCLK = V  
CSB = 0 V  
CC  
Output High  
I
I
= 1 mA  
V
CC  
– 1.0  
V – 0.7  
CC  
V
V
out  
Output Low  
= −1.6 mA  
−10  
0.2  
0.4  
10  
15  
out  
Tri−state Leakage  
CSB = V , 0 V v SO v V  
CSB = V  
mA  
pF  
CC  
CC  
Tri−state Input Capacitance (Note 8)  
TIMING SPECIFICATIONS  
Under Load Detection Delay Time  
Overcurrent Shutdown Delay Time  
10  
CC  
200  
350  
600  
ms  
V
= 5 V, Vs = 13.2 V,  
CC  
Bit13 = 0  
Bit13 = 1  
80  
10  
200  
25  
400  
50  
ms  
ms  
High Side Turn On Time  
High Side Turn Off Time  
Low Side Turn On Time  
Low Side Turn Off Time  
High Side Rise Time  
High Side Fall Time  
Low Side Rise Time  
Low Side Fall Time  
NonOverlap Time  
ThsOn  
V
V
V
V
V
V
V
V
= 13.2 V, R  
= 13.2 V, R  
= 13.2 V, R  
= 13.2 V, R  
= 13.2 V, R  
= 13.2 V, R  
= 13.2 V, R  
= 13.2 V, R  
= 25 W  
= 25 W  
= 25 W  
= 25 W  
= 25 W  
= 25 W  
= 25 W  
= 25 W  
7.5  
3.0  
6.5  
3.0  
5.0  
2.0  
1.0  
1.0  
15  
6.0  
15  
6.0  
10  
5.0  
3.0  
3.0  
ms  
ms  
ms  
ms  
ms  
ms  
ms  
ms  
ms  
ms  
S
S
S
S
S
S
S
S
load  
load  
load  
load  
load  
load  
load  
load  
ThsOff  
TlsOn  
TlsOff  
ThsTr  
ThsTf  
TlsTr  
TlsTf  
ThsOffLsOn  
TlsOffHsOn  
High Side Turn Off to Low Side Turn On  
Low Side Turn Off to High Side Turn On  
1.0  
1.0  
NonOverlap Time  
Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product  
performance may not be indicated by the Electrical Characteristics if operated under different conditions.  
8. Not production tested.  
www.onsemi.com  
7
 
NCV7703C  
ELECTRICAL CHARACTERISTICS  
(−40°C < T < 150°C, 5.5 V < V < 3.15 V < V < 5.25 V, EN = V , unless otherwise specified)  
J
S
CC  
CC  
Characteristic  
Conditions  
Symbol  
Min  
Typ  
Max  
Unit  
SERIAL PERIPHERAL INTERFACE (V = 5 V)  
CC  
SCLK Frequency  
5.0  
MHz  
ns  
SCLK Clock Period  
V
CC  
V
CC  
= 5 V  
= 3.3 V  
200  
500  
Maximum Input Capacitance (Note 9)  
SCLK High Time  
SI, SCLK  
12  
pF  
ns  
ns  
ns  
TCLKH  
TCLKL  
85  
85  
SCLK Low Time  
SCLK Setup Time  
TCLKSU1  
TCLKSU2  
85  
85  
SI Setup Time  
SI Hold Time  
TISU  
TIHT  
50  
50  
ns  
ns  
ns  
CSB Setup Time  
TCSBSU1  
TSSBSU2  
100  
100  
CSB High Time (Note 10)  
TCSBHT  
TSOCSBF  
TSOCSBR  
5.0  
50  
50  
25  
25  
100  
ms  
ns  
ns  
ns  
ns  
ns  
SO enable after CSB falling edge  
SO disable after CSB rising edge  
SO Rise Time (10% to 90%)  
SO Fall Time (90% to 10%)  
SO Valid Time (Note 9)  
C
C
= 40 pF  
= 40 pF  
10  
10  
50  
load  
load  
SCLK High to SO 50%  
TSOV  
Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product  
performance may not be indicated by the Electrical Characteristics if operated under different conditions.  
9. Not tested in production  
10.This is the minimum time the user must wait between SPI commands.  
www.onsemi.com  
8
 
NCV7703C  
CHARACTERISTIC TIMING DIAGRAMS  
TlsTr  
90%  
TlsOff  
50%  
10%  
LS Turn OFF  
HS Turn ON  
TlsOffHsOn  
90%  
50%  
10%  
ThsTr  
50%  
ThsOn  
CSB  
LS Turn On  
TlsTf  
90%  
50%  
TlsOn  
10%  
HS Turn Off  
ThsOffLsOn  
90%  
50%  
10%  
ThsTf  
50%  
ThsOff  
CSB  
Figure 4. Detailed Driver Timing  
www.onsemi.com  
9
NCV7703C  
TCLKSU2  
TCSBHT  
50%  
CSB  
50%  
50%  
TCSBSU1  
TCSBSU2  
50%  
SCLK  
50%  
50%  
50%  
50%  
50%  
TCLKH  
TCLKL  
TCLKSU1  
CSB  
50%  
50%  
50%  
50%  
SO  
TSOCSBF  
50%  
TSOCSBR  
SI  
50%  
TIHT  
50%  
50%  
SCLK  
SO  
TISU  
TSOV  
50%  
Figure 5. SPI Timing Diagram  
www.onsemi.com  
10  
NCV7703C  
4.0  
3.5  
3.0  
2.5  
2.0  
1.5  
1.0  
0.5  
7.0  
6.0  
5.0  
4.0  
3.0  
2.0  
V
S
= 5.25 V  
V
S
= 13.2 V  
1.0  
0
V
= 0 V to 5.25 V  
CC  
0
−40 −20  
0
20 40  
60 80 100 120 140 160  
−40 −20  
0
20 40  
60 80 100 120 140 160  
T , TEMPERATURE (°C)  
J
T , TEMPERATURE (°C)  
J
Figure 6. VS Sleep Supply Current vs. Temperature  
Figure 7. VCC Sleep Supply Current vs. Temperature  
www.onsemi.com  
11  
NCV7703C  
TYPICAL CHARACTERISTICS  
140  
120  
100  
80  
1 oz Cu  
2 oz Cu  
60  
40  
20  
0
0
100 200 300 400 500 600 700 800  
2
COPPER HEAT SPREADING AREA (mm )  
Figure 8. qJA vs. Copper Spreader Area,  
14 Lead SON (fused leads)  
1000  
100  
10  
2
Cu Area = 100 mm 1.0 oz  
2
200 mm 1.0 oz  
2
300 mm 1.0 oz  
2
400 mm 1.0 oz  
2
1
500 mm 1.0 oz  
0.1  
0.01  
0.000001 0.00001  
0.0001  
0.001  
0.01  
0.1  
1
10  
100  
1000  
TIME (sec)  
Figure 9. Transient Thermal Response to a  
Single Pulse 1 oz Copper (Log−Log)  
140  
120  
2
Cu Area = 100 mm 1.0 oz  
2
200 mm 1.0 oz  
100  
80  
2
300 mm 1.0 oz  
2
400 mm 1.0 oz  
2
500 mm 1.0 oz  
60  
40  
20  
0
0.000001 0.00001  
0.0001  
0.001  
0.01  
0.1  
1
10  
100  
1000  
TIME (sec)  
Figure 10. Transient Thermal Response to a  
Single Pulse 1 oz Copper (Semi−Log)  
www.onsemi.com  
12  
NCV7703C  
SPI Communication  
Frame Detection  
Standard 16−bit communication has been implemented to  
this IC to turn drivers on/off, and to report faults. (See  
Figure 12). The LSB (Least Significant Bit) is clocked in  
first.  
Input word integrity (SI) is evaluated by the use of a frame  
consistency check. The word frame length is compared to an  
h x 16 bit acceptable word length before the data is latched  
into the input register. This guarantees the proper word  
length has been imported and allows for daisy chain  
operation applications.  
The frame length detector is enabled with the CSB falling  
edge and the SCLK rising edge.  
SCLK must be low during the CSB rising edge. The fault  
register is cleared with a valid frame detection. Existing  
faults are re−latched after the fault filter time.  
Communication is Implemented as Follows:  
1. CSB goes low to allow serial data transfer.  
2. A 16 bit word is clocked (SCLK) into the SI  
(Serial Input) pin.  
3. CSB goes high to transfer the clocked in  
information to the data registers.  
NOTE: SO is tristate when CSB is high.  
Frame detection starts  
Frame detection mode ends with  
CSB rising edge.  
after the CSB falling edge  
and the SCLK rising edge.  
CSB  
SCLK  
SI  
SRR OUTL1 OUTH1 OUTL2 OUTH2 OUTL3 OUTH3  
X
X
X
X
X
X
OCD ULDSD OVLO  
Internal Counter  
1
2
3
4
5
6
7
8
9
10  
11  
12  
13  
14  
15  
16  
Valid 16 bits shown  
Figure 11. Frame Detection  
CSB  
SRR OUTL1 OUTH1 OUTL2 OUTH2 OUTL3 OUTH3  
X
X
X
X
X
X
X
X
OCD ULDSD OVLO  
SI  
SCLK  
TW  
OUTL1 OUTH1 OUTL2 OUTH2 OUTL3 OUTH3  
X
X
X
STA OCDR ULDR PSF  
SO  
Figure 12. SPI Communication Frame Format  
Table 1 defines the programming bits and diagnostic bits.  
Figure 12 displays the timing diagram associated with  
Table 1. Fault information is sequentially clocked out the  
SO pin of the NCV7703C as programming information is  
clocked into the SI pin of the device. Daisy chain  
communication between SPI compatible IC’s is possible by  
connection of the Serial Output pin (SO) to the input of the  
sequential IC (SI) (Reference the Daisy Chain Section).  
www.onsemi.com  
13  
 
NCV7703C  
Table 1. SPI BIT DESCRIPTION  
Input Data  
Output Data  
Bit Number  
Bit Description  
Bit Status  
Bit Number  
Bit Description  
Bit Status  
0 = No Fault  
1 = Fault  
15  
Over Voltage Lock Out  
Control (OVLO)  
0 = Disable  
1 = Enable  
0 = Disable  
1 = Enable  
0 = 200 msec  
1 = 25 msec  
15  
Power Supply Fail Signal  
(PSF for OVLO or UVLO)  
14  
13  
12  
Under Load Detection Shut  
Down Control (ULDSD)  
14  
13  
12  
Under Load Detection Reporting  
Signal (ULDR)  
0 = No Fault  
1 = Fault  
Over Current Detection Shut  
Down Control (OCD)  
Over Current Detection  
Reporting Signal (OCDR)  
0 = No Fault  
1 = Fault  
Not Used  
Shoot−Through Attempt  
(STA)  
0 = No Attempt  
1 = Attempt  
11  
10  
9
Not Used  
Not Used  
Not Used  
Not Used  
Not Used  
OUTH3  
11  
10  
9
Not Used  
Not Used  
Not Used  
Not Used  
Not Used  
OUTH3  
8
8
7
7
6
0 = Off  
1 = On  
6
0 = Off  
1 = On  
5
4
3
2
1
0
OUTL3  
OUTH2  
0 = Off  
5
4
3
2
1
0
OUTL3  
OUTH2  
0 = Off  
1 = On  
1 = On  
0 = Off  
0 = Off  
1 = On  
1 = On  
OUTL2  
0 = Off  
OUTL2  
0 = Off  
1 = On  
1 = On  
OUTH1  
0 = Off  
OUTH1  
0 = Off  
1 = On  
1 = On  
OUTL1  
0 = Off  
OUTL1  
0 = Off  
1 = On  
1 = On  
Status Register Reset (SRR)  
0 = No Reset  
1 = Reset  
Thermal Warning (TW)  
0 = Not in TW  
1 = In TW  
DETAILED OPERATING DESCRIPTION  
Power Up/Down Control  
General  
The NCV7703C Triple Half Bridge Driver provides drive  
capability for 3 Half−Bridge configurations. Each output  
drive is characterized for a 500 mA load and has a typical  
1.4 A surge capability. Strict adherence to integrated circuit  
die temperature is necessary, with a maximum die  
temperature of 150°C. This may limit the number of drivers  
enabled at one time. Output drive control and fault reporting  
are handled via the SPI (Serial Peripheral Interface) port.  
An Enable function (EN) provides a low quiescent sleep  
current mode when the device is not being utilized. A pull  
down is provided on the EN, SI and SCLK inputs to ensure  
they default to a low state in the event of a severed input  
signal. A pull−up is provided on the CSB input disabling SPI  
communication in the event of an open CSB input.  
A feature incorporated in the IC is an under voltage  
lockout circuit that prevents the output drivers from turning  
on unintentionally. V  
and V are monitored for  
CC  
S
undervoltage conditions supporting a smooth turn−on  
transition. All drivers are initialized in the off (high  
impedance) condition, and will remain off during a V or  
CC  
V
S
undervoltage condition. This allows power up  
sequencing of V , and V up to the user. Once V is out  
CC  
S
CC  
of UVLO, SPI communication can begin regardless of the  
voltage on V . The V supply input does not ever affect the  
S
S
SPI logic. However, drivers will remain off if V is in an  
S
undervoltage condition. Hysteresis in the UVLO circuits  
results in glitch free operation during power up/down.  
www.onsemi.com  
14  
NCV7703C  
Overvoltage Shutdown (Table 2)  
Overvoltage lockout circuitry monitors the voltage on the  
to “1”, all outputs will turn off during this overvoltage  
condition. Turn On/Off status is maintained in the logic  
circuitry, so that when proper input voltage level is  
reestablished, the programmed outputs will turn back on.  
The PSF output bit is reset with SRR = 1.  
V pin. The response to an overvoltage condition is selected  
S
by SPI input bit 15. PSF output bit 15 is set when a V  
overvoltage condition exists. If input bit 15 (OVLO) is set  
S
Table 2. INPUT BIT 15, OVERVOLTAGE LOCK OUT (OVLO) SHUT DOWN  
OVLO Input  
Bit 15  
V
OVLO  
Output Data Bit 15 Power  
Supply Fail (PSF) Status  
S
Condition  
OUTx Status  
Unchanged  
Unchanged  
Unchanged  
0
0
1
1
0
1
0
1
0
1 (Need SRR to reset)  
0
1 (Need SRR to reset)  
All Outputs Shut Off (Remain off until V is out of OVLO)  
S
H−Bridge Driver Configuration  
Detection shutdown protects the device during current limit  
because the Overcurrent threshold is below the Current  
Limit threshold. The Overcurrent Detection Shutdown  
Control Timer is initiated at the Overcurrent Shutdown  
Threshold which starts before the Current Limit is reached.  
Note: High currents will cause a rise in die temperature.  
Devices will not be allowed to turn on if the die temperature  
exceeds the thermal shutdown temperature.  
The NCV7703C has the flexibility of controlling each half  
bridge driver independently. This allows for high side, low  
side and H−bridge control. H−bridge control provides  
forward, reverse, brake and high impedance states.  
Overvoltage Clamping − Driving Inductive Loads  
Each output is internally clamped to ground and VS by  
internal freewheeling diodes. The diodes have ratings that  
complement the FETs they protect. A flyback event from  
driving an inductive load causes the voltage on the output to  
rise up. Once the voltage rises higher than VS by a diode  
voltage (body diode of the high−side driver), the energy in  
the inductor will dissipate through the diode to VS. If a  
reverse battery diode is used in the system, care must be  
taken to insure the power supply capacitor is sufficient to  
dampen any increase in voltage to VS caused by the current  
flow through the body diode so that it is below 40 V.  
Negative transients will momentarily occur when a  
high−side driver driving an inductive load is turned off. This  
will be clamped by an internal diode from the output pin  
(OUT1 or OUT2) to the IC ground.  
Shoot−Through Attempt  
The NCV7703C provides detection for attempting to turn  
on common drivers of the same channel (OUTL1&OUTH1,  
OUTL2&OUTH2, OUTL3&OUTH3) simultaneously. An  
attempt to turn on common drivers if allowed would result  
in a high current event from VS to GND. Any attempt to  
create this setup is recorded in bit 12 of the output data and  
forces the common high−side and low−side driver to an off  
state. The STA output bit is reset with SRR = 1. The STA bit  
must be cleared before an affected driver can turn on.  
Overcurrent Shutdown  
Effected outputs will turn off when the Overcurrent  
Shutdown Threshold has been breached for the Overcurrent  
Shutdown Delay Time. The respective OCDR status bit will  
be set to a “1” and the driver will latch off. The driver can  
only be turned back on via the SPI port with a SPI command  
that includes an SRR = 1.  
Current Limit  
OUTx current is limited per the Current Limit electrical  
parameter for each driver. The magnitude of the current has  
a minimum specification of 2 A at V = 5 V and V =  
CC  
s
13.2 V. The output is protected for high power conditions  
during Current Limit by thermal shutdown and the  
Overcurrent Detection shutdown function. Overcurrent  
Note: High currents will cause a rise in die temperature.  
Devices will not be allowed to turn on if the die temperature  
exceeds the thermal shutdown temperature.  
Table 3. OVERCURRENT DETECTION SHUT DOWN  
OCD Input  
Bit 13  
OUTx OCD  
Condition  
Output Data Bit 13 Over  
Current Detect (OCDR) Status  
Current Limit  
of all Drivers  
OUTx Status  
0
0
0
1
0
Unchanged  
3 A  
3 A  
1 (Need SRR to reset)  
OUTx Latches off after 200 ms  
(Need SRR to reset)  
1
1
0
1
0
Unchanged  
3 A  
3 A  
1 (Need SRR to reset)  
OUTx Latches Off After 25 ms  
(Need SRR to reset)  
www.onsemi.com  
15  
 
NCV7703C  
Overcurrent Detection Shut Down Control Timer  
There are two protection mechanisms for output current,  
overcurrent and current limit.  
Once an Overcurrent Shutdown Delay Time event has  
been detected by the NCV7703C, the timer setting cannot be  
interrupted by an attempted change via a SPI command of  
Bit 13.  
1. Current limit − Always active with a typical  
threshold of 3 A (typ).  
2. Overcurrent Detection − Selectable shutdown time  
via Bit 13 with a 1.45 A (typ) threshold.  
Table 4.  
Figure 13 shows the typical performance of a part which  
has exceeded the 1.45 A (typ) Overcurrent Detection  
threshold and started the shutdown control timer. When Bit  
13 = 1, the shutdown time is 25 msec (typ). When Bit 13 =  
0, the shutdown time is 200 msec (typ).  
Input Bit 13  
Overcurrent Shutdown Delay Time  
200 msec (typ)  
0
1
25 msec (typ)  
(Current Limit) 3 A  
(Current Limit) 1.45 A  
OUTx Current  
25 msec (typ)  
Bit13 = 1  
(Current Limit) 3 A  
(Current Limit) 1.45 A  
OUTx Current  
Bit13 = 0  
200 msec (typ)  
Figure 13. Output Current Shutdown Control  
UnderLoad Detection (Table 5)  
under load occurs in another channel after the global timer  
has been started, the delay for any subsequent under load  
will be the remainder of the initially started timer. The timer  
runs continuously with any persistent under load condition  
and will impact multi−underload situations. The under load  
detect bit is reset by setting input data bit 0, SRR = 1. Figures  
14 and 15 highlight the timing conditions for an underload  
state where the global timer is reset (discontinuous time) and  
the conditions where the global timer is not reset  
(continuous time).  
The underload detection circuit monitors the current from  
each output driver. A minimum load current (this is the  
maximum open circuit detection threshold) is required when  
the drivers are turned on. If the under−load detection  
threshold has been detected continuously for more than the  
under−load delay time, the ULDR bit (output bit #14) will  
be set to a “1”. In addition, the offending driver will be  
latched off if input Bit 14 (ULDSD) is set to 1 (true).  
The NCV7703C uses a global under load timer. An under  
load condition starts the global under load delay timer. If  
Table 5. OUTPUT BIT 14, UNDER LOAD DETECTION SHUT DOWN  
ULDSD Input  
Bit 14  
OUTx ULD  
Condition  
Output Data Bit 14, Under  
Load Detect (ULDR) Status  
OUTx Status  
0
0
1
1
0
1
0
1
0
Unchanged  
Unchanged  
1 (Need SRR to reset)  
0
Unchanged  
1 (Need SRR to reset)  
OUTx Latches Off (Need SRR to reset)  
www.onsemi.com  
16  
 
NCV7703C  
load[mA]  
OUTx  
OUTy  
7[mA](typ)  
Underload Detection Threshold  
Bit 14 − Underload Detection Reporting Signal (ULDR) is set  
Time  
<350[us](typ)  
Global Timer  
st  
>350[us](typ)  
If the 1 underload condition is <350 us,  
the global timer resets and starts again  
nd  
with the 2  
underload condition.  
resets  
here  
Figure 14. Underload Discontinuous Time  
load[mA]  
OUTx  
OUTy  
7[mA](typ)  
Underload Detection Threshold  
Bit 14 − Underload Detection Reporting Signal (ULDR) is set  
Time  
350[us](typ)  
After a total continuous period is more than 350[us] (typ)  
(underload detection time), Bit 14 in the output register is set  
Figure 15. Underload Continuous Time  
www.onsemi.com  
17  
NCV7703C  
Thermal Shutdown  
Three independent thermal shutdown circuits are featured  
(one common sensor for each HS and LS transistor pair).  
Each sensor has two temperature levels; Level 1, Thermal  
Warning sets the “TW” status bit to a 1 and would have to  
be reset with a command that includes the SRR after the IC  
cools to a temperature below Level 1. The output will remain  
on in this condition.  
If the IC temperature reaches Level 2, Over Temperature  
Shutdown, all drivers are latched off. It can be reset only  
after the part cools below the shutdown temperature,  
(including thermal hysteresis) with a turn−on command that  
includes the SRR set bit.  
software polling of this bit will allow for load control and  
possible prevention of thermal shutdown conditions.  
Thermal warning information can be retrieved  
immediately without performing a complete SPI access  
cycle. Figure 16 below displays how this is accomplished.  
Bringing the CSB pin from high to low with SI = 0  
immediately displays the information on Output Data Bit 0,  
thermal warning. As the temperature of the NCV7703C  
changes from a condition from below the thermal warning  
threshold to above the thermal warning threshold, the state  
of the SO pin changes and this level is available immediately  
when the CSB goes low. A low on SO indicates there is no  
thermal warning, while a high indicates the IC is above the  
thermal warning threshold. This warning bit is reset by  
setting SRR to “1”.  
The output data bit 0, Thermal Warning, will latch and  
remain set, even after cooling, and is reset by sending a SPI  
command to reset the status register (SRR, input 0 set to  
“1”). Since thermal warning precedes a thermal shutdown,  
CSB  
CSB  
SCLK*  
SCLK*  
Tristate Level  
SO  
SO  
TWH  
NTW  
Tristate Level  
Thermal Warning High  
No Thermal Warning  
*SCLK can be high or low in order to maintain the thermal information on SO. Toggling SCLK will cause other output bits to shift out.  
TWH = Thermal Warning High  
NTW = No Thermal Warning  
Figure 16. Access to Temperature Warning Information  
Applications Drawing  
Daisy Chain  
The NCV7703C is capable of being setup in a daisy chain  
configuration with other similar devices which include  
additional NCV7703C devices as well as the NCV7708  
Double Hex Driver. Particular attention should be focused  
on the fact that the first 16 bits which are clocked out of the  
SO pin when the CSB pin transitions from a high to a low  
will be the Diagnostic Output Data. These are the bits  
representing the status of the IC and are detailed in the SPI  
Bit Description Table. Additional programming bits should  
be clocked in which follow the Diagnostic Output bits. Word  
length must be h x 16 due to the use of frame detection.  
www.onsemi.com  
18  
 
NCV7703C  
CSB SCLK  
NCV7703C  
CSB SCLK  
CSB SCLK  
NCV7708C  
CSB SCLK  
NCV7708C  
NCV7703C  
SI  
SO  
SI  
SO  
SI  
SO  
SI  
SO  
Figure 17. Daisy Chain Operation  
Parallel Control  
A more efficient way to control multiple SPI compatible  
devices is to connect them in a parallel fashion and allow  
each device to be controlled in a multiplex mode. The  
diagram below shows a typical connection between the  
microprocessor or microcontroller and multiple SPI  
compatible devices. In a daisy chain configuration, the  
programming information for the last device in the serial  
string must first pass through all the previous devices. The  
parallel control setup eliminates that requirement, but at the  
cost of additional control pins from the microprocessor for  
each individual CSB pin for each controllable device. Serial  
data is only recognized by the device that is activated  
through its respective CSB pin.  
V
S
OUTx  
NCV7703C  
SI  
SCLK  
SI  
SCLK  
CSB  
SO  
OUT1  
OUT2  
OUT3  
SO  
OUTx  
CSB  
NCV7703C  
SI  
chip1  
CSB  
SCLK  
CSB  
SO  
chip2  
OUT1  
OUT2  
OUT3  
CSB  
chip3  
GND  
NCV7703C  
SI  
SCLK  
CSB  
SO  
OUT1  
OUT2  
OUT3  
Figure 19. High−Side / Low−Side Application Drawing  
Figure 18. Parallel Control  
Any combination of H−bridge and high or low−side  
drivers can be designed in. This allows for flexibility in  
many systems.  
Additional Application Setup  
In addition to the cascaded H−Bridge application shown  
in Figure 1, the NCV7703C can also be used as a high−side  
driver or low−side driver (Figure 19).  
www.onsemi.com  
19  
 
NCV7703C  
PACKAGE DIMENSIONS  
SOIC−14 NB  
CASE 751A−03  
ISSUE K  
NOTES:  
D
A
B
1. DIMENSIONING AND TOLERANCING PER  
ASME Y14.5M, 1994.  
2. CONTROLLING DIMENSION: MILLIMETERS.  
3. DIMENSION b DOES NOT INCLUDE DAMBAR  
PROTRUSION. ALLOWABLE PROTRUSION  
SHALL BE 0.13 TOTAL IN EXCESS OF AT  
MAXIMUM MATERIAL CONDITION.  
4. DIMENSIONS D AND E DO NOT INCLUDE  
MOLD PROTRUSIONS.  
14  
8
7
A3  
E
H
5. MAXIMUM MOLD PROTRUSION 0.15 PER  
SIDE.  
L
DETAIL A  
1
MILLIMETERS  
DIM MIN MAX  
INCHES  
MIN MAX  
13X b  
M
M
B
0.25  
A
A1  
A3  
b
D
E
1.35  
0.10  
0.19  
0.35  
8.55  
3.80  
1.75 0.054 0.068  
0.25 0.004 0.010  
0.25 0.008 0.010  
0.49 0.014 0.019  
8.75 0.337 0.344  
4.00 0.150 0.157  
M
S
S
B
0.25  
C A  
DETAIL A  
h
A
X 45  
_
e
H
h
L
1.27 BSC  
0.050 BSC  
6.20 0.228 0.244  
0.50 0.010 0.019  
1.25 0.016 0.049  
5.80  
0.25  
0.40  
0
M
A1  
e
M
7
0
7
_
_
_
_
SEATING  
PLANE  
C
SOLDERING FOOTPRINT*  
6.50  
14X  
1.18  
1
1.27  
PITCH  
14X  
0.58  
DIMENSIONS: MILLIMETERS  
*For additional information on our Pb−Free strategy and soldering  
details, please download the ON Semiconductor Soldering and  
Mounting Techniques Reference Manual, SOLDERRM/D.  
ON Semiconductor and  
are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.  
ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor’s product/patent  
coverage may be accessed at www.onsemi.com/site/pdf/Patent−Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein.  
ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability  
arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages.  
Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards,  
regardless of any support or applications information provided by ON Semiconductor. “Typical” parameters which may be provided in ON Semiconductor data sheets and/or  
specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including “Typicals” must be validated for each customer  
application by customer’s technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not  
designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification  
in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized  
application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and  
expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such  
claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This  
literature is subject to all applicable copyright laws and is not for resale in any manner.  
PUBLICATION ORDERING INFORMATION  
LITERATURE FULFILLMENT:  
N. American Technical Support: 800−282−9855 Toll Free  
USA/Canada  
Europe, Middle East and Africa Technical Support:  
Phone: 421 33 790 2910  
ON Semiconductor Website: www.onsemi.com  
Order Literature: http://www.onsemi.com/orderlit  
Literature Distribution Center for ON Semiconductor  
19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA  
Phone: 303−675−2175 or 800−344−3860 Toll Free USA/Canada  
Fax: 303−675−2176 or 800−344−3867 Toll Free USA/Canada  
Email: orderlit@onsemi.com  
For additional information, please contact your local  
Sales Representative  
NCV7703C/D  

相关型号:

NCV7703D2G

Triple Half-Bridge Driver with SPI Control
ONSEMI

NCV7703D2R2G

Triple Half-Bridge Driver with SPI Control
ONSEMI

NCV7704

Mirror-Module Driver-IC
ONSEMI

NCV7704DQR2G

Mirror-Module Driver-IC
ONSEMI

NCV7705

Mirror-Module Driver-IC
ONSEMI

NCV7705DQAR2G

车镜模块驱动器
ONSEMI

NCV7705DQR2G

Mirror-Module Driver-IC
ONSEMI

NCV7706DQR2G

Mirror-Module Driver-IC
ONSEMI

NCV7707

Door-Module Driver-IC
ONSEMI

NCV7707DQBR2G

Interface Circuit
ONSEMI

NCV7707DQCR2G

Door Module Driver
ONSEMI

NCV7707DQR2G

Door-Module Driver-IC
ONSEMI