CXP828P60Q-1-XXX [SONY]
暂无描述;型号: | CXP828P60Q-1-XXX |
厂家: | SONY CORPORATION |
描述: | 暂无描述 微控制器和处理器 PC 可编程只读存储器 |
文件: | 总22页 (文件大小:303K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
CXP828P60
CMOS 8-bit Single Chip Microcomputer
Description
100 pin QFP (Plastic)
The CXP828P60 is a CMOS 8-bit single chip
microcomputer integrating on a single chip an A/D
converter, serial interface, timer/counter, time base
timer, capture timer/counter, fluorescent display panel
controller/driver, remote control reception circuit, and
PWM output circuit besides the basic configurations
of 8-bit CPU, PROM, RAM, and I/O port.
The CXP828P60 also provides sleep/stop function
that enables lower power consumption.
CXP828P60 is the PROM-incorporated version of
the CXP82860 with bult-in mask ROM. This provides
the additional feature of being able to write directly
into the program. Thus, it is most suitable for
evaluation use during system development and for
small-quantity production.
Structure
Silicon gate CMOS IC
Features
• Wide-range instruction system (213 instructions) to cover various types of data
— 16-bit arithmetic/multiplication and division/Boolean bit operation instructions
• Minimum instruction cycle
400ns at 10MHz operation
122µs at 32kHz operation
60K bytes
• Incorporated PROM capacity
• Incorporated RAM capacity
• Peripheral functions
1536 bytes (including fluorescent display area)
— A/D converter
8 bist, 8 channels, successive approximation method
(Conversion time of 32µs/10MHz)
— Serial interface
— Timer
8-bit, 8-stage FIFO incorporated
(Auto transfer for 1 to 8 bytes), 1 channel
8-bit clock synchronized type, 1 channel
8-bit timer, 8-bit timer/counter, 19-bit time base timer
16-bit capture timer/counter, 32kHz timer/counter
— Fluorescent display panel controller/driver Supports the universal grid fluorescent display panel.
High voltage drive output port of 56 pins (40V)
Maximum of 640 segments display possible
Display timing number of 1 to 20
Dimmer function
Incorporated pull-down resistor
Hardware key scan function (Maximum of 16 x 8 key matrix
supportable)
— Remote control reception circuit
— PWM output
8-bit pulse measurement counter, 6-stage FIFO
14 bits, 1 channel
• Interruption
• Standby mode
16 factors, 15 vectors, multi-interruption possible
SLEEP/STOP
• Package
100-pin plastic QFP
Sony reserves the right to change products and specifications without prior notice. This information does not convey any license by
any implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating the
operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits.
– 1 –
E95Z36-ST
CXP828P60
A T R O P B T R O P C T R O P D T R O P E T R O P F T R O P G T R O P H T R O P
S S V
D D V
T S R
L A T X
L A T X E
X T
X E T
I M N / 3 T N I
2 T N I
R E L L O R T N O C T P U R R E T N I
1 T N I
0 T N I
F E R V A
S S V A
– 2 –
CXP828P60
Pin Assignment (Top View)
99 98
96 95 94 93 92 91
90 89 88 87 86 85 84 83 82 81
100
97
1
2
G1/A1
G0/A0
80
79
78
77
76
75
74
73
72
71
70
69
68
67
66
65
64
63
62
61
60
59
58
57
56
55
54
53
52
51
A21
A22
3
Vpp
A23
4
PE0/EC0/INT0
PE1/EC1/INT1
PE2/INT2
PE3/INT3/NMI
PE4/RMC
PE5
PH7/A24
PH6/A25
PH5/A26
PH4/A27
PH3/A28
PH2/A29
PH1/A30
PH0/A31
PG7/A32
PG6/A33
PG5/A34
PG4/A35
PG3/A36
PG2/A37
PG1/A38
PG0/A39
PF7/A40
PF6/A41
PF5/A42
PF4/A43
PF3/A44
PF2/A45
PF1/A46
PF0/A47
PD7/A48
PD6/A49
PD5/A50
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
PE6/PWM
PE7/TO/ADJ
PC0/KR0
PC1/KR1
PC2/KR2
PC3/KR3
PC4/KR4
PC5/KR5
PC6/KR6
PC7/KR7
PB0/CINT
PB1/CS0
PB2/SCK0
PB3/SI0
PB4/SO0
PB5/SCK1
PB6/SI1
PB7/SO1
AVREF
PA0/AN0
PA1/AN1
31
32 33
34
35
36 37 38
39
40 41 42
43 44 45 46
47
48 49 50
Note) Vpp (Pin 3) must be connected to VDD.
– 3 –
CXP828P60
Pin Description
Pin code
I/O
Functions
(Port A)
8-bit I/O port. I/O can be set in a
unit of single bits. Incorporation
of the pull-up resistance can be
set through the software in a unit
of 4 bits.
PA0/AN0
to
PA7/AN7
Analog inputs to A/D converter.
(8 pins)
I/O/
Analog input
(8pins)
Capture input to 16-bit timer/counter.
Chip select input for serial interface (CH0).
Serial clock I/O (CH0).
PB0/CINT
PB1/CS0
PB2/SCK0
PB3/SI0
I/O/Input
I/O/Input
I/O/I/O
(Port B)
8-bit I/O port. I/O can be set in a
unit of single bits. Incorporation
of the pull-up resistance can be
set through the software in a unit
of 4 bits.
Serial data input (CH0).
I/O/Input
I/O/Output
I/O/I/O
Serial data output (CH0).
Serial clock I/O (CH1).
PB4/SO0
PB5/SCK1
PB6/SI1
(8 pins)
Serial data input (CH1).
I/O/Input
I/O/Output
Serial data output (CH1).
PB7/SO1
(Port C)
8-bit I/O port. I/O can be set in a
unit of single bits. Capable of
driving 12mA sync current.
Incorporation of the pull-up
resistance can be set through
the software in a unit of 4 bits.
(8 pins)
Serves as key return inputs when
operating key scan with fluorescent
display panel (FDP) segment signal.
(8 pins)
PC0/KR0
to
PC7/KR7
I/O/Input
PD0/A55
to
PD7/A48
(Port D)
8-bit output port.
(8 pins)
FDP segment signal (anode
connection) outputs.
Output/Output
PE0/INT0/
EC0
Input/Input/Input
External event inputs
for timer/counter.
(2 pins)
Inputs for
external
interruption
request.
(4 pins)
PE1/INT1/
EC1
Input/Input/Input
Input/Input
PE2/INT2
(Port E)
Non-maskable
interruption request input.
PE3/INT3/
NMI
8-bit port. Lower 6 bits are for
inputs; upper 2 bits are for
outputs.
Input/Input/Input
Remote control reception circuit input.
PE4/RMC
PE5
Input/Input
Input
(8 pins)
14-bit PWM output.
PE6/PWM
Output/Output
Output for the 16-bit timer/counter
rectangular waves, and 32kHz
oscillation frequency division.
Output/Output/
Output
PE7/TO/ADJ
(Port F)
8-bit output port.
(8pins)
PF0/A47
to
PF7/A40
FDP segment signal (anode
connection) outputs.
Output/Output
– 4 –
CXP828P60
Pin code
I/O
Functions
FDP segment signal (anode
PG0/A39
to
PG7/A32
(Port G)
8-bit output port.
(8 pins)
Output/Output
connection) outputs.
(Port H)
8-bit output port.
(8 pins)
PH0/A31
to
PH7/A24
FDP segment signal (anode
connection) outputs.
(8 pins)
Output/Output
Output
FDP segment signal (anode connection) outputs.
(8 pins)
A16 to A23
Outputs for FDP timing signals (grid connection)/segment signals (anode
connection).
(16 pins)
G0/A0
to
G15/A15
Output/Output
VFDP
EXTAL
XTAL
TEX
FDP voltage supply for incorporated pull-down (PD) resistor.
Crystal connectors for system clock oscillation. When the clock is
supplied externally, input to EXTAL; opposite phase clock should be
input to XTAL.
Input
Output
Input
Crystal connectors for 32kHz timer/counter clock oscillation. For usage
as event input, input to TEX, and open TX.
Output
TX
Low-level active, system reset.
Reference voltage input for A/D converter.
A/D converter GND.
Input
Input
RST
AVREF
AVSS
VDD
VCC supply.
Vcc supply for incorporated PROM writing.
Connect to VDD during normal operation.
Vpp
VSS
GND.
– 5 –
CXP828P60
I/O Circuit Format for Pins
Pin
When reset
Circuit format
Port A
Pull-up resistor
"0" when reset
Port A data
PA0/AN0
to
PA7/AN7
Port A direction
"0" when reset
IP
Input protection circuit
Hi-Z
Data bus
RD (Port A)
Port A input selection
"0" when reset
Input multiplexer
A/D converter
8 pins
Pull-up transistor approx.
100kΩ
Port B
Pull-up resistor
"0" when reset
Port B data
PB0/CINT
PB1/CS0
PB3/SI0
PB6/SI1
Port B direction
"0" when reset
IP
Hi-Z
Schmitt input
Data bus
RD (Port B)
CINT
CS0
SI0
SI1
Pull-up transistor approx.
100kΩ
4 pins
Port B
Pull-up resistor
"0" when reset
SCK OUT
Serial clock output enable
Port B output selection
"0" when reset
PB2/SCK0
PB5/SCK1
Hi-Z
Port B data
IP
Port B direction
"0" when reset
Data
bus
Schmitt input
RD (Port B)
SCK in
Pull-up transistor approx.
100kΩ
2 pins
– 6 –
CXP828P60
Pin
When reset
Circuit format
Port B
Pull-up resistor
"0" when reset
SO
Serial data output enable
Port B output selection
"0" when reset
PB4/SO0
PB7/SO1
Hi-Z
Port B data
IP
Port B direction
"0" when reset
Data
bus
RD (Port B)
2 pins
Pull-up transistor approx.
100kΩ
Port C
2
Pull-up resistor
"0" when reset
Port C data
PC0/KR0
to
PC7/KR7
Hi-Z
1
Port C direction
"0" when reset
IP
Data bus
RD (Port C)
1
2
Large current 12mA
Pull-up transistor approx. 100kΩ
8 pins
Key input signal
Port E
PE0/EC0/INT0
PE1/EC1/INT1
PE2/INT2
PE3/INT3/NMI
PE4/RMC
EC0/INT0
EC1/INT1
INT2
INT3/NMI
RMC
Schmitt input
IP
Hi-Z
Hi-Z
Data bus
RD (Port E)
5 pins
Port E
PE5
Data bus
IP
1 pin
RD (Port E)
– 7 –
CXP828P60
Pin
When reset
Circuit format
Port E
PWM
Port E output selection
"0" when reset
PE6/PWM
High level
Port E data
Output enable
"1" when reset
Data bus
RD (Port E)
1 pin
Port E
Internal reset signal
00
Port E data
"1" when reset
TO
1
01
10
11
MPX
ADJ16K
2
High level
(with approx.
150kΩ
1
ADJ2K
PE7/TO/ADJ
Port E output selection (upper)
resistor when
reset)
Port E output selection (lower)
"00" when reset
1
2
ADJ signal is a frequency dividing output
for 32kHz oscillation frequency adjustment.
ADJ2K can be used for buzzer output.
TO output enable
Pull-up transistor approx. 150kΩ
1 pin
Port D
PD0/A55
to
PD7/A48
PF0/A47
to
Port F
Port G
Port H
Segment output data
Output selection control signal
("0" when reset)
Hi-Z or Low
level (when
PD resistor is
connected)
PF7/A40
PG0/A39
to
PG7/A32
PH0/A31
to
Port D, F, G and H data
"0" when reset
Data bus
PH7/A24
High voltage drive transistor
RD (Port D, F, G and H)
32 pins
– 8 –
CXP828P60
When reset
Pin
Circuit format
Segment output data
Hi-Z or
Output selection control signal
("0" when reset)
A16 to A23
Low level
(when PD
resistor is
connected)
Pull-down resistor
VFDP
High voltage drive transistor
8 pins
Segment output data
Timing output data
Hi-Z or
G0/A0
to
G15/A15
Output selection control signal
("0" when reset)
Low level
(when PD
resistor is
connected)
Pull-down resistor
VFDP
High voltage drive transistor
16 pins
• Diagram shows circuit
composition during
oscillation.
EXTAL
XTAL
IP
EXTAL
XTAL
IP
Oscillation
• Feedback resistor is
removed and XTAL
becomes High level
during stop.
2 pins
• Diagram shows circuit
composition during
oscillation.
TEX
TX
TEX
TX
IP
IP
• When the operation of the
oscillation circuit is
stopped by the software,
the feedback resistor is
removed, and TEX
becomes Low level and
TX becomes High level.
Oscillation
2 pins
Pull-up resistor
IP
RST
1 pin
Low level
Schmitt input
– 9 –
CXP828P60
Absolute Maximum Ratings
(Vss = 0V reference)
Item
Symbol
Rating
Unit
V
Remarks
VDD
–0.3 to +7.0
–0.3 to +13.0
–0.3 to +0.3
Supply voltage
Vpp
AVss
V
Incorporated PROM
V
A/D converter GND
voltage
AVSS
AVREF
VFDP
–0.3 to +0.3
V
V
V
A/D converter reference
voltage
1
–0.3 to +7.0
FDP display supply
voltage
–40 2 to +7.0
1
1
Input voltage
VIN
–0.3 to +7.0
–0.3 to +7.0
–40 2 to +7.0
V
V
V
1
Output voltage
VOUT
VOD
1
Display output voltage
3
All pins excluding display outputs
(value per pin)
IOH
–5
mA
High level output current
IODH1
IODH2
–15
–50
mA Display outputs A20 to A55 (value per pin)
Display outputs G0/A0 to G15/A15, and
mA
A16 to A19 (value per pin)
∑IOH
∑IODH
IOL
–30
–120
mA Total for all pins excluding display outputs
mA Total for all display outputs
mA Port (value per pin)
High level total output
current
15
Low level output current
4
IOLC
20
mA Large current port (value per pin)
Low level total output current ∑IOL
100
mA Total for all output pins
Operating temperature
Storage temperature
Topr
Tstg
–20 to +75
–55 to +150
600
°C
°C
Allowable power dissipation PD
mW
1) VIN, VOUT, VOD and AVREF must not exceed VDD + 0.3V.
2) VFDP and VOD must not exceed VDD – 40V.
3) Specifies output current of general-purpose I/O ports.
4) The large current drive transistor is the N-CH transistor of Port C (PC).
Note) Usage exceeding absolute maximum ratings may permanently impair the LSI. Normal operation should be
conducted under the recommended operating conditions. Exceeding these conditions may adversely affect
the reliability of the LSI.
– 10 –
CXP828P60
Recommended Operating Conditions
(Vss = 0V reference)
Item
Symbol
Min.
4.5
Max.
5.5
Unit
V
Remarks
Guaranteed operation range during
high-speed mode (1/2, 1/4 frequency
dividing clock)
Guaranteed operation range during
low-speed mode or SLEEP mode
(1/16 frequency dividing clock)
3.5
2.7
5.5
5.5
V
V
VDD
Supply voltage
Guaranteed operation range with TEX
clock
5.5
VDD
VDD
V
V
Guaranteed data hold range during STOP
2.5
1
VIH
0.7VDD
0.8VDD
High level input
voltage
2
V
Hysteresis input
VIHS
VIHEX
VIL
3
V
EXTAL
VDD – 0.4 VDD + 0.3
1
0
0
0.3VDD
0.2VDD
0.4
V
Low level input
voltage
2
V
Hysteresis input
VILS
VILEX
Topr
3
V
EXTAL
–0.3
–10
Operating temperature
+75
°C
1) Value for each pin of normal input port (PA, PB4, PB7, PC).
2) Value of the following pins: RST, CINT, CS0, SCK0, SCK1, EC0/INT0, EC1/INT1, INT2, INT3/NMI, RMC.
3) Specifies only during external clock input.
– 11 –
CXP828P60
Electrical Characteristics
DC Characteristics
(Ta = –10 to +75°C, VSS = 0V reference)
Item
Symbol
Pins
Conditions
VDD = 4.5V, IOH = –0.5mA
VDD = 4.5V, IOH = –1.2mA
VDD = 4.5V, IOL = 1.8mA
VDD = 4.5V, IOL = 3.6mA
VDD = 4.5V, IOL = 12.0mA
VDD = 5.5V, VIH = 5.5V
VDD = 5.5V, VIL = 0.4V
VDD = 5.5V, VIL = 5.5V
VDD = 5.5V, VIL = 0.4V
Min.
4.0
Typ.
Max.
Unit
V
High level
output current
VOH
3.5
V
PA, PB, PC,
PE6, PE7
0.4
0.6
V
Low level
output current
V
VOL
PC
1.5
V
0.5
–0.5
0.1
40
µA
µA
µA
µA
µA
µA
µA
mA
IIHE
IILE
IIHT
IILT
IILR
EXTAL
–40
10
TEX
RST
–0.1
–1.5
–10
–400
–50
Input current
VDD = 5.5V, VIL = 0.4V
VDD = 4.5V, VIL = 4.0V
1
IIL
PA to PC
–3.3
–8
A20 to A55
Display output
current
VDD = 4.5V
VOH = VDD –2.5V
G0/A0 to
G15/A15
A16 to A19
IOH
–30
mA
µA
Open drain
VDD = 5.5V
VOL = VDD –35V
VFDP = VDD –35V
G0/A0 to
G15/A15
A16 to A55
output leakage
current (P-CH
Tr off state)
ILOL
–20
G0/A0 to
G15/A15
A16 to A55
VDD = 5V
VOD –VFDP = 30V
Pull-down
resistance
RL
IIZ
60
100
270
±10
kΩ
1
PA to PC
VDD = 5.5V
VI = 0, 5.5V
I/O leakage
current
PE0 to PE5
RST
µA
– 12 –
CXP828P60
Item
Symbol
Pins
Conditions
Min.
Typ.
22
Max.
Unit
mA
High-speed mode operation
(1/2 frequency dividing clock)
IDD1
50
VDD = 5.5V, 10MHz crystal
oscillation (C1 = C2 = 15pF)
VDD = 3V, 32kHz crystal
oscillation (C1 = C2 = 47pF)
45
2.3
11
130
10
µA
IDD2
Power supply
SLEEP mode
VDD
2
current
IDDS1
mA
VDD = 5.5V, 10MHz crystal
oscillation (C1 = C2 = 15pF)
VDD = 3V, 32kHz crystal
oscillation (C1 = C2 = 47pF)
IDDS2
IDDS3
30
30
µA
µA
STOP mode
VDD = 5.5V, termination of 10MHz
and 32kHz oscillation
PA to AC,
PE0 to 5,
XTAL,
Clock 1MHz
0V for all pins excluding
measured pins
Input
capacity
10
20
pF
CIN
EXTAL,
TEX, RST
1) PA to PC pins specify the input current when pull-up resistance has been selected; leakage current when
no resistance has been selected.
2) When all pins are open.
– 13 –
CXP828P60
AC Characteristics
(1) Clock timing
(Ta = –10 to +75°C, VDD = 4.5 to 5.5V, Vss = 0V reference)
Item
Symbol
Pin
Conditions
Fig. 1, Fig. 2
Min.
1
Typ.
Max. Unit
XTAL
EXTAL
System clock frequency
fC
MHz
ns
10
200
20
t
t
XL
Fig. 1, Fig. 2
External clock drive
System clock input pulse width
EXTAL
EXTAL
37.5
XH
System clock input rise time,
fall time
t
t
CR
CF
Fig. 1, Fig. 2
External clock drive
1
ns
tsys + 50
Event count input clock
pulse width
t
t
EH
EL
EC0,
EC1
Fig. 3
Fig. 3
ns
Event count input clock
rise time, fall time
t
t
ER
EF
EC0,
EC1
ms
VDD = 2.7 to 5.5V
Fig. 2 (32kHz clock
applied condition)
TEX
TX
System clock frequency
fC
kHz
32.768
Event count input
pulse width
t
t
TL
TEX
TEX
Fig. 3
Fig. 3
µs
10
TH
Event count input rise time,
fall time
t
t
TR
TF
ms
20
1) tsys indicates the three values below according to the upper two bits (CPU clock selection) of the control
clock register (CLC: 00FEH).
tsys (ns)=2000/fc (upper two bits="00"), 4000/fc (upper two bits="01"), 16000/fc (upper two bits="11")
1/fc
Fig. 1. Clock timing
VDD – 0.4V
EXTAL
0.4V
tXH
tCF
tXL
tCR
Fig. 2. Clock applied conditions
Crystal oscillation
Ceramic oscillation
32kHz clock applied condition
Crystal oscillation
External clock
EXTAL
XTAL
EXTAL
XTAL
TEX
TX
C1
C2
74HC04
C1
C2
Fig. 3. Event count clock timing
0.8VDD
0.2VDD
TEX
EC0
EC1
tEH
tTH
tEF
tTF
tEL
tTL
tER
tTR
– 14 –
CXP828P60
(2) Serial transfer (CH0)
(Ta = –10 to +75°C, VDD = 4.5 to 5.5V, Vss = 0V reference)
Item
Symbol
Pin
Condition
Min.
Max.
Unit
ns
CS0 ↓ → SCK0
Chip select transfer mode
(SCK0 = output mode)
tDCSK
tDCSKF
t
DCSO
tsys + 200
SCK0
delay time
CS0 ↑ → SCK0
float delay time
Chip select transfer mode
(SCK0 = output mode)
ns
ns
ns
tsys + 200
tsys + 200
tsys + 200
SCK0
SO0
CS0 ↓ → SO0
Chip select transfer mode
Chip select transfer mode
delay time
CS0 ↑ → SO0
float delay time
t
DCSOF
WHCS
SO0
CS0
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
tsys + 200
t
CS0 High level width
Chip select transfer mode
Input mode
2tsys + 200
16000/fc
tsys + 100
8000/fc–50
100
SCK0 cycle time
tKCY
SCK0
SCK0
SI0
Output mode
Input mode
SCK0
t
KH
KL
High, Low level width
t
Output mode
SCK0 input mode
SCK0 output mode
SCK0 input mode
SCK0 output mode
SCK0 input mode
SCK0 output mode
SI0 input set-up time
t
t
t
SIK
(for SCK0 ↑)
200
tsys + 200
100
SI0 input hold time
KSI
SI0
(for SCK0 ↑)
tsys + 200
100
SCK0 ↓ → SO0
KSO
SO0
delay time
Note 1) tsys indicates the three values below according to the upper two bits (CPU clock selection) of the
control clock register (CLC: 00FEH).
tsys (ns)=2000/fc (upper two bits="00"), 4000/fc (upper two bits="01"), 16000/fc (upper two bits="11")
Note 2) The load condition for the SCK0 output mode, SO0 output delay time is 50pF + 1TTL.
– 15 –
CXP828P60
Fig. 4. Serial transfer CH0 timing
tWHCS
CS0
0.8VDD
0.2VDD
tKCY
tDCSK
tDCSKF
tKL
tKH
0.8VDD
0.8VDD
0.2VDD
SCK0
tSIK tKSI
0.8VDD
0.2VDD
SI0
Input data
tDCSO
tKSO
tDCSOF
0.8VDD
Output data
SO0
0.2VDD
– 16 –
CXP828P60
Serial transfer (CH1)
(Ta = –10 to +75°C, VDD = 4.5 to 5.5V, Vss = 0V reference)
Item
Symbol
Pin
Condition
Input mode
Min.
1000
Max.
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
SCK1 cycle time
SCK1
tKCY
Ouput mode
16000/fc
400
Input mode
SCK1
t
KH
KL
SCK1
SI1
High, Low level width
t
Ouput mode
8000/fc–50
100
SCK1 input mode
SCK1 ouput mode
SCK1 input mode
SCK1 ouput mode
SCK1 input mode
SCK1 ouput mode
SI1 input set-up time
(for SCK1 ↑)
t
t
t
SIK
200
200
SI1 input hold time
(for SCK1 ↑)
SI1
KSI
100
200
100
SCK1 ↓ → SO1 delay time
SO1
KSO
Note) The load condition for the SCK1 output mode, SO1 output delay time is 50pF + 1TTL.
Fig. 5. Serial transfer CH1 timing
tKCY
tKL
tKH
0.8VDD
0.2VDD
SCK1
tSIK
tKSI
0.8VDD
0.2VDD
Input data
SI1
tKSO
0.8VDD
SO1
Output data
0.2VDD
– 17 –
CXP828P60
(3) A/D converter characteristics
(Ta = –10 to +75°C, VDD = 4.5 to 5.5V, AVREF = 4.0 to VDD, Vss = AVSS = 0V reference)
Item
Resolution
Symbol
Pin
Condition
Min.
Typ.
Max.
8
Unit
Bits
LSB
±3
Linearity error
Ta = 25°C
VDD = AVREF = 5.0V
VSS = AVSS = 0V
Zero transition
voltage
1
VZT
–50
10
70
mV
mV
Full-scale
transition voltage
2
VFT
4910
4970
5030
3
t
CONV
SAMP
160/fADC
12/fADC
µs
µs
V
Conversion time
Sampling time
3
t
AVREF
VREF
VIAN
IREF
VDD – 0.5
0
VDD
AVREF
1.0
Reference input voltage
Analog input voltage
AN0 to AN7
V
0.6
mA
Operation mode
SLEEP mode
STOP mode
32kHz operation mode
AVREF current
AVREF
IREFS
10
µA
Fig. 6. Definition of A/D converter terms
FFH
FEH
1) VZT: Value at which the digital transfer value changes
from 00H to 01H and vice versa.
2) VFT: Value at which the digital transfer value changes
from FEH to FFH and vice versa.
3) fADC indicates the below values due to the contents of
bit 6 (CKS) of the A/D control register (ADC: 00F9H)
and bits 7 (PCK1) and 6 (PCK0) of the clock control
register (CLC: 00FEH).
Linearity error
01H
00H
CKS
VZT
VFT
0 (φ/2 selection)
1 (φ selection)
Analog input
PCK1, PCK0
fADC = fC/2
fADC = fC/4
fADC = fC/16
00 (φ = fEX/2)
fADC = fC
01 (φ = fEX/4)
11 (φ = fEX/16)
fADC = fC/2
fADC = fC/8
– 18 –
CXP828P60
(4) Interruption, reset input
(Ta = –10 to +75°C, VDD = 4.5 to 5.5V, Vss = 0V reference)
Item
Symbol
Pin
INT0
Condition
Min.
Max.
Unit
External interruption
High, Low level width
t
t
IH
IL
INT1
INT2
NMI/INT3
1
µs
Reset input Low level width
32/fc
µs
t
RSL
RST
Fig. 7. Interruption input timing
tIH
tIL
0.8VDD
INT0
0.2VDD
INT1
INT2
tIL
tIH
NMI/INT3
(NMI specifies only for the
falling edge)
Fig. 8. RST input timing
tRSL
RST
0.2VDD
– 19 –
CXP828P60
Appendix
Fig. 9. Recommended oscillation circuit
(i) Main clock
EXTAL
(ii) Main clock
(iii) Sub clock
TEX
XTAL
Rd
EXTAL
XTAL
Rd
TX
Rd
C1
C2
C1
C2
C1 C2
Circuit
example
Manufacturer
Model
fc (MHz)
C1 (pF)
C2 (pF)
Rd (Ω)
4.19
8.00
CSA4.19MG
CSA8.00MTZ
CSA10.0MTZ
CST4.19MGW
CST8.00MTW
CST10.0MTW
(i)
MURATA
MFG
CO., LTD.
10.00
30
30
0
0
4.19
8.00
(ii)
10.00
4.19
RIVER
ELETEC
CO., LTD
8.00
HC-49/U03
12
27
12
27
10.00
4.19
(i)
8.00
HC-49/U (-S)
P3
0
KINSEKI
LTD.
10.00
32.768kHz
20
50
20
22
(iii)
1M
Models marked with an asterisk ( ) have the built-in ground capacitance (C1, C2).
Mask option table
Product
Option item
Mask product
CXP82852
PROM version
CXP828P60Q-1-
CXP82832
CXP82840
80-pin plasitc QFP
CXP82860
80-pin plasitc QFP
PROM 60K bytes
Existent
Package
32K bytes 40K bytes 52K bytes 60K bytes
Existent/Non-existent
ROM capacitance
Reset pull-up resistance
Non-existent
(PD7/A24 to PD0/A55)
Existent
(G0/A0 to A23)
High voltage drive pin
pull-down resister
Existent/Non-existent
– 20 –
CXP828P60
Characteristics Curve
IDD vs. VDD
(fc = 10MHz, Ta = 25°C, Typical)
IDD vs. fc
(VDD = 5V, Ta = 25°C, Typical)
1/2 dividing mode
1/4 dividing mode
20.0
10.0
5.0
20
15
10
5
1/2 dividing mode
1/16 dividing mode
SLEEP mode
1.0
0.5
1/4 dividing mode
32kHz mode
(instruction)
0.1
(100µA)
0.05
(50µA)
32kHz
SLEEP mode
1/16 dividing mode
SLEEP mode
0.01
(10µA)
2
3
4
5
6
7
0
5
10
15
VDD – Supply voltage [V]
fc – System clock [MHz]
– 21 –
CXP828P60
Package Outline
Unit : mm
100PIN QFP (PLASTIC)
23.9 ± 0.4
+ 0.1
0.15 – 0.05
+ 0.4
20.0 – 0.1
80
51
50
81
A
31
100
1
30
+ 0.15
0.65
+ 0.35
2.75 – 0.15
0.3 – 0.1
0.13
0.15
M
+ 0.2
0.1 – 0.05
0° to 10°
DETAIL A
PACKAGE STRUCTURE
PACKAGE MATERIAL
LEAD TREATMENT
EPOXY RESIN
SOLDER PLATING
QFP-100P-L01
QFP100-P-1420
SONY CODE
EIAJ CODE
LEAD MATERIAL
PACKAGE MASS
42/COPPER ALLOY
1.7g
JEDEC CODE
– 22 –
相关型号:
©2020 ICPDF网 联系我们和版权申明