SN74FB2033HRC [TI]
8-BIT TTL/BTL REGISTERED TRANSCEIVER; 8位TTL / BTL寄存收发器型号: | SN74FB2033HRC |
厂家: | TEXAS INSTRUMENTS |
描述: | 8-BIT TTL/BTL REGISTERED TRANSCEIVER |
文件: | 总10页 (文件大小:153K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
SN74FB2033H
8-BIT TTL/BTL REGISTERED TRANSCEIVER
SCBS472B – MAY 1994 – REVISED JUNE 1996
Compatible With IEEE 1194.1-1991 (BTL)
Standard
B-Port Biasing Network Preconditions the
Connector and PC Trace to the BTL
High-Level Voltage
TTL A Port, Backplane Transceiver Logic
(BTL) B Port
TTL-Input Structures Incorporate Active
Clamping Networks to Aid in Line
Termination
Open-Collector B-Port Outputs Sink
100 mA
Available in Plastic Quad Flatpack
BIAS V
Pin Minimizes Signal Distortion
CC
During Live Insertion/Withdrawal
RC PACKAGE
(TOP VIEW)
52 51 50 49 48 47 46 45 44 43 42 41 40
39
1
GND
AO2
AI3
AO3
AI4
GND
B2
2
38
37
36
35
34
33
32
31
30
29
28
27
3
GND
B3
GND
B4
GND
B5
GND
B6
4
5
6
AO4
LOOPBACK
AI5
7
8
9
AO5
AI6
AO6
AI7
10
11
12
13
GND
B7
GND
GND
14 15 16 17 18 19 20 21 22 23 24 25 26
description
TheSN74FB2033Hisan8-bittransceiverfeaturingasplitinput(AI)andoutput(AO)busontheTTL-levelA port.
The common I/O, open-collector B port operates at backplane transceiver logic (BTL) signal levels. The
SN74FB2033H is specifically designed to be compatible with IEEE 1194.1-1991 (BTL) standard.
The logic element for data flow in each direction is configured by two mode inputs (IMODE1 and IMODE0 for
B-to-A, OMODE1 and OMODE0 for A-to-B) as a buffer, a D-type flip-flop, or a D-type latch. When configured
in the buffer mode, the inverted input data appears at the output port. In the flip-flop mode, data is stored on
the rising edge of the appropriate clock input (CLKAB/LEAB or CLKBA/LEBA). In the latch mode, the clock pins
serve as active-high transparent latch enables.
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
Copyright 1996, Texas Instruments Incorporated
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of Texas Instruments
standard warranty. Production processing does not necessarily include
testing of all parameters.
1
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
SN74FB2033H
8-BIT TTL/BTL REGISTERED TRANSCEIVER
SCBS472B – MAY 1994 – REVISED JUNE 1996
description (continued)
Data flow in the B-to-A direction, regardless of the logic element selected, is further controlled by the
LOOPBACK input. When LOOPBACK is low, B-port data is the B-to-A input. When LOOPBACK is high, the
output of the selected A-to-B logic element (prior to inversion) is the B-to-A input.
The AO port-enable/-disable control is provided by OEA. When OEA is low or when V
AO port is in the high-impedance state. When OEA is high, the AO port is active (high or low logic levels).
is less than 2.5 V, the
CC
TheBportiscontrolledbyOEBandOEB. IfOEBislow, orOEBishigh, orwhenV islessthan2.5 V, theB port
CC
is inactive. If OEB is high and OEB is low, the B port is active.
BG V
and BG GND are the bias-generator reference inputs.
CC
The A-to-B and B-to-A logic elements are active regardless of the state of their associated outputs. The logic
elements can enter new data (in flip-flop and latch modes) or retain previously stored data while the associated
outputs are in the high-impedance (AO port) or inactive (B port) states.
Output clamps are provided on the BTL outputs to reduce switching noise. One clamp reduces inductive ringing
effectsonV
duringalow-to-hightransition. TheotherclampsoutringingbelowtheBTLV voltage of 0.75 V.
OH
OL
Both of these clamps are active only during AC switching and do not affect the BTL outputs during steady-state
conditions.
BIAS V
establishes a voltage between 1.62 V and 2.1 V on the BTL outputs when V
is not connected.
CC
CC
The SN74FB2033H is characterized for operation from 0°C to 70°C.
Function Tables
FUNCTION TABLE
INPUTS
FUNCTION/MODE
OEA
L
OEB
L
OEB OMODE1 OMODE0
IMODE1
IMODE0 LOOPBACK
X
H
L
X
X
L
X
X
L
X
X
X
X
X
L
X
X
X
X
X
L
X
X
X
X
X
L
Isolation
L
X
H
H
H
L
X
AI to B, buffer mode
AI to B, flip-flop mode
AI to B, latch mode
X
L
L
H
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
L
H
X
X
X
X
X
X
X
X
X
X
X
X
X
H
H
H
H
H
H
H
H
H
H
H
H
H
X
H
X
H
X
H
X
H
X
H
X
H
L
B to AO, buffer mode
B to AO, flip-flop mode
B to AO, latch mode
AI to AO, buffer mode
AI to AO, flip-flop mode
X
L
L
L
L
L
H
H
X
X
L
L
X
L
L
L
H
H
L
L
X
L
L
H
H
H
H
H
H
L
X
L
L
L
L
H
H
X
X
X
X
L
L
H
H
X
AI to AO, latch mode
AI to B, B to AO
X
H
2
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
SN74FB2033H
8-BIT TTL/BTL REGISTERED TRANSCEIVER
SCBS472B – MAY 1994 – REVISED JUNE 1996
Function Tables (Continued)
ENABLE/DISABLE
OUTPUTS
INPUTS
OEA
L
OEB
X
OEB
X
AO
B
Hi Z
H
X
X
Active
X
L
L
Inactive (H)
Inactive (H)
Active
X
L
H
X
H
L
X
H
H
Inactive (H)
BUFFER
INPUT
OUTPUT
L
H
L
H
LATCH
INPUTS
CLK/LE DATA
OUTPUT
H
H
L
L
H
X
H
L
Q
0
LOOPBACK
†
Q
LOOPBACK
L
B port
‡
H
Point P
†
‡
Q is the input to the B-to-A
logic element.
P is the output of the A-to-B
logic element (see functional
block diagram).
SELECT
INPUTS
SELECTED-LOGIC
ELEMENT
MODE1
MODE0
L
L
L
H
X
Buffer
Flip-flop
Latch
H
FLIP-FLOP
INPUTS
OUTPUT
CLK/LE DATA
L
↑
↑
X
L
Q
0
H
H
L
3
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
SN74FB2033H
8-BIT TTL/BTL REGISTERED TRANSCEIVER
SCBS472B – MAY 1994 – REVISED JUNE 1996
functional block diagram
23
OEB
24
OEB
21
OMODE1
20
OMODE0
47
CLKAB/LEAB
1D
C1
40
B1
50
AI1
P
1D
C1
One of Eight Channels
46
45
IMODE1
IMODE0
19
CLKBA/LEBA
1D
C1
51
43
Q
AO1
OEA
1D
C1
One of Eight Channels
7
LOOPBACK
4
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
SN74FB2033H
8-BIT TTL/BTL REGISTERED TRANSCEIVER
SCBS472B – MAY 1994 – REVISED JUNE 1996
†
absolute maximum ratings over operating free-air temperature range (unless otherwise noted)
Supply voltage range, V
Voltage range applied to any B output in the disabled or power-off state,V
Voltage range applied to any output in the high state, V : A port . . . . . . . . . . . . . . . . . . . . . . . . –0.5 V to V
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –0.5 V to 7 V
CC
. . . . . . . . . . . . . . –0.5 V to 3.5 V
O
O
CC
Input voltage range, V : Except B port . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –1.2 V to 7 V
I
B port . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –1.2 V to 3.5 V
Input clamp current, I : Except B port . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –40 mA
IK
B port . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –18 mA
Current applied to any single output in the low state, I : A port . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 48 mA
O
B port . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 200 mA
Maximum power dissipation at T = 55°C (in still air) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1.4 W
A
stg
Storage temperature range, T
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –65°C to 150°C
†
Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and
functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not
implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
recommended operating conditions (see Note 1)
MIN NOM
MAX
5.25
5.5
UNIT
V
V
, BG V
Supply voltage
Supply voltage
4.75
4.5
5
5
CC
BIAS V
CC
V
CC
B port
1.62
2
2.3
V
High-level input voltage
V
IH
Except B port
B port
0.75
1.47
0.8
–3
V
IL
Low-level input voltage
High-level output current
Low-level output current
V
Except B port
AO port
I
I
mA
mA
OH
AO port
24
OL
B port
100
10
∆t/∆v
Input transition rise or fall rate
Operating free-air temperature
Except B port
ns/V
T
A
0
70
°C
NOTE 1: Unused pins must be held high or low to prevent them from floating.
5
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
SN74FB2033H
8-BIT TTL/BTL REGISTERED TRANSCEIVER
SCBS472B – MAY 1994 – REVISED JUNE 1996
electrical characteristics over recommended operating free-air temperature range
†
PARAMETER
TEST CONDITIONS
I = –18 mA
MIN TYP
MAX
UNIT
V
IK
V
V
= 4.75 V,
–1.2
V
CC
I
= 4.75 V to 5.25 V,
I
I
I
I
I
I
I
= –10 µA
= –3 mA
= –32 mA
= 20 mA
= 55 mA
= 100 mA
= 4 mA
V
–1.1
3.4
CC
OH
OH
OH
OL
OL
OL
OL
CC
V
OH
AO port
2.5
2
2.85
0.33
V
V
V
CC
V
CC
V
CC
= 4.75 V
= 4.75 V
= 4.75 V
0.5
0.8
1.1
AO port
B port
V
OL
0.75
0.5
I
I
Except B port
Except B port
V
V
V
V
V
V
V
V
V
V
V
V
= 0,
V = 5.25 V
100
50
µA
µA
I
CC
CC
CC
CC
CC
CC
CC
CC
CC
CC
CC
CC
I
= 5.25 V,
V = 2.7 V
I
IH
IL
‡
B port
= 0 to 5.25 V,
= 5.25 V,
V = 2.1 V
I
100
–50
Except B port
V = 0.5 V
I
I
µA
‡
B port
B port
= 5.25 V,
V = 0.75 V
I
–100
100
50
I
I
I
I
I
I
I
= 0 to 5.25 V,
= 2.1 V to 5.25 V,
= 2.1 V to 5.25 V,
= 0 to 2.1 V,
= 2.1 V to 0,
= 5.25 V,
V
O
V
O
V
O
V
O
V
O
V
O
= 2.1 V
µA
µA
µA
µA
µA
mA
mA
pF
OH
AO port
= 2.7 V
OZH
OZL
AO port
= 0.5 V
–50
50
A port
= 0.5 V to 2.7 V
= 0.5 V to 2.7 V
= 0
OZPU
A port
–50
–150
70
OZPD
§
AO port
–40
–80
45
5
OS
All outputs on
AI port and control inputs
AO port
= 5.25 V,
I
O
= 0
CC
C
C
V = 0.5 V or 2.5 V
I
i
V
V
V
= 0.5 V or 2.5 V
5
pF
o
O
= 0 to 4.75 V
6
6
CC
CC
¶
B port per P1194.0
pF
C
io
= 4.75 V to 5.25 V
†
‡
§
¶
All typical values are at V
For I/O ports, the parameters I and I include the off-state output current.
Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second.
Parameter is based on characterization data but is not production tested.
= 5 V.
CC
IH IL
live-insertion characteristics over recommended operating free-air temperature range (see Note 2)
PARAMETER
TEST CONDITIONS
MIN
MAX
400
10
UNIT
V
CC
V
CC
V
CC
V
CC
V
CC
V
CC
= 0 to 4.75 V
= 4.75 V to 5.25 V
= 0,
I
(BIAS V
)
V
= 0 to 2 V, BIAS V
= 4.5 V to 5.5 V
CC
µA
CC
CC
B
V
B port
B port
BIAS V
CC
= 5 V
1.62
–1
2.1
V
O
= 0, V = 1 V,
B
V (BIAS V ) = 4.75 V to 5.25 V
CC
I
I
O
= 0 to 5.25 V,
= 0 to 2.2 V,
OEB = 0 to 0.8 V
OEB = 0 to 5 V
100
100
µA
NOTE 2: Power-up sequence is as follows: GND, BIAS V , V
CC CC
.
6
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
SN74FB2033H
8-BIT TTL/BTL REGISTERED TRANSCEIVER
SCBS472B – MAY 1994 – REVISED JUNE 1996
timing requirements over recommended ranges of supply voltage and operating free-air
temperature (unless otherwise noted) (see Figure 2)
V
T
= 5 V,
= 25°C
CC
A
MIN
MAX
UNIT
MIN
0
MAX
f
t
t
t
Clock frequency
150
0
3.3
2.7
0.7
150
MHz
ns
clock
Pulse duration, CLKAB/LEAB or CLKBA/LEBA
Setup time, data before CLKAB/LEAB or CLKBA/LEBA↑
Hold time, data after CLKAB/LEAB or CLKBA/LEBA↑
3.3
2.7
0.7
w
ns
su
h
ns
switching characteristics over recommended ranges of supply voltage and operating free-air
temperature (unless otherwise noted) (see Figure 2)
V
T
= 5 V,
= 25°C
CC
A
FROM
(INPUT)
TO
(OUTPUT)
PARAMETER
MIN
MAX
UNIT
MIN
150
2.8
2.5
2.2
2.6
2.8
2.6
2.2
2.5
2.7
2.4
2.5
2.5
1.6
2.3
1.7
1.2
3.7
3.4
1.7
1.8
2.9
3
TYP
MAX
f
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
150
2.8
2.5
2.2
2.6
2.8
2.6
2.2
2.5
2.7
2.4
2.5
2.5
1.6
2.3
1.7
1.2
3.7
3.4
1.7
1.8
2.9
3
MHz
ns
max
PLH
PHL
PLH
PHL
PLH
PHL
PLH
PHL
PLH
PHL
PLH
PHL
PZH
PZL
PHZ
PLZ
PLH
PHL
PLH
PHL
PLH
PHL
PLH
PHL
PLH
PHL
PLH
PHL
5.1
4.2
4.3
4.2
5.1
4.2
4.3
4.2
5.1
4.2
4.8
4.3
3.6
4.3
4
6.8
5.7
6
8.1
6.1
6.6
6
AI (thru mode)
B
AO
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
B (thru mode)
5.6
6.8
5.7
6
8.1
6.1
6.6
6
AI (transparent)
B
AO
B (transparent)
OEB
5.6
6.8
5.7
6.4
5.9
5.1
5.7
5.5
4.4
8.3
7.1
5.5
5.1
8.4
7.5
5.8
5.7
7.3
6.3
5.6
5.7
8.3
6.1
7.7
6.4
5.6
6
B
B
OEB
OEA
AO
AO
5.9
4.7
9.9
7.7
5.9
5.5
10
OEA
2.9
6.5
5.4
3.8
3.6
6.6
5.7
4.1
4.2
5.2
4.8
3.9
4.3
CLKAB/LEAB
CLKBA/LEBA
OMODE
IMODE
B
AO
B
8.3
6.4
5.9
8.2
6.4
6.1
5.9
1.4
1.9
2
1.4
1.9
2
AO
AO
AO
LOOPBACK
AI
2.6
1.7
2.2
2.6
1.7
2.2
t
Rise time, 1.3 V to 1.8 V, B port
1.8
2.5
3.8
1.7
4
r
ns
t
f
t
r
t
f
Fall time, 1.8 V to 1.3 V, B port
Rise time, 10% to 90%, AO
Fall time, 90% to 10%, AO
1.7
2.5
1.5
2.5
3.4
2.5
3.8
4.8
3.8
1.5
2
4
5
5
ns
ns
1
1
B-port input pulse rejection
7
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
SN74FB2033H
8-BIT TTL/BTL REGISTERED TRANSCEIVER
SCBS472B – MAY 1994 – REVISED JUNE 1996
output-voltage characteristics
PARAMETER
TEST CONDITIONS
See Figure 1
MIN
MAX
UNIT
†
†
V
OHP
V
OHV
V
OLV
Peak output voltage during turnoff of 100 mA into 40 nH
Minimum output voltage during turnoff of 100 mA into 40 nH
Minimum output voltage during high-to-low switch
B port
B port
B port
3
V
V
V
See Figure 1
1.62
0.3
I
= –50 mA
OL
†
Parameter is based on characterization data but not tested.
PARAMETER MEASUREMENT INFORMATION
2.1 V
9 Ω
40 nH
From Output
Under Test
30 pF
Figure 1. Load Circuit for V
, V
OHP OHV
8
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
SN74FB2033H
8-BIT TTL/BTL REGISTERED TRANSCEIVER
SCBS472B – MAY 1994 – REVISED JUNE 1996
PARAMETER MEASUREMENT INFORMATION
2.1 V
7 V
9 Ω
TEST
S1
From Output
Under Test
S1
Test
Point
500 Ω
From Output
Under Test
t
/t
Open
7 V
PLH PHL
Open
t
/t
PLZ PZL
t
/t
PHZ PZH
Open
30 pF
(see Note A)
C
= 50 pF
L
500 Ω
(see Note A)
LOAD CIRCUIT FOR A OUTPUTS
LOAD CIRCUIT FOR B OUTPUTS
3 V
t
w
Timing Input
1.5 V
3 V
0 V
0 V
Input
1.5 V
1.5 V
t
su
t
h
3 V
0 V
VOLTAGE WAVEFORMS
PULSE DURATION
Data Input
1.5 V
1.5 V
VOLTAGE WAVEFORMS
SETUP AND HOLD TIMES
3 V
Output
Control
1.5 V
1.5 V
3 V
0 V
0 V
Input
1.5 V
1.5 V
t
PZL
t
PLZ
t
PHL
3.5 V
t
PLH
Output
S1 at 7 V
(see Note B)
1.5 V
V
+ 0.3 V
OL
V
OH
V
OL
OH
1.55 V
1.55 V
t
Output
Input
PHZ
V
OL
t
PZH
VOLTAGE WAVEFORMS
PROPAGATION DELAY TIMES (A TO B)
V
Output
(see Note B)
V
OH
– 0.3 V
1.5 V
≈ 0 V
2.1 V
1 V
VOLTAGE WAVEFORMS
ENABLE AND DISABLE TIMES (A PORT)
1.55 V
1.55 V
t
PHL
t
PLH
V
OHP
2.1 V
V
V
OH
V
OHV
1 V
1.5 V
1.5 V
Output
OL
V
OLV
VOLTAGE WAVEFORMS
VOLTAGE WAVEFORMS
PROPAGATION DELAY TIMES (B TO A)
NOTES: A.
C
includes probe and jig capacitance.
L
B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control.
Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
C. All input pulses are supplied by generators having the following characteristics: TTL inputs: PRR ≤ 10 MHz, Z = 50 Ω, t ≤ 2.5 ns,
O
r
t ≤ 2.5 ns; BTL inputs: PRR ≤ 10 MHz, Z = 50 Ω, t ≤ 2.5 ns, t ≤ 2.5 ns.
D. The outputs are measured one at a time with one transition per measurement.
f
O
r
f
Figure 2. Load Circuit and Voltage Waveforms
9
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
IMPORTANT NOTICE
Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue
any product or service without notice, and advise customers to obtain the latest version of relevant information
to verify, before placing orders, that information being relied on is current and complete. All products are sold
subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those
pertaining to warranty, patent infringement, and limitation of liability.
TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in
accordance with TI’s standard warranty. Testing and other quality control techniques are utilized to the extent
TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily
performed, except those mandated by government requirements.
CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF
DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE (“CRITICAL
APPLICATIONS”). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR
WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER
CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO
BE FULLY AT THE CUSTOMER’S RISK.
In order to minimize risks associated with the customer’s applications, adequate design and operating
safeguards must be provided by the customer to minimize inherent or procedural hazards.
TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent
that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other
intellectual property right of TI covering or relating to any combination, machine, or process in which such
semiconductor products or services might be or are used. TI’s publication of information regarding any third
party’s products or services does not constitute TI’s approval, warranty or endorsement thereof.
Copyright 1998, Texas Instruments Incorporated
相关型号:
©2020 ICPDF网 联系我们和版权申明