AOZ1021 [AOS]
EZBuck⑩ 3A Synchronous Buck Regulator; EZBuck ™ 3A同步降压稳压器型号: | AOZ1021 |
厂家: | ALPHA & OMEGA SEMICONDUCTORS |
描述: | EZBuck⑩ 3A Synchronous Buck Regulator |
文件: | 总15页 (文件大小:1202K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
AOZ1021
EZBuck™ 3A Synchronous Buck Regulator
General Description
Features
The AOZ1021 is a synchronous high efficiency, simple
to use, 3A buck regulator. The AOZ1021 works from a
4.5V to 16V input voltage range, and provides up to 3A
of continuous output current with an output voltage
adjustable down to 0.8V.
● 4.5V to 16V operating input voltage range
● Synchronous rectification: 100mΩ internal high-side
switch and 20mΩ Internal low-side switch
● High efficiency: up to 95%
● Internal soft start
The AOZ1021 comes in an SO-8 packages and is rated
over a -40°C to +85°C ambient temperature range.
● 1.5% initial output accuracy
● Output voltage adjustable to 0.8V
● 3A continuous output current
● Fixed 500kHz PWM operation
● Cycle-by-cycle current limit
● Pre-bias start-up
● Short-circuit protection
● Thermal shutdown
● Small size SO-8 package
Applications
● Point of load DC/DC conversion
● PCIe graphics cards
● Set top boxes
● DVD drives and HDD
● LCD panels
● Cable modems
● Telecom/networking/datacom equipment
Typical Application
VIN
C1
22µF
Ceramic
VIN
EN
L1 4.7µH
VOUT
LX
AOZ1021
R1
R2
COMP
C2, C3
22µF Ceramic
R
C
FB
AGND
PGND
C
C
Figure 1. 3.3V/3A Buck Regulator
Rev. 1.1 November 2007
www.aosmd.com
Page 1 of 15
AOZ1021
Ordering Information
Part Number
Ambient Temperature Range
Package
Environmental
AOZ1021AI
-40°C to +85°C
SO-8
RoHS
All AOS Products are offering in packaging with Pb-free plating and compliant to RoHS standards.
Please visit www.aosmd.com/web/quality/rohs_compliant.jsp for additional information.
Pin Configuration
1
2
3
4
8
7
6
5
PGND
VIN
LX
LX
AGND
FB
EN
COMP
SO-8
(Top View)
Pin Description
Pin Number Pin Name
Pin Function
1
2
3
PGND
Power ground. Electrically needs to be connected to AGND.
V
Supply voltage input. When V rises above the UVLO threshold the device starts up.
IN
IN
AGND
Reference connection for controller section. Also used as thermal connection for controller section.
Electrically needs to be connected to PGND.
4
FB
The FB pin is used to determine the output voltage via a resistor divider between the output and
GND.
5
6
COMP
EN
External loop compensation pin.
The enable pin is active HIGH. Connect it to V if not used and do not leave it open.
IN
7, 8
LX
PWM outputs connection to inductor.
Rev. 1.1 November 2007
www.aosmd.com
Page 2 of 15
AOZ1021
ADVANCED INFORMATION
Block Diagram
VIN
Internal
OTP
UVLO
& POR
5V LDO
Regulator
EN
+5V
+
ISen
–
Reference
& Bias
Softstart
Q1
ILimit
+
Level
Shifter
+
FET
Driver
+
–
PWM
PWM
0.8V
–
EAmp
Control
Comp
FB
Logic
LX
+
Q2
COMP
500kHz/68kHz
Oscillator
Frequency
Foldback
Comparator
+
–
0.2V
AGND
PGND
Absolute Maximum Ratings
Exceeding the Absolute Maximum Ratings may damage the
device.
Recommend Operating Ratings
The device is not guaranteed to operate beyond the Maximum
Operating Ratings.
Parameter
Rating
Parameter
Rating
Supply Voltage (V )
18V
-0.7V to V +0.3V
Supply Voltage (V )
4.5V to 16V
IN
IN
LX to AGND
IN
Output Voltage Range
0.8V to V
IN
EN to AGND
-0.3V to V +0.3V
IN
Ambient Temperature (T )
-40°C to +85°C
87°C/W
A
FB to AGND
-0.3V to 6V
-0.3V to 6V
-0.3V to 0.3V
+150°C
Package Thermal Resistance SO-8
)
(2
COMP to AGND
PGND to AGND
(Θ
)
JA
Note:
2
2. The value of ΘJA is measured with the device mounted on 1-in
Junction Temperature (T )
J
FR-4 board with 2oz. Copper, in a still air environment with
Storage Temperature (T )
-65°C to +150°C
2.0kV
S
T = 25°C. The value in any given application depends on the
A
(1)
user's specific board design.
ESD Rating
Note:
1. Devices are inherently ESD sensitive, handling precautions are
required. Human body model rating: 1.5kΩ in series with 100pF.
Rev. 1.1 November 2007
www.aosmd.com
Page 3 of 15
AOZ1021
Electrical Characteristics
(3)
T = 25°C, V = V = 12V, V = 3.3V unless otherwise specified.
OUT
A
IN
EN
Symbol
Parameter
Conditions
Min.
4.5
Typ. Max. Units
V
Supply Voltage
16
V
IN
V
Input Under-Voltage Lockout Threshold
V
V
Rising
4.1
3.7
1.6
3
UVLO
IN
V
Falling
IN
I
Supply Current (Quiescent)
Shutdown Supply Current
Feedback Voltage
I
= 0, V = 1.2V, V > 1.2V
2.5
20
mA
µA
V
IN
OUT
FB
EN
I
V
= 0V
OFF
EN
V
T = 25°C
0.788
0.8
0.5
1
0.812
FB
A
Load Regulation
%
Line Regulation
%
I
Feedback Voltage Input Current
200
nA
FB
ENABLE
V
EN Input Threshold
EN Input Hysteresis
Off Threshold
On Threshold
0.6
EN
V
2
V
100
mV
HYS
MODULATOR
f
Frequency
350
100
500
600
6
kHz
%
O
D
Maximum Duty Cycle
Minimum Duty Cycle
Error Amplifier Voltage Gain
Error Amplifier Transconductance
MAX
D
G
%
MIN
500
200
V / V
µA /V
VEA
G
EA
PROTECTION
I
Current Limit
3.5
5.0
A
LIM
Over-Temperature Shutdown Limit
T Rising
150
100
5
J
°C
ms
T Falling
J
t
Soft Start Interval
3
6.5
SS
PWM OUTPUT STAGE
High-Side Switch On-Resistance
V
V
V
V
= 12V
= 5V
97
166
18
130
200
23
IN
IN
IN
IN
mΩ
mΩ
Low-Side Switch On-Resistance
= 12V
= 5V
30
36
Note:
3. Specifications in BOLD indicate an ambient temperature range of -40°C to +85°C. These specifications are guaranteed by design.
Rev. 1.1 November 2007
www.aosmd.com
Page 4 of 15
AOZ1021
Typical Performance Characteristics
Circuit of Figure 1. T = 25°C, V = V = 12V, V = 3.3V unless otherwise specified.
OUT
A
IN
EN
Light Load Operation
Full Load (CCM) Operation
Vin ripple
0.1V/div
Vin ripple
0.1V/div
Vo ripple
20mV/div
Vo ripple
20mV/div
IL
1A/div
IL
1A/div
VLX
10V/div
VLX
10V/div
1µs/div
1µs/div
Startup to Full Load
Short Circuit Protection
Vin
LX
10V/div
10V/div
Vo
2V/div
Vo
2V/div
IL
2A/div
lin
1A/div
1ms/div
100µs/div
50% to 100% Load Transient
Short Circuit Recovery
LX
10V/div
Vo Ripple
100mV/div
Vo
2V/div
lo
1A/div
IL
2A/div
100µs/div
2ms/div
Rev. 1.1 November 2007
www.aosmd.com
Page 5 of 15
AOZ1021
Efficiency
AOZ1021 Efficiency
Efficiency (VIN = 12V) vs. Load Current
AOZ1021 Efficiency
Efficiency (VIN = 5V) vs. Load Current
100
95
90
85
80
75
70
100
95
90
85
80
75
70
65
5.0V OUTPUT
3.3V OUTPUT
3.3V OUTPUT
1.8V OUTPUT
1.8V
1.2V OUTPUT
65
0
0.5
1.0
1.5
2.0
2.5
3.0
0
0.5
1.0
1.5
2.0
2.5
3.0
Load Current (A)
Load Current (A)
Thermal Derating Curves
Derating Curve at 5V/6V Input
Derating Curve at 12 Input
5
4
3
2
1
0
3.3
3.2
3.1
3.0
2.9
2.8
1.8V
OUTPUT
1.2V OUTPUT
3.3V
OUTPUT
1.2V, 1.8V, 3.3V, 5.0V OUTPUT
25
35
45
55
65
75
85
25
35
45
55
65
75
85
Ambient Temperature (TA)
Ambient Temperature (TA)
Rev. 1.1 November 2007
www.aosmd.com
Page 6 of 15
AOZ1021
Detailed Description
The AOZ1021 is a current-mode, step down regulator with
integrated high-side PMOS switch and a low-side NMOS
switch. It operates from a 4.5V to 16V input voltage range
and supplies up to 3A of load current. The duty cycle
can be adjusted from 6% to 100% allowing a wide output
voltage range. Features include enable control, Power-On
Reset, input under voltage lockout, output over voltage
protection, active high power good state, fixed internal
soft-start and thermal shut down.
Comparing with regulators using freewheeling Schottky
diodes, the AOZ1021 uses freewheeling NMOSFET to
realize synchronous rectification. It greatly improves the
converter efficiency and reduces power loss in the
low-side switch.
The AOZ1021 uses a P-Channel MOSFET as the high-
side switch. It saves the bootstrap capacitor normally
seen in a circuit which is using an NMOS switch. It allows
100% turn-on of the high-side switch to achieve linear
regulation mode of operation. The minimum voltage drop
The AOZ1021 is available in an SO-8 package.
from V to V is the load current x DC resistance of
IN
O
MOSFET + DC resistance of buck inductor. It can be
calculated by the equation below:
Enable and Soft Start
The AOZ1021 has an internal soft start feature to limit
in-rush current and ensure the output voltage ramps up
smoothly to regulation voltage. A soft start process
begins when the input voltage rises to 4.1V and voltage
on EN pin is HIGH. In the soft start process, the output
voltage is typically ramped to regulation voltage in 4ms.
The 5ms soft start time is set internally.
V
= V – I × R
IN O DS(ON)
O_MAX
where;
V
V
is the maximum output voltage,
O_MAX
is the input voltage from 4.5V to 16V,
IN
I
is the output current from 0A to 3A, and
O
The EN pin of the AOZ1021 is active HIGH. Connect the
R
is the on resistance of internal MOSFET, the value is
DS(ON)
EN pin to V if the enable function is not used. Pulling
between 97mΩ and 200mΩ depending on input voltage and
IN
EN to ground will disable the AOZ1021. Do not leave it
open. The voltage on the EN pin must be above 2V to
enable the AOZ1021. When voltage on the EN pin falls
below 0.6V, the AOZ1021 is disabled. If an application
circuit requires the AOZ1021 to be disabled, an open
drain or open collector circuit should be used to interface
to the EN pin.
junction temperature.
Switching Frequency
The AOZ1021 switching frequency is fixed and set by
an internal oscillator. The practical switching frequency
could range from 350kHz to 600kHz due to device
variation.
Steady-State Operation
Output Voltage Programming
Under steady-state conditions, the converter operates in
fixed frequency and Continuous-Conduction Mode
(CCM).
Output voltage can be set by feeding back the output to
the FB pin by using a resistor divider network. See the
application circuit shown in Figure 1. The resistor divider
The AOZ1021 integrates an internal P-MOSFET as the
high-side switch. Inductor current is sensed by amplifying
the voltage drop across the drain to source of the high
side power MOSFET. Output voltage is divided down by
the external voltage divider at the FB pin. The difference
of the FB pin voltage and reference is amplified by the
internal transconductance error amplifier. The error
voltage, which shows on the COMP pin, is compared
against the current signal, which is sum of inductor
current signal and ramp compensation signal, at the
PWM comparator input. If the current signal is less than
the error voltage, the internal high-side switch is on. The
inductor current flows from the input through the inductor
to the output. When the current signal exceeds the error
voltage, the high-side switch is off. The inductor current
is freewheeling through the internal low-side N-MOSFET
switch to output. The internal adaptive FET driver
guarantees no turn on overlap of both high-side and
low-side switch.
network includes R and R . Usually, a design is started
1
2
by picking a fixed R value and calculating the required
2
R with equation below:
1
R
1
V
= 0.8 × 1 +
------
O
R
2
Some standard value of R , R and most used output
1
2
voltage values are listed in Table 1.
V (V)
R (kΩ)
R (kΩ)
O
1
2
0.8
1.2
1.5
1.8
2.5
3.3
5.0
1.0
4.99
10
open
10
11.5
10.2
10
12.7
21.5
31.1
52.3
10
10
Rev. 1.1 November 2007
www.aosmd.com
Page 7 of 15
AOZ1021
The combination of R and R should be large enough to
avoid drawing excessive current from the output, which
will cause power loss.
Application Information
The basic AOZ1021 application circuit is show in
Figure 1. Component selection is explained below.
1
2
Since the switch duty cycle can be as high as 100%, the
maximum output voltage can be set as high as the input
voltage minus the voltage drop on upper PMOS and
inductor.
Input Capacitor
The input capacitor must be connected to the V pin and
IN
PGND pin of AOZ1021 to maintain steady input voltage
and filter out the pulsing input current. The voltage rating
of input capacitor must be greater than maximum input
voltage plus ripple voltage.
Protection Features
The AOZ1021 has multiple protection features to prevent
system circuit damage under abnormal conditions.
The input ripple voltage can be approximated by equation
below:
Over Current Protection (OCP)
I
V
V
O
O
O
The sensed inductor current signal is also used for
over current protection. Since the AOZ1021 employs
peak current mode control, the COMP pin voltage is
proportional to the peak inductor current. The COMP pin
voltage is limited to be between 0.4V and 2.5V internally.
The peak inductor current is automatically limited cycle
by cycle.
∆V
=
× 1 –
×
------------------
----------
----------
IN
f × C
V
V
IN
IN
IN
Since the input current is discontinuous in a buck
converter, the current stress on the input capacitor is
another concern when selecting the capacitor. For a
buck circuit, the RMS value of input capacitor current
can be calculated by:
When the output is shorted to ground under fault
conditions, the inductor current decays very slow during
V
V
O
a switching cycle because of V = 0V. To prevent cata-
O
O
I
= I
×
O
1 –
----------
----------
CIN_RMS
strophic failure, a secondary current limit is designed
inside the AOZ1021. The measured inductor current is
compared against a preset voltage which represents the
current limit, between 3.5A and 5.0A. When the output
current is more than current limit, the high side switch will
be turned off. The converter will initiate a soft start once
the over-current condition is resolved.
V
V
IN
IN
if we let m equal the conversion ratio:
V
O
= m
----------
V
IN
The relation between the input capacitor RMS current
and voltage conversion ratio is calculated and shown in
Power-On Reset (POR)
A power-on reset circuit monitors the input voltage.
When the input voltage exceeds 4.1V, the converter
starts operation. When input voltage falls below 3.7V,
the converter shuts down.
Figure 2 below. It can be seen that when V is half of V ,
O
IN
C
is under the worst current stress. The worst current
IN
stress on C is 0.5 x I .
IN
O
0.5
Thermal Protection
0.4
0.3
0.2
0.1
0
An internal temperature sensor monitors the junction
temperature. It shuts down the internal control circuit and
high side PMOS if the junction temperature exceeds
150°C. The regulator will restart automatically under the
control of soft-start circuit when the junction temperature
decreases to 100°C.
ICIN_RMS(m)
IO
0
0.5
m
1
Figure 2. I
vs. Voltage Conversion Ratio
CIN
Rev. 1.1 November 2007
www.aosmd.com
Page 8 of 15
AOZ1021
For reliable operation and best performance, the input
capacitors must have current rating higher than I
The selected output capacitor must have a higher rated
voltage specification than the maximum desired output
voltage including ripple. De-rating needs to be consid-
ered for long term reliability.
CIN_RMS
at worst operating conditions. Ceramic capacitors are
preferred for input capacitors because of their low ESR
and high current rating. Depending on the application
circuits, other low ESR tantalum capacitor may also be
used. When selecting ceramic capacitors, X5R or X7R
type dielectric ceramic capacitors should be used for
their better temperature and voltage characteristics.
Note that the ripple current rating from capacitor manu-
factures are based on certain amount of life time.
Further de-rating may be necessary in practical design.
Output ripple voltage specification is another important
factor for selecting the output capacitor. In a buck con-
verter circuit, output ripple voltage is determined by
inductor value, switching frequency, output capacitor
value and ESR. It can be calculated by the equation
below:
1
∆V = ∆I × ESR
+
--------------------------
O
L
CO
8 × f × C
Inductor
O
The inductor is used to supply constant current to output
when it is driven by a switching voltage. For given input
and output voltage, inductance and switching frequency
together decide the inductor ripple current, which is:
where,
C
is output capacitor value, and
O
ESR is the equivalent series resistance of the output
CO
capacitor.
V
V
O
O
When low ESR ceramic capacitor is used as output
capacitor, the impedance of the capacitor at the switching
frequency dominates. Output ripple is mainly caused by
capacitor value and inductor ripple current. The output
ripple voltage calculation can be simplified to:
∆I
=
× 1 –
-----------
f × L
----------
L
V
IN
The peak inductor current is:
∆I
L
I
= I
+
O
--------
1
Lpeak
∆V = ∆I ×
--------------------------
2
O
L
8 × f × C
O
High inductance gives low inductor ripple current but
requires larger size inductor to avoid saturation. Low
ripple current reduces inductor core losses. It also
reduces RMS current through inductor and switches,
which results in less conduction loss. Usually, peak to
peak ripple current on inductor is designed to be 20%
to 30% of output current.
If the impedance of ESR at switching frequency
dominates, the output ripple voltage is mainly decided
by capacitor ESR and inductor ripple current. The output
ripple voltage calculation can be further simplified to:
∆V = ∆I × ESR
CO
O
L
For lower output ripple voltage across the entire operat-
ing temperature range, X5R or X7R dielectric type of
ceramic, or other low ESR tantalum are recommended to
be used as output capacitors.
When selecting the inductor, make sure it is able to
handle the peak current without saturation even at the
highest operating temperature.
The inductor takes the highest current in a buck circuit.
The conduction loss on inductor need to be checked for
thermal and efficiency requirements.
In a buck converter, output capacitor current is continuous.
The RMS current of output capacitor is decided by the
peak to peak inductor ripple current. It can be calculated
by:
Surface mount inductors in different shape and styles are
available from Coilcraft, Elytone and Murata. Shielded
inductors are small and radiate less EMI noise. But they
cost more than unshielded inductors. The choice
depends on EMI requirement, price and size.
∆I
L
I
=
----------
CO_RMS
12
Usually, the ripple current rating of the output capacitor is
a smaller issue because of the low current stress. When
the buck inductor is selected to be very small and induc-
tor ripple current is high, the output capacitor could be
overstressed.
Output Capacitor
The output capacitor is selected based on the DC output
voltage rating, output ripple voltage specification and
ripple current rating.
Rev. 1.1 November 2007
www.aosmd.com
Page 9 of 15
AOZ1021
To design the compensation circuit, a target crossover
Loop Compensation
frequency f for close loop must be selected.The system
C
The AOZ1021 employs peak current mode control for
easy use and fast transient response. Peak current mode
control eliminates the double pole effect of the output
L&C filter. It greatly simplifies the compensation loop
design.
crossover frequency is where control loop has unity gain.
The crossover is the also called the converter bandwidth.
Generally a higher bandwidth means faster response to
load transient. However, the bandwidth should not be too
high because of system stability concern. When design-
ing the compensation loop, converter stability under all
line and load condition must be considered.
With peak current mode control, the buck power stage
can be simplified to be a one-pole and one-zero system
in frequency domain. The pole is the dominant pole can
be calculated by:
Usually, it is recommended to set the bandwidth to be
equal or less than 1/10 of switching frequency. The
AOZ1021 operates at a frequency range from 350kHz
to 600kHz. It is recommended to choose a crossover
frequency equal or less than 40kHz.
1
f
=
-----------------------------------
p1
2π × C × R
O
L
The zero is an ESR zero due to output capacitor and its
ESR. It is can be calculated by:
f
= 40kHz
C
The strategy for choosing R and C is to set the
C
C
1
f
=
cross over frequency with R and set the compensator
-------------------------------------------------
C
Z 1
2π × C × ESR
zero with C . Using selected crossover frequency, f ,
O
CO
C
C
to calculate R :
3
where;
is the output filter capacitor,
V
2π × C
2
C
O
O
R
= f
×
C
×
----------- -----------------------------
C
R is load resistor value, and
L
V
G
× G
EA CS
FB
ESR is the equivalent series resistance of output capacitor.
CO
where;
where f is desired crossover frequency. For best performance,
The compensation design is actually to shape the
converter control loop transfer function to get the desired
gain and phase. Several different types of compensation
network can be used for the AOZ1021. In most cases, a
series capacitor and resistor network connected to the
COMP pin sets the pole-zero and is adequate for a stable
high-bandwidth control loop.
C
f
is set to be about 1/10 of switching frequency,
C
V
is 0.8V,
FB
-6
G
is the error amplifier transconductance, which is 200 x 10
EA
A/V, and
G
is the current sense circuit transconductance, which is
CS
6.68 A/V
The compensation capacitor C and resistor R together
make a zero. This zero is put somewhere close to the
C
C
In the AOZ1021, FB pin and COMP pin are the inverting
input and the output of internal error amplifier. A series R
and C compensation network connected to COMP
provides one pole and one zero. The pole is:
dominate pole f but lower than 1/5 of selected
p1
crossover frequency. C can is selected by:
2
1.5
C
=
-----------------------------------
G
C
EA
2π × R × f
f
=
-------------------------------------------
3
p1
p2
2π × C × G
C
VEA
The above equation can be simplified to:
where;
is the error amplifier transconductance, which is 200 x 10
A/V,
C
× R
L
-6
O
G
EA
C
=
----------------------
C
R
3
G
is the error amplifier voltage; and
VEA
An easy-to-use application software which helps to
design and simulate the compensation loop can be found
at www.aosmd.com.
C is compensation capacitor in Figure 1.
2
The zero given by the external compensation network,
capacitor C and resistor R , is located at:
2
3
1
f
=
------------------------------------
2π × C × R
Z 2
C
C
Rev. 1.1 November 2007
www.aosmd.com
Page 10 of 15
AOZ1021
The thermal performance of the AOZ1021 is strongly
Thermal Management and Layout
Consideration
In the AOZ1021 buck regulator circuit, high pulsing
current flows through two circuit loops. The first loop
affected by the PCB layout. Extra care should be taken
by users during design process to ensure that the IC
will operate under the recommended environmental
conditions.
starts from the input capacitors, to the V pin, to the LX
IN
pins, to the filter inductor, to the output capacitor and
load, and then return to the input capacitor through
ground. Current flows in the first loop when the high side
switch is on. The second loop starts from inductor, to the
output capacitors and load, to the low side NMOSFET.
Current flows in the second loop when the low side
NMOSFET is on.
The AOZ1021A is a standard SO-8 package. Layout tips
are listed below for the best electric and thermal
performance. Figure 3 illustrates a PCB layout example
of the AOZ1021A.
1. Do not use thermal relief connection to the V
IN
and the PGND pin. Pour a maximized copper area
to the PGND pin and the VIN pin to help thermal
dissipation.
In PCB layout, minimizing the two loops area reduces the
noise of this circuit and improves efficiency. A ground
plane is strongly recommended to connect input capaci-
tor, output capacitor, and PGND pin of the AOZ1021.
2. Input capacitor should be connected as close as
possible to the V pin and the PGND pin.
IN
3. A ground plane is suggested. If a ground plane is
not used, separate PGND from AGND and connect
them only at one point to avoid the PGND pin noise
coupling to the AGND pin.
In the AOZ1021 buck regulator circuit, the major power
dissipating components are the AOZ1021 and the output
inductor. The total power dissipation of converter circuit
can be measured by input power minus output power.
4. Make the current trace from the LX pins to L to C to
O
P
= V × I – V × I
IN IN O O
the PGND as short as possible.
total_loss
5. Pour copper plane on all unused board area and
The power dissipation of inductor can be approximately
calculated by output current and DCR of inductor.
connect it to stable DC nodes, like V , GND or V
.
IN
OUT
6. The LX pins are connected to internal PFET drain.
They are a low resistance thermal conduction path
and the most noisy switching node. Connect a
copper plane to the LX pins to help thermal
dissipation. This copper plane should not be too
large otherwise switching noise may be coupled to
other parts of the circuit.
2
P
= I × R
× 1.1
inductor
inductor _loss
O
The actual junction temperature can be calculated with
power dissipation in the AOZ1021 and thermal imped-
ance from junction to ambient.
T
= (P
–P
) × Θ
inductor _loss
junction
total_loss
JA
7. Keep sensitive signal traces far away from the LX
pins.
The maximum junction temperature of AOZ1021 is
150°C, which limits the maximum load current capability.
Please see the thermal de-rating curves for maximum
load current of the AOZ1021 under different ambient
temperature.
Rev. 1.1 November 2007
www.aosmd.com
Page 11 of 15
AOZ1021
PGND 1
VIN 2
8 LX
L1
7 LX
AGND 3
FB 4
6 EN
5 COMP
R2
R1
Vo
Figure 3. AOZ1021A (SO-8) PCB Layout
Rev. 1.1 November 2007
www.aosmd.com
Page 12 of 15
AOZ1021
Package Dimensions, SO-8L
D
Gauge Plane
Seating Plane
0.25
e
8
L
E
E1
h x 45°
1
C
θ
7° (4x)
A2
A
0.1
A1
b
Dimensions in millimeters
Dimensions in inches
Symbols Min. Nom. Max.
Symbols Min.
Nom. Max.
0.053 0.065 0.069
0.004 0.010
0.049 0.059 0.065
2.20
A
A1
A2
b
1.35
0.10
1.25
0.31
0.17
4.80
3.80
1.65
—
1.75
0.25
1.65
0.51
0.25
5.00
4.00
A
A1
A2
b
—
1.50
—
0.012
0.007
—
—
0.020
0.010
c
—
c
5.74
D
E1
e
4.90
3.90
1.27 BSC
6.00
—
D
E1
e
0.189 0.193 0.197
0.150 0.154 0.157
0.050 BSC
1.27
E
5.80
0.25
0.40
0°
6.20
0.50
1.27
8°
E
0.228 0.236 0.244
h
h
0.010
0.016
0°
—
—
—
0.020
0.050
8°
L
—
L
0.80
θ
—
θ
Unit: mm
Notes:
1. All dimensions are in millimeters.
2. Dimensions are inclusive of plating
3. Package body sizes exclude mold flash and gate burrs. Mold flash at the non-lead sides should be less than 6 mils.
4. Dimension L is measured in gauge plane.
5. Controlling dimension is millimeter, converted inch dimensions are not necessarily exact.
Rev. 1.1 November 2007
www.aosmd.com
Page 13 of 15
AOZ1021
Tape and Reel Dimensions
SO-8 Carrier Tape
P1
P2
See Note 3
D1
T
See Note 5
E1
E2
E
See Note 3
B0
K0
D0
P0
A0
Feeding Direction
Unit: mm
Package
A0
B0
K0
D0
1.60
D1
E
E1
E2
P0
P1
P2
T
SO-8
6.40
5.20
2.10
1.50
12.00 1.75
5.50
8.00
4.00
2.00
0.25
(12mm) ±0.10 ±0.10 ±0.10 ±0.10 ±0.10 ±0.10 ±0.10 ±0.10 ±0.10 ±0.10 ±0.10 ±0.10
SO-8 Reel
W1
S
G
V
N
K
M
R
H
W
Tape Size Reel Size
M
N
W
W1
ø330.00 ø97.00 13.00 17.40
H
K
S
G
R
V
ø13.00
10.60
2.00
—
—
—
12mm
ø330
±0.50
±0.10 ±0.30 ±1.00
+0.50/-0.20
±0.50
SO-8 Tape
Leader/Trailer
& Orientation
Trailer Tape
300mm min. or
75 empty pockets
Components Tape
Orientation in Pocket
Leader Tape
500mm min. or
125 empty pockets
Rev. 1.1 November 2007
www.aosmd.com
Page 14 of 15
AOZ1021
Package Marking
Z1021AI
FAYWLT
Part Number Code
Assembly Lot Code
Fab & Assembly Location
Year & Week Code
This data sheet contains preliminary data; supplementary data may be published at a later date.
Alpha & Omega Semiconductor reserves the right to make changes at any time without notice.
LIFE SUPPORT POLICY
ALPHA & OMEGA SEMICONDUCTOR PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL
COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS.
As used herein:
1. Life support devices or systems are devices or
systems which, (a) are intended for surgical implant into
the body or (b) support or sustain life, and (c) whose
failure to perform when properly used in accordance
with instructions for use provided in the labeling, can be
reasonably expected to result in a significant injury of
the user.
2. A critical component in any component of a life
support, device, or system whose failure to perform can
be reasonably expected to cause the failure of the life
support device or system, or to affect its safety or
effectiveness.
Rev. 1.1 November 2007
www.aosmd.com
Page 15 of 15
相关型号:
AOZ1034PI
Switching Regulator, Current-mode, 4A, 600kHz Switching Freq-Max, PDSO8, GREEN, MS-012, SOP-8
AOS
©2020 ICPDF网 联系我们和版权申明