PBSS5260PAPS [NEXPERIA]
60 V, 2 A PNP/PNP low VCEsat (BISS) double transistorProduction;型号: | PBSS5260PAPS |
厂家: | Nexperia |
描述: | 60 V, 2 A PNP/PNP low VCEsat (BISS) double transistorProduction |
文件: | 总17页 (文件大小:735K) |
中文: | 中文翻译 | 下载: | 下载PDF数据表文档文件 |
PBSS5260PAPS
60 V, 2 A PNP/PNP low VCEsat (BISS) double transistor
15 December 2015
Product data sheet
1. General description
PNP/PNP low VCEsat Breakthrough In Small Signal (BISS) double transistor in a leadless
medium power DFN2020D-6 (SOT1118D) Surface-Mounted Device (SMD) plastic
package with visible and solderable side pads.
NPN/NPN complement: PBSS4260PANS
2. Features and benefits
Very low collector-emitter saturation voltage VCEsat
High collector current capability IC and ICM
•
•
•
•
•
•
•
•
High collector current gain hFE at high IC
Reduced Printed-Circuit Board (PCB) requirements
Exposed heat sink for excellent thermal and electrical conductivity
High energy efficiency due to less heat generation
Suitable for Automatic Optical Inspection (AOI) of solder joints
AEC-Q101 qualified
3. Applications
Load switch
•
•
•
•
•
•
Battery-driven devices
Power management
Charging circuits
LED lighting
Power switches (e.g. motors, fans)
4. Quick reference data
Table 1.
Symbol
Quick reference data
Parameter
Conditions
Min
Typ
Max
Unit
Per transistor
VCEO
collector-emitter
voltage
open base
-
-
-60
V
IC
collector current
-
-
-
-
-2
-3
A
A
ICM
peak collector current single pulse; tp ≤ 1 ms
Nexperia
PBSS5260PAPS
60 V, 2 A PNP/PNP low VCEsat (BISS) double transistor
Symbol
Parameter
Conditions
Min
Typ
Max
Unit
Per transistor
RCEsat
collector-emitter
IC = -1 A; IB = -50 mA; pulsed;
-
-
310
mΩ
saturation resistance
tp ≤ 300 µs; δ ≤ 0.02 ; Tamb = 25 °C
5. Pinning information
Table 2.
Pin
Pinning information
Symbol Description
Simplified outline
Graphic symbol
C1 B2
1
2
3
4
5
6
7
8
E1
B1
C2
E2
B2
C1
C1
C2
emitter TR1
base TR1
E2
6
5
4
3
TR2
7
8
collector TR2
emitter TR2
base TR2
TR1
E1
B1 C2
sym138
1
2
Transparent top view
collector TR1
collector TR1
collector TR2
DFN2020D-6 (SOT1118D)
6. Ordering information
Table 3.
Ordering information
Type number
Package
Name
Description
Version
PBSS5260PAPS
DFN2020D-6 DFN2020D-6: plastic, thermally enhanced ultra thin and SOT1118D
small outline package; no leads; 6 terminals; body 2 x 2
x 0.65 mm
7. Marking
Table 4.
Marking codes
Type number
Marking code
PBSS5260PAPS
3H
©
PBSS5260PAPS
All information provided in this document is subject to legal disclaimers.
Nexperia B.V. 2017. All rights reserved
Product data sheet
15 December 2015
2 / 17
Nexperia
PBSS5260PAPS
60 V, 2 A PNP/PNP low VCEsat (BISS) double transistor
8. Limiting values
Table 5.
Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134).
Symbol
Parameter
Conditions
Min
Max
Unit
Per transistor
VCBO
VCEO
VEBO
IC
collector-base voltage
collector-emitter voltage
emitter-base voltage
collector current
open emitter
open base
-
-
-
-
-
-
-
-
-
-
-
-60
-60
-7
V
V
open collector
V
-2
A
ICM
peak collector current
base current
single pulse; tp ≤ 1 ms
-3
A
IB
-0.3
-1
A
IBM
peak base current
total power dissipation
single pulse; tp ≤ 1 ms
Tamb ≤ 25 °C
A
Ptot
[1]
[2]
[3]
[4]
370
570
530
700
mW
mW
mW
mW
Per device
Ptot
total power dissipation
Tamb ≤ 25 °C
[1]
[2]
[3]
[4]
-
510
780
730
960
150
150
150
mW
mW
mW
mW
°C
-
-
-
Tj
junction temperature
ambient temperature
storage temperature
-
Tamb
Tstg
-55
-65
°C
°C
[1] Device mounted on an FR4 Printed-Circuit Board (PCB), single-sided copper, tin-plated and standard
footprint.
[2] Device mounted on an FR4 Printed-Circuit Board (PCB), single sided copper, tin-plated; mounting pad for
collector 1 cm2.
[3] Device mounted on an FR4 Printed-Circuit Board (PCB), 4-layer copper, tin-plated and standard footprint.
[4] Device mounted on an FR4 Printed-Circuit Board (PCB), 4-layer copper, tin-plated; mounting pad for
collector 1 cm2.
©
PBSS5260PAPS
All information provided in this document is subject to legal disclaimers.
Nexperia B.V. 2017. All rights reserved
Product data sheet
15 December 2015
3 / 17
Nexperia
PBSS5260PAPS
60 V, 2 A PNP/PNP low VCEsat (BISS) double transistor
aaa-020830
1
P
tot
(W)
0.8
0.6
0.4
0.2
0
(4)
(3)
(2)
(1)
-75
-25
25
75
125
175
(°C)
T
amb
(1) FR4 PCB, single-sided copper, standard footprint
(2) FR4 PCB, 4-layer copper, standard footprint
(3) FR4 PCB, single-sided copper, 1 cm2
(4) FR4 PCB, 4-layer copper, 1 cm2
Fig. 1. Power derating curves
9. Thermal characteristics
Table 6.
Symbol
Thermal characteristics
Parameter
Conditions
Min
Typ
Max
Unit
Per transistor
Rth(j-a)
thermal resistance
from junction to
ambient
in free air
[1]
[2]
[3]
[4]
-
-
-
-
-
-
-
-
338
219
236
179
K/W
K/W
K/W
K/W
Per device
Rth(j-a)
thermal resistance
from junction to
ambient
in free air
[1]
[2]
[3]
[4]
-
-
-
-
-
-
-
-
246
161
172
131
K/W
K/W
K/W
K/W
[1] Device mounted on an FR4 Printed-Circuit Board (PCB), single-sided copper, tin-plated and standard
footprint.
[2] Device mounted on an FR4 Printed-Circuit Board (PCB), single-sided copper, tin-plated, mounting pad for
collector 1 cm2.
[3] Device mounted on an FR4 Printed-Circuit Board (PCB), 4-layer copper, tin-plated and standard footprint.
[4] Device mounted on an FR4 Printed-Circuit Board (PCB), 4-layer copper, tin-plated, mounting pad for
collector 1 cm2.
©
PBSS5260PAPS
All information provided in this document is subject to legal disclaimers.
Nexperia B.V. 2017. All rights reserved
Product data sheet
15 December 2015
4 / 17
Nexperia
PBSS5260PAPS
60 V, 2 A PNP/PNP low VCEsat (BISS) double transistor
aaa-020831
3
10
duty cycle = 1
Z
th(j-a)
(K/W)
0.75
0.50
2
10
0.33
0.20
0.10
0.05
0.02
0.01
0
10
1
-1
10
-5
-4
-3
-2
10
-1
2
3
10
10
10
10
1
10
10
10
t
(s)
p
FR4 PCB, standard footprint
Fig. 2. Transient thermal impedance from junction to ambient as a function of pulse duration; typical values
aaa-020832
3
10
Z
th(j-a)
(K/W)
duty cycle = 1
0.75
0.50
2
10
0.33
0.20
0.10
0.05
10
0.02
0.01
0
1
-1
10
-5
-4
-3
-2
10
-1
2
3
10
10
10
10
1
10
10
10
t
(s)
p
FR4 PCB, mounting pad for collector 1 cm2
Fig. 3. Transient thermal impedance from junction to ambient as a function of pulse duration; typical values
©
PBSS5260PAPS
All information provided in this document is subject to legal disclaimers.
Nexperia B.V. 2017. All rights reserved
Product data sheet
15 December 2015
5 / 17
Nexperia
PBSS5260PAPS
60 V, 2 A PNP/PNP low VCEsat (BISS) double transistor
aaa-020833
3
10
Z
th(j-a)
(K/W)
duty cycle = 1
0.75
0.50
2
10
0.33
0.20
0.10
10
0.05
0.02
0.01
0
1
-1
10
-5
-4
-3
-2
10
-1
2
3
10
10
10
10
1
10
10
10
t
(s)
p
FR4 PCB, 4-layer copper, standard footprint
Fig. 4. Transient thermal impedance from junction to ambient as a function of pulse duration; typical values
aaa-020834
3
10
Z
th(j-a)
(K/W)
2
duty cycle = 1
0.75
10
0.50
0.33
0.20
0.10
10
0.05
0.02
0.01
0
1
-1
10
-5
-4
-3
-2
10
-1
2
3
10
10
10
10
1
10
10
10
t
(s)
p
FR4 PCB, 4-layer copper, mounting pad for collector 1 cm2
Fig. 5. Transient thermal impedance from junction to ambient as a function of pulse duration; typical values
©
PBSS5260PAPS
All information provided in this document is subject to legal disclaimers.
Nexperia B.V. 2017. All rights reserved
Product data sheet
15 December 2015
6 / 17
Nexperia
PBSS5260PAPS
60 V, 2 A PNP/PNP low VCEsat (BISS) double transistor
10. Characteristics
Table 7.
Symbol
Characteristics
Parameter
Conditions
Min
Typ
Max
Unit
Per transistor
ICBO
collector-base cut-off
current
VCB = -48 V; IE = 0 A; Tamb = 25 °C
VCB = -48 V; IE = 0 A; Tj = 150 °C
-
-
-
-
-
-
-100
-50
nA
µA
nA
ICES
IEBO
hFE
collector-emitter cut-off VCE = -48 V; VBE = 0 V; Tamb = 25 °C
current
-100
emitter-base cut-off
current
VEB = -5 V; IC = 0 A; Tamb = 25 °C
-
-
-100
-
nA
DC current gain
VCE = -2 V; IC = -100 mA; pulsed;
170
250
tp �� 300 µs; δ ≤ 0.02 ; Tamb = 25 °C
VCE = -2 V; IC = -500 mA; pulsed;
tp ≤ 300 µs; δ ≤ 0.02 ; Tamb = 25 °C
140
200
150
75
-
VCE = -2 V; IC = -1 A; pulsed;
110
-
tp ≤ 300 µs; δ ≤ 0.02 ; Tamb = 25 °C
VCE = -2 V; IC = -2 A; pulsed;
tp ≤ 300 µs; δ ≤ 0.02
50
-
-
VCEsat
collector-emitter
IC = -0.5 A; IB = -50 mA; pulsed;
-100
-200
-350
-
-140
-310
-500
310
mV
mV
mV
mΩ
V
saturation voltage
tp ≤ 300 µs; δ ≤ 0.02 ; Tamb = 25 °C
IC = -1 A; IB = -50 mA; pulsed;
-
tp ≤ 300 µs; δ ≤ 0.02 ; Tamb = 25 °C
IC = -2 A; IB = -200 mA; pulsed;
-
tp ≤ 300 µs; δ ≤ 0.02 ; Tamb = 25 °C
RCEsat
collector-emitter
IC = -1 A; IB = -50 mA; pulsed;
-
saturation resistance
tp ≤ 300 µs; δ ≤ 0.02 ; Tamb = 25 °C
VBEsat
base-emitter saturation IC = -0.5 A; IB = -50 mA; pulsed;
-
-0.89 -1
voltage
tp ≤ 300 µs; δ ≤ 0.02 ; Tamb = 25 °C
IC = -1 A; IB = -50 mA; pulsed;
-
-0.93 -1.1
-1.14 -1.25
-0.77 -0.9
V
tp ≤ 300 µs; δ ≤ 0.02; Tamb = 25 °C
IC = -2 A; IB = -200 mA; pulsed;
-
V
tp ≤ 300 µs; δ ≤ 0.02; Tamb = 25 °C
VBE
base-emitter voltage
IC = -0.5 A; VCE = -2 V; pulsed;
-
V
tp ≤ 300 µs; δfactor ≤ 0.02; Tamb = 25 °C
td
tr
delay time
rise time
IC = -1 A; IBon = -50 mA; IBoff = 50 mA;
Tamb = 25 °C
-
-
-
-
10
-
-
-
-
ns
ns
ns
ns
80
ton
ts
turn-on time
storage time
90
195
©
PBSS5260PAPS
All information provided in this document is subject to legal disclaimers.
Nexperia B.V. 2017. All rights reserved
Product data sheet
15 December 2015
7 / 17
Nexperia
PBSS5260PAPS
60 V, 2 A PNP/PNP low VCEsat (BISS) double transistor
Symbol
Parameter
Conditions
Min
Typ
75
Max
Unit
ns
tf
fall time
-
-
-
-
-
-
toff
fT
turn-off time
transition frequency
270
100
ns
VCE = -10 V; IC = -500 mA;
f = 100 MHz; Tamb = 25 °C
MHz
Cc
collector capacitance
VCB = -10 V; IE = 0 A; ie = 0 A;
f = 1 MHz; Tamb = 25 °C
-
16
-
pF
aaa-021191
aaa-021192
-3
600
I
B
(mA) = -70
-49
-63
-56
I
h
C
FE
-42
-35
-28
(A)
(1)
(2)
-2
400
200
0
-21
-14
-7
-1
(3)
0
-1
2
3
4
-10
-1
-10
-10
-10
-10
(mA)
0
-1
-2
-3
-4
-5
I
C
V
(V)
CE
VCE = −2 V
Tamb = 25 °C
(1) Tamb = 100 °C
(2) Tamb = 25 °C
(3) Tamb = −55 °C
Fig. 7. Collector current as a function of collector-
emitter voltage; typical values
Fig. 6. DC current gain as a function of collector
current; typical values
©
PBSS5260PAPS
All information provided in this document is subject to legal disclaimers.
Nexperia B.V. 2017. All rights reserved
Product data sheet
15 December 2015
8 / 17
Nexperia
PBSS5260PAPS
60 V, 2 A PNP/PNP low VCEsat (BISS) double transistor
aaa-021193
aaa-021194
-1.2
-1.2
V
BE
(V)
V
BEsat
(V)
-0.8
-0.8
-0.4
0
(1)
(1)
(2)
(3)
(2)
(3)
-0.4
0
-1
-10
2
3
4
-1
-10
2
3
4
-1
-10
-10
-10
-10
(mA)
-1
-10
-10
-10
-10
I (mA)
C
I
C
VCE = −2 V
IC/IB = 20
(1) Tamb = −55 °C
(2) Tamb = 25 °C
(3) Tamb = 100 °C
(1) Tamb = −55 °C
(2) Tamb = 25 °C
(3) Tamb = 100 °C
Fig. 8. Base-emitter voltage as a function of collector Fig. 9. Base-emitter saturation voltage as a function of
current; typical values collector current; typical values
aaa-021195
aaa-021196
-1
-1
V
V
CEsat
CEsat
(V)
(V)
-1
-1
-10
(1)
(2)
(3)
-10
(1)
(2)
(3)
-2
-3
-2
-10
-10
-10
-10
-3
-1
-10
-1
2
3
4
2
3
4
-10
-1
-10
-10
-10
-10
(mA)
-1
-10
-10
-10
-10
I (mA)
C
I
C
IC/IB = 20
Tamb = 25 °C
(1) IC/IB = 100
(2) IC/IB = 50
(3) IC/IB = 10
(1) Tamb = 100 °C
(2) Tamb = 25 °C
(3) Tamb = −55 °C
Fig. 10. Collector-emitter saturation voltage as a
function of collector current; typical values
Fig. 11. Collector-emitter saturation voltage as a
function of collector current; typical values
©
PBSS5260PAPS
All information provided in this document is subject to legal disclaimers.
Nexperia B.V. 2017. All rights reserved
Product data sheet
15 December 2015
9 / 17
Nexperia
PBSS5260PAPS
60 V, 2 A PNP/PNP low VCEsat (BISS) double transistor
aaa-021197
aaa-021198
3
3
10
10
R
CEsat
(Ω)
R
CEsat
(Ω)
2
2
10
10
(1)
(2)
(3)
10
10
(1)
(2)
(3)
1
1
-1
-1
10
10
10
10
-2
-2
-1
2
3
4
-1
2
3
4
-10
-1
-10
-10
-10
-10
(mA)
-10
-1
-10
-10
-10
-10
I (mA)
C
I
C
IC/IB = 20
Tamb = 25 °C
(1) IC/IB = 100
(2) IC/IB = 50
(3) IC/IB = 10
(1) Tamb = 100 °C
(2) Tamb = 25 °C
(3) Tamb = −55 °C
Fig. 12. Collector-emitter saturation resistance as a
function of collector current; typical values
Fig. 13. Collector-emitter saturation resistance as a
function of collector current; typical values
©
PBSS5260PAPS
All information provided in this document is subject to legal disclaimers.
Nexperia B.V. 2017. All rights reserved
Product data sheet
15 December 2015
10 / 17
Nexperia
PBSS5260PAPS
60 V, 2 A PNP/PNP low VCEsat (BISS) double transistor
11. Test information
-
I
B
input pulse
90 %
(idealized waveform)
-
I
(100 %)
Bon
10 %
-
I
Boff
output pulse
-
(idealized waveform)
I
C
90 %
-
I
(100 %)
C
10 %
t
t
t
f
t
t
r
s
d
006aaa266
t
t
off
on
Fig. 14. BISS transistor switching time definition
V
V
CC
BB
R
B
R
C
V
o
(probe)
450 Ω
(probe)
oscilloscope
450 Ω
oscilloscope
R2
V
DUT
I
R1
mgd624
Fig. 15. Test circuit for switching times
11.1 Quality information
This product has been qualified in accordance with the Automotive Electronics Council
(AEC) standard Q101 - Stress test qualification for discrete semiconductors, and is
suitable for use in automotive applications.
©
PBSS5260PAPS
All information provided in this document is subject to legal disclaimers.
Nexperia B.V. 2017. All rights reserved
Product data sheet
15 December 2015
11 / 17
Nexperia
PBSS5260PAPS
60 V, 2 A PNP/PNP low VCEsat (BISS) double transistor
12. Package outline
DFN2020D-6: plastic, thermally enhanced ultra thin and small outline package; no leads;
6 terminals; body 2 x 2 x 0.65 mm
SOT1118D
b
v
A B
p
(6x)
D
A
B
A
E
A
1
pin 1
index area
detail X
solderable lead end
protrusion maximum 0.035 mm (6x)
D
1
C
(2x)
pin 1
index area
e
e
1
y
C
1
y
1
3
1
L
(6x)
p
cut-off end of
non-fuctional
bonding wire
(8x)
E
1
(2x)
4
6
X
e
e
0
1
2 mm
scale
Dimensions (mm are the original dimensions)
Unit
max 0.65 0.04 0.35 2.1 0.77 2.1
A
A
b
D
D
1
E
E
e
e
1
L
p
v
y
y
1
1
p
1
1.0
0.9 0.65 0.49 0.25 0.1 0.05 0.05
0.8 0.44 0.20
0.54 0.30
nom
mm
0.62
0.30 2.0 0.67 2.0
0.25 1.9 0.57 1.9
min 0.59
Note
1. Dimension A is including plating thickness.
sot1118d_po
References
Outline
version
IEC
European
projection
Issue date
JEDEC
- - -
JEITA
14-07-16
14-10-16
SOT1118D
Fig. 16. Package outline DFN2020D-6 (SOT1118D)
©
PBSS5260PAPS
All information provided in this document is subject to legal disclaimers.
Nexperia B.V. 2017. All rights reserved
Product data sheet
15 December 2015
12 / 17
Nexperia
PBSS5260PAPS
60 V, 2 A PNP/PNP low VCEsat (BISS) double transistor
13. Soldering
SOT1118D
2.2
1.65
0.2
0.45
0.35
0.3
0.25
0.65
0.43 0.33
0.53
solder lands
solder paste
solder resist
0.12 0.22
2.5 2.3
0.9
1
1.1
0.935
occupied area
Dimensions in mm
0.49
0.31
0.21
0.57
0.67
0.77
1.65
sot1118d_fr
Fig. 17. Reflow soldering footprint for DFN2020D-6 (SOT1118D)
©
PBSS5260PAPS
All information provided in this document is subject to legal disclaimers.
Nexperia B.V. 2017. All rights reserved
Product data sheet
15 December 2015
13 / 17
Nexperia
PBSS5260PAPS
60 V, 2 A PNP/PNP low VCEsat (BISS) double transistor
14. Revision history
Table 8.
Revision history
Data sheet ID
Release date
Data sheet status
Change notice
Supersedes
PBSS5260PAPS v.1
20151215
Product data sheet
-
-
©
PBSS5260PAPS
All information provided in this document is subject to legal disclaimers.
Nexperia B.V. 2017. All rights reserved
Product data sheet
15 December 2015
14 / 17
Nexperia
PBSS5260PAPS
60 V, 2 A PNP/PNP low VCEsat (BISS) double transistor
In no event shall Nexperia be liable for any indirect, incidental,
punitive, special or consequential damages (including - without limitation -
lost profits, lost savings, business interruption, costs related to the removal
or replacement of any products or rework charges) whether or not such
damages are based on tort (including negligence), warranty, breach of
contract or any other legal theory.
15. Legal information
15.1 Data sheet status
Notwithstanding any damages that customer might incur for any reason
whatsoever, Nexperia’s aggregate and cumulative liability towards
customer for the products described herein shall be limited in accordance
with the Terms and conditions of commercial sale of Nexperia.
Document
Product
Definition
status [1][2] status [3]
Objective
[short] data
sheet
Development This document contains data from
the objective specification for product
development.
Right to make changes — Nexperia reserves the right to
make changes to information published in this document, including without
limitation specifications and product descriptions, at any time and without
notice. This document supersedes and replaces all information supplied prior
to the publication hereof.
Preliminary
[short] data
sheet
Qualification This document contains data from the
preliminary specification.
Suitability for use in automotive applications — This Nexperia
product has been qualified for use in automotive
Product
[short] data
sheet
Production
This document contains the product
specification.
applications. Unless otherwise agreed in writing, the product is not designed,
authorized or warranted to be suitable for use in life support, life-critical or
safety-critical systems or equipment, nor in applications where failure or
malfunction of a Nexperia product can reasonably be expected
to result in personal injury, death or severe property or environmental
damage. Nexperia and its suppliers accept no liability for
inclusion and/or use of Nexperia products in such equipment or
applications and therefore such inclusion and/or use is at the customer's own
risk.
[1] Please consult the most recently issued document before initiating or
completing a design.
[2] The term 'short data sheet' is explained in section "Definitions".
[3] The product status of device(s) described in this document may have
changed since this document was published and may differ in case of
multiple devices. The latest product status information is available on
the Internet at URL http://www.nexperia.com.
Quick reference data — The Quick reference data is an extract of the
product data given in the Limiting values and Characteristics sections of this
document, and as such is not complete, exhaustive or legally binding.
15.2 Definitions
Applications — Applications that are described herein for any of these
products are for illustrative purposes only. Nexperia makes no
representation or warranty that such applications will be suitable for the
specified use without further testing or modification.
Preview — The document is a preview version only. The document is still
subject to formal approval, which may result in modifications or additions.
Nexperia does not give any representations or warranties as to
the accuracy or completeness of information included herein and shall have
no liability for the consequences of use of such information.
Customers are responsible for the design and operation of their
applications and products using Nexperia products, and Nexperia
accepts no liability for any assistance with applications or
customer product design. It is customer’s sole responsibility to determine
whether the Nexperia product is suitable and fit for the
Draft — The document is a draft version only. The content is still under
internal review and subject to formal approval, which may result in
modifications or additions. Nexperia does not give any
representations or warranties as to the accuracy or completeness of
information included herein and shall have no liability for the consequences
of use of such information.
customer’s applications and products planned, as well as for the planned
application and use of customer’s third party customer(s). Customers should
provide appropriate design and operating safeguards to minimize the risks
associated with their applications and products.
Short data sheet — A short data sheet is an extract from a full data sheet
with the same product type number(s) and title. A short data sheet is
intended for quick reference only and should not be relied upon to contain
detailed and full information. For detailed and full information see the
relevant full data sheet, which is available on request via the local Nexperia
sales office. In case of any inconsistency or conflict with the
Nexperia does not accept any liability related to any default,
damage, costs or problem which is based on any weakness or default
in the customer’s applications or products, or the application or use by
customer’s third party customer(s). Customer is responsible for doing all
necessary testing for the customer’s applications and products using Nexperia
products in order to avoid a default of the applications
short data sheet, the full data sheet shall prevail.
and the products or of the application or use by customer’s third party
customer(s). Nexperia does not accept any liability in this respect.
Product specification — The information and data provided in a Product
data sheet shall define the specification of the product as agreed between
Nexperia and its customer, unless Nexperia and
customer have explicitly agreed otherwise in writing. In no event however,
shall an agreement be valid in which the Nexperia product
is deemed to offer functions and qualities beyond those described in the
Product data sheet.
Limiting values — Stress above one or more limiting values (as defined in
the Absolute Maximum Ratings System of IEC 60134) will cause permanent
damage to the device. Limiting values are stress ratings only and (proper)
operation of the device at these or any other conditions above those
given in the Recommended operating conditions section (if present) or the
Characteristics sections of this document is not warranted. Constant or
repeated exposure to limiting values will permanently and irreversibly affect
the quality and reliability of the device.
15.3 Disclaimers
Terms and conditions of commercial sale — Nexperia
Limited warranty and liability — Information in this document is believed
to be accurate and reliable. However, Nexperia does not give
any representations or warranties, expressed or implied, as to the accuracy
or completeness of such information and shall have no liability for the
consequences of use of such information. Nexperia takes no
responsibility for the content in this document if provided by an information
source outside of Nexperia.
products are sold subject to the general terms and conditions of commercial
sale, as published at http://www.nexperia.com/profile/terms, unless otherwise
agreed in a valid written individual agreement. In case an individual
agreement is concluded only the terms and conditions of the respective
agreement shall apply. Nexperia hereby expressly objects to
applying the customer’s general terms and conditions with regard to the
purchase of Nexperia products by customer.
©
PBSS5260PAPS
All information provided in this document is subject to legal disclaimers.
Nexperia B.V. 2017. All rights reserved
Product data sheet
15 December 2015
15 / 17
Nexperia
PBSS5260PAPS
60 V, 2 A PNP/PNP low VCEsat (BISS) double transistor
No offer to sell or license — Nothing in this document may be interpreted
or construed as an offer to sell products that is open for acceptance or the
grant, conveyance or implication of any license under any copyrights, patents
or other industrial or intellectual property rights.
Export control — This document as well as the item(s) described herein
may be subject to export control regulations. Export might require a prior
authorization from competent authorities.
Translations — A non-English (translated) version of a document is for
reference only. The English version shall prevail in case of any discrepancy
between the translated and English versions.
15.4 Trademarks
Notice: All referenced brands, product names, service names and
trademarks are the property of their respective owners.
©
PBSS5260PAPS
All information provided in this document is subject to legal disclaimers.
Nexperia B.V. 2017. All rights reserved
Product data sheet
15 December 2015
16 / 17
Nexperia
PBSS5260PAPS
60 V, 2 A PNP/PNP low VCEsat (BISS) double transistor
16. Contents
1
2
3
4
5
6
7
8
9
10
General description ............................................... 1
Features and benefits ............................................1
Applications ........................................................... 1
Quick reference data ............................................. 1
Pinning information ...............................................2
Ordering information .............................................2
Marking ...................................................................2
Limiting values .......................................................3
Thermal characteristics .........................................4
Characteristics .......................................................7
11
Test information ...................................................11
11.1
Quality information ............................................. 11
12
13
14
Package outline ................................................... 12
Soldering .............................................................. 13
Revision history ...................................................14
15
Legal information .................................................15
Data sheet status ............................................... 15
Definitions ...........................................................15
Disclaimers .........................................................15
Trademarks ........................................................ 16
15.1
15.2
15.3
15.4
© Nexperia B.V. 2017. All rights reserved
For more information, please visit: http://www.nexperia.com
For sales office addresses, please send an email to: salesaddresses@nexperia.com
Date of release: 15 December 2015
©
PBSS5260PAPS
All information provided in this document is subject to legal disclaimers.
Nexperia B.V. 2017. All rights reserved
Product data sheet
15 December 2015
17 / 17
相关型号:
©2020 ICPDF网 联系我们和版权申明